ADVANCE<sup>‡</sup>



# SYNCFLASH® MEMORY

# 64Mb: x16, x32 SYNCFLASH MEMORY

# MT28S4M16B1LC – 1 Meg x 16 x 4 banks MT28S2M32B1LC – 512K x 32 x 4 banks

**PIN ASSIGNMENT (Top View)** 

# FEATURES

- PC133 SDRAM-compatible read timing
- Fully synchronous; all signals registered on positive edge of system clock
- Internal pipelined operation; column address can be changed every clock cycle
- Internal banks for hiding row access
- Programmable burst lengths:
  - 1, 2, 4, 8, or full page (read)
    - 1, 2, 4, or 8 (write)
- LVTTL-compatible inputs and outputs
- Single 3.0V–3.6V power supply Additional VHH hardware protect mode (RP#)
- Supports CAS latency of 1, 2, and 3
- Four-bank architecture supports true concurrent operation with zero latency Read any bank while programming or erasing any other bank
- Deep power-down mode: 50µA (MAX)
- Cross-compatible Flash memory command set

# **OPTIONS**

#### MARKING

| ٠ | Configuration                     |      |
|---|-----------------------------------|------|
|   | 4 Meg x 16 (1 Meg x 16 x 4 banks) | 4M16 |
|   | 2 Meg x 32 (512K x 32 x 4 banks)  | 2M32 |
|   |                                   |      |

- Read Timing (Cycle Time)
   5.4ns @ CL3 (143 MHz)
   -7E
   5.4ns @ CL3 (133 MHz)
   -75
- Packages 86-pin OCPL<sup>2</sup> TSOP (400 mil) TG 90-ball FBGA FG
- Operating Temperature Range Commercial (0°C to +70°C) None Extended (-40°C to +85°C) ET<sup>1</sup>

NOTE: 1. Contact factory for availability. 2. Off-center parting line.

# Part Number Example: MT28S4M16B1LCTG-7E

| x16         | x32          | _              |          | x32    | x16         |
|-------------|--------------|----------------|----------|--------|-------------|
| Vcc         | Vcc          | <b>II</b> 1•   | 86       | 😐 Vss  | Vss         |
| DQ0         | DQ0          | <b>II</b> 2    | 85       | 🕮 DQ15 | DQ15        |
| VccQ        | VccQ         | <b>II</b> 3    | 84       | VssQ   | VssQ        |
| DQ1         | DQ1          | <b>4</b>       | 83       | 😐 DQ14 | DQ14        |
| DQ2         | DQ2          |                | 82       | 😐 DQ13 | DQ13        |
| VssQ        | VssQ         |                | 81       | VccQ   | VccQ        |
| DQ3<br>DQ4  | DQ3<br>DQ4   |                | 80       | DQ12   | DQ12        |
|             | VccQ         |                | 79<br>78 | DQ11   | DQ11        |
| VccQ<br>DQ5 | DQ5          |                | 78       | VssQ   | VssQ        |
| DQ5<br>DQ6  | DQ5<br>DQ6   |                | 76       |        | DQ10<br>DQ9 |
| VssQ        | VssQ         | 112            | 75       |        | VccO        |
| DQ7         | DQ7          | 13             | 73       |        | DQ8         |
| NC          | NC           |                | 73       |        | NC          |
| Vcc         | Vcc          | III 15         | 72       |        | Vss         |
| OM0         | DOMO         | III 16         | 71       |        | DQM1        |
| WE#         | WE#          | III 17         | 70       |        | A9          |
| CAS#        | CAS#         | 18             | 69       |        | NC          |
| RAS#        | RAS#         | III 19         | 68       | E CLK  | CLK         |
| CS#         | CS#          | III 20         | 67       | CKE    | CKE         |
| NC          | NC           | III 21         | 66       | □ A9   | A11         |
| BA0         | BA0          | □ 22           | 65       | A8     | A8          |
| BA1         | BA1          | 四 23           | 64       | 🗖 A7   | A7          |
| A10         | A10          | <b>III</b> 24  | 63       | 🗖 A6   | A6          |
| A0          | A0           | III 25         | 62       | A5     | A5          |
| A1          | A1           | <b>II</b> 26   | 61       | 🗖 A4   | A4          |
| A2          | A2           | <b>III</b> 27  | 60       | 🗖 A3   | A3          |
| MCL         | DQM2         | <b>II</b> 28   | 59       | DQM3   | MCL         |
| Vcc         | Vcc          | III 29         | 58       | 🗖 Vss  | Vss         |
| RP#         | RP#          | III 30         | 57       | 🗖 VccP | VccP        |
| DNU         | DQ16         | <b>1</b> 31    | 56       | □ DQ31 | DNU         |
| VssQ        | VssQ         | <b>H</b> 32    | 55       | 🗖 VccQ | VccQ        |
| DNU         | DQ17         | □ 33<br>□ 34   | 54       |        | DNU         |
| DNU         | DQ18         |                | 53       |        | DNU         |
| VccQ        | VccQ<br>DQ19 | □□ 35<br>□□ 36 | 52<br>51 |        | VssQ        |
| DNU<br>DNU  | DQ19<br>DQ20 | 36             | 51       |        | DNU         |
| VssQ        | VssO         | III 38         | 50<br>49 | DQLI   | DNU         |
| DNU         | DQ21         | <b>1</b> 39    | 49 48    | VccQ   | VccQ        |
| DNU         | DQ21         | 40             | 40       | DQ26   | DNU<br>DNU  |
| VccQ        | VccQ         | ± 40<br>± 41   | 47 46    |        | VssQ        |
| DNU         | DQ23         | 41             | 40       |        | DNU         |
| Vcc         | Vcc          | III 43         | - 44     |        | Vss         |

NOTE: 1. The # symbol indicates signal is active LOW.2. FBGA ball assignment is on the next page.

# **KEY TIMING PARAMETERS**

| SPEED | СГОСК     | ACC<br>TII | HOLD    |       |       |
|-------|-----------|------------|---------|-------|-------|
| GRADE | FREQUENCY | CL = 2*    | CL = 3* | TIME  | TIME  |
| -7E   | 143 MHz   |            | 5.4ns   | 1.5ns | 0.8ns |
| -7E   | 133 MHz   | 5.4ns      |         | 1.5ns | 0.8ns |
| -75   | 133 MHz   |            | 5.4ns   | 1.5ns | 0.8ns |
| -75   | 100 MHz   | 6ns        |         | 1.5ns | 0.8ns |

\* CL = CAS (READ) Latency

©2002, Micron Technology, Inc.

<sup>‡</sup>PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE BY MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON'S PRODUCTION DATA SHEET SPECIFICATIONS.



64Mb: x16, x32 SYNCFLASH MEMORY

# FBGA BALL ASSIGNMENT (Top View)

# 90-Ball FBGA – 4 Meg x 16



# 90-Ball FBGA – 2 Meg x 32





#### **GENERAL DESCRIPTION**

This 64Mb SyncFlash<sup>®</sup> data sheet is divided into two major sections. The SDRAM Interface Functional Description details compatibility with the SDRAM memory, and the Flash Memory Functional Description specifies the symmetrical-sectored Flash architecture and functional commands.

Micron's 64Mb SyncFlash devices are nonvolatile, electrically sector-erasable (Flash), programmable read-only memory containing 67,108,864 bits. Each of the x16's 16,777,216-bit banks is organized as 4,096 rows by 256 columns by 16 bits. Each of the x32's 16,777,216-bit banks is organized as 2,048 rows by 256 columns by 32 bits.

The 64Mb devices are organized into 16 independently erasable blocks. To ensure that critical firmware is protected from accidental erasure or overwrite, the devices feature sixteen (x32: 128K-Dword; x16: 256Kword) hardware and software-lockable blocks.

A four-bank architecture supports true concurrent operations. A read access to any bank can occur simultaneously with a background PROGRAM or ERASE operation to any other bank.

SyncFlash memory has a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Read accesses to the memory are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, followed by a READ command. The address bits registered coincident with the ACTIVE command are used to select the bank and row

# 64Mb: x16, x32 SYNCFLASH MEMORY

to be accessed. The address bits registered coincident with the READ command are used to select the starting column location for the burst access.

The 64Mb devices provide for programmable read burst lengths of 1, 2, 4, or 8 locations, or the full page, with a burst terminate option. The x16 device features an 8-word internal write buffer and the x32 features an 8-Dword internal write buffer that support mode register programmed burst write compatibility of 1, 2, 4, or 8 locations.

SyncFlash memory uses an internal pipelined architecture to achieve high-speed operation.

The 64Mb devices are designed to operate in 3.3V, low-power memory systems. A deep power-down mode is provided, along with a power-saving standby mode. All inputs and outputs are LVTTL-compatible.

SyncFlash memory offers substantial advances in Flash operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation and the capability to randomly change column addresses on each clock cycle during a burst access.

All Flash operations are performed using either a hardware command sequence (HCS) or a software command sequence (SCS). HCS operations are used by memory controllers with native SyncFlash support. Standard SDRAM controllers can use SCS to perform Flash operations.

Please refer to Micron's Web site (<u>www.micron.com/</u><u>flash</u>) for the latest data sheet.



# **TABLE OF CONTENTS**

| Functional Block Diagram – 4 Meg x 16         | 5  |
|-----------------------------------------------|----|
| – 2 Meg x 32                                  | 6  |
| Pin and Ball Descriptions                     | 7  |
| SDRAM Interface Functional Description        | 10 |
| Initialization                                | 10 |
| Register Definition                           | 10 |
| Mode Register                                 | 10 |
| Burst Length                                  | 10 |
| Burst Type                                    | 12 |
| CAS Latency                                   | 12 |
| Operating Mode                                | 12 |
| Write Burst Mode                              | 12 |
| Commands                                      | 13 |
| Truth Table 1 (Commands and DQM Operation)    | 13 |
| Truth Table 2a (Harware Command               |    |
| Sequences [HCS])                              | 14 |
| Truth Table 2b (Software Command              |    |
| Sequences [SCS])                              | 15 |
| Command Inhibit                               | 18 |
| No Operation (NOP)                            | 18 |
| Load Mode Register                            | 18 |
| Active                                        | 18 |
| Read                                          | 18 |
| Write                                         | 18 |
| Active Terminate                              | 18 |
| Burst Terminate                               | 18 |
| Load Command Register                         | 18 |
| Operation                                     | 19 |
| Bank/Row Activation                           | 19 |
| Reads                                         | 20 |
| Write Bursts                                  | 25 |
| Active Terminate                              | 25 |
| Power-Down                                    | 25 |
| Clock Suspend                                 | 25 |
| Burst Read/Single Write                       | 26 |
| Truth Table 3 (CKE)                           | 27 |
| Truth Table 4 (Current State, Same Bank)      | 28 |
| Truth Table 5 (Current State, Different Bank) | 29 |
| Flash Memory Functional Description           | 30 |
| Flash Command Sequences                       | 30 |
| Hardware Command Sequence (HCS)               | 30 |
| Software Command Sequence (SCS)               | 30 |
| Memory Architecture                           | 31 |
| Protected Blocks                              | 31 |
|                                               |    |

# 64Mb: x16, x32 SYNCFLASH MEMORY

| Command Execution Logic (CEL)              | 31 |
|--------------------------------------------|----|
| Internal State Machine (ISM)               | 31 |
| ISM Status Register                        | 31 |
| Output (READ) Operations                   | 32 |
| Memory Array                               | 33 |
| Status Register                            | 33 |
| Device Configuration Register              | 33 |
| Input Operations                           | 33 |
| Memory Array                               | 33 |
| Command Execution                          | 33 |
| Status Register                            | 33 |
| Device Configuration                       | 34 |
| Program Sequence                           | 34 |
| Erase Sequence                             | 34 |
| Program and Erase NVMode Register          | 34 |
| Block Protect/Unprotect Sequence           | 35 |
| Device Protect Sequence                    | 35 |
| Chip Initialize Sequence                   | 35 |
| Disable LCR Sequence                       | 36 |
| Reset/Deep Power-Down Mode                 | 36 |
| Error Handling                             | 36 |
| Program/Erase Cycle Endurance              | 36 |
| Absolute Maximum Ratings                   | 45 |
| DC Electrical Characteristics              |    |
| and Operating Conditions                   | 45 |
| Icc Specifications and Conditions          | 46 |
| Capacitance                                | 46 |
| Electrical Characteristics and Recommended |    |
| AC Operating Conditions (Timing Table)     | 47 |
| AC Functional Characteristics              | 48 |
| Timing Waveforms                           |    |
| Initialize and Load Mode Register          |    |
| RP#                                        | 49 |
| FCS                                        | 50 |
| Clock Suspend Mode                         | 51 |
| Reads                                      |    |
| Read                                       | 52 |
| Alternating Bank Read Accesses             | 53 |
| Full-Page Burst                            | 54 |
| DQM Operation                              | 55 |
| Program/Erase                              |    |
| Bank a followed by READ to bank a          | 56 |
| Bank a followed by READ to bank b          | 57 |





FUNCTIONAL BLOCK DIAGRAM

Micron





FUNCTIONAL BLOCK DIAGRAM

Micron

64Mb: x16, x32 SyncFlash MT28S4M16B1LC\_2.p65 – Rev. 2, Pub. 4/02

**ADVANCE** 

64Mb: x16, x32 SYNCFLASH MEMORY



64Mb: x16, x32 SYNCFLASH MEMORY

# **PIN AND BALL DESCRIPTIONS**

| TSOP PIN<br>NUMBERS        | FBGA BALL<br>NUMBERS                                    |                    | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------|---------------------------------------------------------|--------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 68                         | J1                                                      | CLK                | Input | Clock: CLK is driven by the system clock. All SyncFlash memory<br>input signals are sampled on the positive edge of CLK. CLK also<br>increments the internal burst counter and controls the output<br>registers.                                                                                                                                                                                                                                                                                                                                                 |
| 67                         | J2                                                      | CKE                | Input | Clock Enable: CKE activates (HIGH) and deactivates (LOW) the<br>CLK signal. Deactivating the clock provides STANDBY opera-<br>tion or CLOCK SUSPEND operation (burst/access in progress).<br>CKE is synchronous except after the device enters power-down<br>modes, where CKE becomes asynchronous until after exiting<br>the same mode. The input buffers, including CLK, are disabled<br>during power-down modes, providing low standby power.<br>CKE may be tied HIGH in systems where power-down modes<br>(other than RP# deep power-down) are not required. |
| 20                         | 81                                                      | CS#                | Input | Chip Select: CS# enables (registered LOW) and disables<br>(registered HIGH) the command decoder. All commands are<br>masked when CS# is registered HIGH. CS# provides for external<br>bank selection on systems with multiple banks. CS# is consid-<br>ered part of the command code.                                                                                                                                                                                                                                                                            |
| 19, 18, 17                 | J9, K7, K8                                              | RAS#,<br>CAS#, WE# | Input | Command Inputs: RAS#, CAS#, and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 16, 71                     | K9, K1                                                  | x16: DQM0,<br>DQM1 | Input | Input/Output Mask: DQM is an input mask signal for write<br>accesses and an output enable signal for read accesses. Input<br>data is masked when DQM is sampled HIGH during a WRITE                                                                                                                                                                                                                                                                                                                                                                              |
| 16, 71, 28,<br>59          | K9, K1, F8,<br>F2                                       | x32: DQM0<br>–DQM3 |       | cycle. The output buffers are placed in a High-Z state (after a two-clock latency) when DQM is sampled HIGH during a READ cycle. For x16, DQM0 corresponds to DQ0–DQ7, DQM1 corresponds to DQ8–DQ15. For x32, DQM0 corresponds to DQ0–DQ7, DQM1 corresponds to DQ8–DQ15, DQM2 corresponds to DQ16–DQ23, DQM3 corresonds to DQ24–DQ31. DQM0–DQM3 are in the same state when referenced as DQM.                                                                                                                                                                    |
| 25–27,<br>60–66, 24,<br>70 | G8, G9, F7,<br>F3, G1, G2,<br>G3, H1, H2,<br>J3, K3, G7 | A0–A11             | Input | Address Inputs: A0–A11 are sampled during the ACTIVE command (row address A0–A11 [x16]; A0–A10 [x32]) and READ/WRITE command (column-address A0–A7) to select one location in the respective bank. The address inputs provide the op-code during a LOAD MODE REGISTER command and the com-code during an LCR command. For x16: A11 is pin 66 (J3), and A9 is pin 70 (K3).                                                                                                                                                                                        |
| 22, 23                     | J7, H8                                                  | BAO, BA1           | Input | Bank Address Input(s): BA0, BA1 define to which bank the ACTIVE, READ, or WRITE command is being applied.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

(continued on next page)



64Mb: x16, x32 SYNCFLASH MEMORY

# **PIN AND BALL DESCRIPTIONS (continued)**

| TSOP PIN<br>NUMBERS                                                                                                                                     | FBGA BALL<br>NUMBERS                                                                                                                                         | SYMBOL   | ТҮРЕ     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30                                                                                                                                                      | К2                                                                                                                                                           | RP#      | Input    | Initialize/Power-Down: Upon initial device power-up, a 100µs delay after RP# has transitioned from LOW to HIGH is required for internal device initialization, prior to issuing an executable command. RP# clears the status register, sets the internal state machine (ISM) to the array read mode, and places the device in the deep power-down mode when LOW. All inputs, including CS#, are "Don't Care" and all outputs are High-Z. When RP# = VHH, all protection modes are ignored during PROGRAM and ERASE. This input also allows the device protect bit to be set to "1" (protected) and allows the block protect bits at locations 0 and 15 to be set to "0" (unprotected). RP# must be held HIGH during all other modes of operation. |
| 2, 4, 5, 7,<br>8, 10, 11,<br>13, 74, 76,<br>77, 79, 80,<br>82, 83, 85,                                                                                  | R8, N7, R9,<br>N8, P9, M8,<br>M7, L8, L2,<br>M3, M2, P1,<br>N2, R1, N3,<br>R2                                                                                | DQ0–DQ15 | x16: I/O | Data I/O: Data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2, 4, 5, 7,<br>8, 10, 11,<br>13, 74, 76,<br>77, 79, 80,<br>82, 83, 85,<br>31, 33, 34,<br>36, 37, 39,<br>40, 42, 45,<br>47, 48, 50,<br>51, 53, 54,<br>56 | R8, N7, R9,<br>N8, P9, M8,<br>M7, L8, L2,<br>M3, M2, P1,<br>N2, R1, N3,<br>R2, E8, D7,<br>D8, B9, C8,<br>A9, C7, A8,<br>A2, C3, A1,<br>C2, B1, D2,<br>D3, E2 | DQ0–DQ31 | x32: I/O | Data I/O: Data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3, 9, 35,<br>41, 49,<br>55, 75, 81                                                                                                                      | B2, B7, C9,<br>D9, E1, L1,<br>M9, P2, P7,<br>N9                                                                                                              | VccQ     | Supply   | DQ Power: Provide isolated power to DQs for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6, 12, 32,<br>38, 46, 52,<br>78, 84                                                                                                                     | B3, B8, C1,<br>D1, E9, L9,<br>M1, N1, P3,<br>P8                                                                                                              | VssQ     | Supply   | DQ Ground: Provide isolated ground to DQs for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1, 15, 29,<br>43                                                                                                                                        | A7, F9, L7,<br>R7                                                                                                                                            | Vcc      | Supply   | Power Supply: 3.0V–3.6V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 44, 58, 72,<br>86                                                                                                                                       | A3, F1, L3,<br>R3                                                                                                                                            | Vss      | Supply   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

(continued on next page)



# 64Mb: x16, x32 SYNCFLASH MEMORY

# **PIN AND BALL DESCRIPTIONS (continued)**

| TSOP PIN<br>NUMBERS                                                           | FBGA BALL<br>NUMBERS                                                          | SYMBOL   | ТҮРЕ   | DESCRIPTION                                                                                                                                                  |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 57                                                                            | Н3                                                                            | VccP     | Supply | Program/Erase Supply Voltage: VccP must be tied externally to Vcc. The VccP pin sources current during device initialization, PROGRAM, and ERASE operations. |
| 14, 21, 69,<br>73                                                             | E3, E7, H7,<br>H9                                                             | NC       | -      | No Connect: These pins may be driven or left unconnected.                                                                                                    |
| 31, 33, 34,<br>36, 37, 39,<br>40, 42, 45,<br>47, 48, 50,<br>51, 53, 54,<br>56 | E8, D7, D8,<br>B9, C8, A9,<br>C7, A8, A2,<br>C3, A1, C2,<br>B1, D2, D3,<br>E2 | x16: DNU | -      | Do Not Use.                                                                                                                                                  |
| 70                                                                            | К3                                                                            | x32: DNU |        |                                                                                                                                                              |
| 28, 59                                                                        | F8, F2                                                                        | x16: MCL | _      | Must connect to Vss.                                                                                                                                         |

64Mb: x16, x32

SYNCFLASH MEMORY



# SDRAM INTERFACE FUNCTIONAL DESCRIPTION

In general, the 64Mb SyncFlash memory devices (1 Meg x 16 x 4 banks, 512K x 32 x 4 banks) are configured as a quad-bank, nonvolatile SDRAM that operate at 3.0V–3.6V and include a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x16's 16,777,216-bit banks is organized as 4,096 rows by 256 columns by 16 bits. Each of the x32's 16,777,216-bit banks is organized as 2,048 rows by 256 columns by 32 bits.

Read accesses to the SyncFlash memory are identical to SDR SDRAM operation. Burst accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, followed by a READ command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0 and BA1 select the bank; x32: A0–A10, x16: A0–A11 select the row). The address bits (A0–A7) registered coincident with the READ command are used to select the starting column location for the burst access.

All non-READ operations are controlled with either an HCS or an SCS. Both the HCS and an SCS interface can be used to initiate any of the internal program, erase, initialization, or status operations. The term Flash command sequence (FCS) refers to either HCS or SCS operation.

Prior to normal operation, the SyncFlash memory must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions, and device operation.

# Initialization

The device power-up procedure can be defined two ways. The first is a hardware initiated power-up, where power is applied to Vcc, VccQ, and VccP (simultaneously). Then, with the clock stable, RP# must be brought from LOW to HIGH. After RP# transitions HIGH, the power-up initialization process will complete within 100µs. The second procedure is defined as a software initiated power-up. In this case the initialization is performed using the INITIALIZE DEVICE FCS operation. When the INITIALIZE DEVICE command is used, the RP# pin does not require the LOW-to-HIGH transition typically required for initialization. After the INI-TIALIZE DEVICE command has been issued, the power-up initialization process will complete within 100µs.

Early completion of either initialization procedure can be detected by polling SR7 in the status register. After initialization, the SyncFlash device is in standby mode and ready for mode register programming or an executable command. After initial programming of the nvmode register, the contents are automatically loaded into the mode register during initialization and the device will power-up in the programmed state. Note that when Vcc is greater than 2.7V, either of the initialization procedures can be issued.

### **Register Definition** MODE REGISTER

The mode register is used to define the specific mode of operation of the SyncFlash memory. This definition includes the selection of a burst length, a burst type, a CAS latency, and an operating mode, as shown in Figure 1. The mode register is programmed via the LOAD MODE REGISTER command and will retain the stored information until it is reprogrammed. The nvmode register settings are transferred into the mode register during initialization. The contents of the mode register may be copied into the nvmode register with a PRO-GRAM NVMODE REGISTER command. Details on erase nvmode register and program nvmode register command sequences are found in the Command Execution section of the Flash Memory Functional Description.

Mode register bits M0–M2 specify the burst length, M3 specifies the burst type (sequential or interleaved), M4–M6 specify the CAS latency, M7 and M8 specify the operating mode, M9 specifies the WRITE burst mode, and M10 and M11 are reserved for future use.

The mode register must be loaded when all banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation.

#### **BURST LENGTH**

Read and write accesses to the SyncFlash memory are burst oriented, with the burst length being programmable, as shown in Figure 1. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4, or 8 locations are available for both the sequential and the interleaved burst types (read or write), and a full-page burst is available for the sequential type (read only). The full-page burst can be used in conjunction with the BURST TERMI-NATE command to generate arbitrary burst lengths.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.



When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A1–A7 when the burst length is set to two, by A2–A7 when the burst length is set to four, and by A3– A7 when the burst length is set to eight. The remaining (least significant) address bit(s) are used to select the starting location within the block. Full-page bursts wrap within the page if the boundary is reached.



# 64Mb: x16, x32 SYNCFLASH MEMORY

# Table 1 Burst Definition

| Burst StartingColur |           |        |           | Order of Access   | es Within a Burst  |
|---------------------|-----------|--------|-----------|-------------------|--------------------|
| Length              |           | ddre   |           | Type = Sequential | Type = Interleaved |
|                     |           |        | A0        |                   |                    |
| 2                   |           |        | 0         | 0-1               | 0-1                |
| -                   |           |        | 1         | 1-0               | 1-0                |
|                     |           | A1     | <b>A0</b> |                   |                    |
|                     |           | 0      | 0         | 0-1-2-3           | 0-1-2-3            |
| 4                   |           | 0      | 1         | 1-2-3-0           | 1-0-3-2            |
| -                   |           | 1      | 0         | 2-3-0-1           | 2-3-0-1            |
|                     | 1         |        | 1         | 3-0-1-2           | 3-2-1-0            |
|                     | A2        | A1     | <b>A0</b> |                   |                    |
|                     | 0         | 0      | 0         | 0-1-2-3-4-5-6-7   | 0-1-2-3-4-5-6-7    |
|                     | 0         | 0      | 1         | 1-2-3-4-5-6-7-0   | 1-0-3-2-5-4-7-6    |
|                     | 0         | 1      | 0         | 2-3-4-5-6-7-0-1   | 2-3-0-1-6-7-4-5    |
| 8                   | 0         | 1      | 1         | 3-4-5-6-7-0-1-2   | 3-2-1-0-7-6-5-4    |
|                     | 1         | 0      | 0         | 4-5-6-7-0-1-2-3   | 4-5-6-7-0-1-2-3    |
|                     | 1         | 0      | 1         | 5-6-7-0-1-2-3-4   | 5-4-7-6-1-0-3-2    |
|                     | 1         | 1      | 0         | 6-7-0-1-2-3-4-5   | 6-7-4-5-2-3-0-1    |
|                     | 1         | 1 1 1  |           | 7-0-1-2-3-4-5-6   | 7-6-5-4-3-2-1-0    |
| Full                | n = A0–A7 |        | A7        | Cn, Cn+1, Cn+2    |                    |
| Page                |           |        |           | Cn+3, Cn+4        | Notsupported       |
| 256                 | (locat    | tion ( | )-255)    | Cn-1,             |                    |
|                     |           |        |           | Cn                |                    |

- **NOTE:** 1. For a burst length of two, A1–A7 select the blockof-two burst; A0 selects the starting column within the block.
  - 2. For a burst length of four, A2–A7 select the blockof-four burst; A0–A1 select the starting column within the block.
  - 3. For a burst length of eight, A3–A7 select the block-of-eight burst; A0–A2 select the starting column within the block.
  - 4. For a full-page burst, the full row is selected and A0–A7 select the starting column.
  - 5. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block.
  - 6. For a burst length of one, A0–A7 select the unique column to be accessed, and mode register bit M3 is ignored.
  - 7. Burst write (x32: 1, 2, 4, or 8 Dwords, x16: 1, 2, 4, or 8 words) is supported (not full page).
  - 8. The contents of the mode register can be read using the READ DEVICE CONFIGURATION command (004h).

**NOTE:** 1. A11 and M11 are supported only by 4 Meg x 16 configuration.



#### **BURST TYPE**

Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3.

The ordering of accesses within a burst is determined by the burst length, the burst type, and the starting column address, as shown in Table 1.

#### CAS LATENCY

The CAS latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to one, two, or three clocks.

If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. The DQs will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that

Figure 2



# 64Mb: x16, x32 SYNCFLASH MEMORY

the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the DQs will start driving after T1 and the data will be valid by T2, as shown in Figure 2. Table 2 indicates the operating frequencies at which each CAS latency setting can be used.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

#### **OPERATING MODE**

The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed burst length applies to READ and WRITE bursts (full-page burst WRITE not supported).

Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result.

#### WRITE BURST MODE

When M9 = 0, the burst length programmed via M0–M2 applies to both read and write bursts; however, if full-page burst length is selected in conjunction with M9 = 0, the burst write length is 8 words for the x16 and 8-Dwords for the x32 (not full page). When M9 = 1, the programmed burst length applies to READ bursts, but write accesses are single-location (nonburst) accesses.

# Table 2 CAS Latency

|       |                    | ALLOWABLE OPERATING<br>FREQUENCY (MHz) |                    |  |  |  |  |  |  |  |  |  |
|-------|--------------------|----------------------------------------|--------------------|--|--|--|--|--|--|--|--|--|
| SPEED | CAS<br>LATENCY = 1 | CAS<br>LATENCY = 2                     | CAS<br>LATENCY = 3 |  |  |  |  |  |  |  |  |  |
| -7E   | ≤ <b>50</b>        | ≤ <b>133</b>                           | ≤ 143              |  |  |  |  |  |  |  |  |  |
| -75   | ≤ <b>50</b>        | ≤ <b>100</b>                           | ≤ <b>133</b>       |  |  |  |  |  |  |  |  |  |

W UNDEFINED

SDRAM



# 64Mb: x16, x32 SYNCFLASH MEMORY

# COMMANDS

Truth Table 1 provides a quick reference of available commands for SDRAM-compatible operation. This is followed by a written description of each command. Additional truth tables appear later.

# TRUTH TABLE 1 SDRAM-COMPATIBLE INTERFACE COMMANDS AND DQM OPERATION

(Notes: 1)

| NAME (FUNCTION)                                 | CS# | RAS# | CAS# | WE# | DQM | ADDR     | DQs    | NOTES |
|-------------------------------------------------|-----|------|------|-----|-----|----------|--------|-------|
| COMMAND INHIBIT (NOP)                           | н   | Х    | Х    | Х   | Х   | Х        | Х      |       |
| NO OPERATION (NOP)                              | L   | н    | н    | н   | Х   | Х        | Х      |       |
| ACTIVE (Select bank and activate row)           | L   | L    | Н    | Н   | Х   | Bank/Row | Х      | 2     |
| READ (Select bank, column and start READ burst) | L   | н    | L    | н   | Х   | Bank/Col | Х      | 3     |
| WRITE (Select bank, column and start WRITE)     | L   | Н    | L    | L   | Х   | Bank/Col | Valid  | 3, 4  |
| BURST TERMINATE                                 | L   | Н    | н    | L   | Х   | Х        | Active |       |
| ACTIVE TERMINATE                                | L   | L    | н    | L   | Х   | Х        | Х      | 5     |
| LOAD COMMAND REGISTER                           | L   | L    | L    | Н   | Х   | Com-Code | Х      | 6, 7  |
| LOAD MODE REGISTER                              | L   | L    | L    | L   | Х   | Op-Code  | Х      | 8     |
| Write Enable/Output Enable                      | -   | -    | _    | _   | L   | _        | Active | 9     |
| Write Inhibit/Output High-Z                     | _   | _    | -    | -   | Н   | _        | High-Z | 9     |

**NOTE:** 1. CKE is HIGH for all commands shown.

- 2. x32: A0–A10, x16: A0–A11 provide row address, and BA0 and BA1 determine which bank is made active.
- 3. A0-A7 provide column address, and BA0 and BA1 determine which bank is being read from or written to.
- 4. A PROGRAM SETUP command sequence (see Truth Table 2a) must be completed prior to executing a WRITE.
- 5. ACTIVE TERMINATE is functionally equivalent to the SDRAM PRECHARGE command; however, PRECHARGE (deactivate row in bank or banks) is not required for SyncFlash memory.
  - A10 LOW: BA0 and BA1 determine the bank to be active terminated.
  - A10 HIGH: All banks are active terminated and BA0 and BA1 are "Don't Care."
- 6. A0-A7 define the com-code, and A8-A11 are "Don't Care" for this operation. See Truth Table 2a.
- 7. LOAD COMMAND REGISTER (LCR) replaces the SDRAM auto refresh or self refresh mode, which is not required for SyncFlash memory. LCR is the first cycle for Flash memory hardware command sequences (HCS). See Truth Table 2a. After the hardware LCR function is disabled, SyncFlash will treat SDRAM REFRESH or AUTO REFRESH commands as NOPs. A software command sequence (SCS) is available to perform all operations described in Truth Table 2b.
- 8. A0-A10 define the op-code written to the mode register. The mode register can be dynamically loaded each cycle, provided <sup>t</sup>MRD is satisfied. The default mode register value is stored in the nvmode register. The contents of the nvmode register are automatically loaded into the mode register during device initialization.
- 9. Activates or deactivates the DQs during WRITEs (zero-clock delay) and READs (two-clock delay).

#### COMMANDS

The following Truth Tables provide a quick reference of available commands for Flash memory interface operation. A written description of each command is found in the Flash Memory Functional Description section.

# TRUTH TABLE 2a – HARDWARE COMMAND SEQUENCES (HCS)

(Notes: 1-5; see notes on page 17)

| FIRST CYCLE               |     |                   |              |    |     | SECOND CYCLE     |                   |              |    |     | THIRD CYCLE |       |              |                 |                  |                       |
|---------------------------|-----|-------------------|--------------|----|-----|------------------|-------------------|--------------|----|-----|-------------|-------|--------------|-----------------|------------------|-----------------------|
| OPERATION                 | CMD | ADDR <sup>6</sup> | BANK<br>ADDR | DQ | RP# | CMD <sup>7</sup> | ADDR              | BANK<br>ADDR | DQ | RP# | CMD         | ADDR  | BANK<br>ADDR | DQ <sup>8</sup> | RP# <sup>9</sup> | NOTES                 |
| READ DEVICE CONFIGURATION | LCR | 90h               | Bank         | Х  | н   | ACTIVE           | CArow             | Bank         | Х  | н   | READ        | CAcol | Bank         | х               | н                | 11, 12                |
| READ STATUS REGISTER      | LCR | 70h               | Х            | Х  | н   | ACTIVE           | х                 | х            | Х  | н   | READ        | х     | х            | Х               | н                |                       |
| CLEAR STATUS REGISTER     | LCR | 50h               | х            | х  | н   |                  |                   |              |    |     |             |       |              |                 |                  |                       |
| ERASE SETUP/CONFIRM       | LCR | 20h               | Bank         | Х  | н   | ACTIVE           | Row               | Bank         | Х  | н   | WRITE       | х     | Bank         | D0h             | Н/Vнн            | 12, 13, 14            |
| PROGRAM SETUP/CONFIRM     | LCR | 40h               | Bank         | х  | н   | ACTIVE           | Row               | Bank         | х  | н   | WRITE       | Col   | Bank         | Din             | H/Vнн            | 12, 13,<br>14, 15     |
| PROTECT BLOCK/CONFIRM     | LCR | 60h               | Bank         | х  | н   | ACTIVE           | Row <sup>10</sup> | Bank         | х  | н   | WRITE       | х     | Bank         | LBDa(IN)        | H/Vнн            | 12, 13,<br>15, 16     |
| PROTECT DEVICE/CONFIRM    | LCR | 60h               | Bank         | Х  | н   | ACTIVE           | X                 | Bank         | Х  | н   | WRITE       | х     | Bank         | LBDa(IN)        | Vнн              | 12, 13, 16            |
| UNPROTECT BLOCKS/CONFIRM  | LCR | 60h               | Bank         | х  | н   | ACTIVE           | x                 | Bank         | х  | н   | WRITE       | Х     | Bank         | LBDb(IN)        | H/Vнн            | 12, 13,<br>14, 15, 16 |
| UNPROTECT DEVICE/CONFIRM  | LCR | 60h               | Bank         | Х  | Н   | ACTIVE           | X                 | Bank         | Х  | н   | WRITE       | х     | Bank         | LBDb(IN)        | Vнн              | 12, 13, 16            |
| ERASE NVMODE REGISTER     | LCR | 30h               | Bank         | Х  | н   | ACTIVE           | X                 | Bank         | Х  | н   | WRITE       | Х     | Bank         | C0h             | н                | 12, 13                |
| PROGRAM NVMODE REGISTER   | LCR | A0h               | Bank L       | х  | Н   | ACTIVE           | х                 | Bank L       | х  | н   | WRITE       | х     | Bank L       | Х               | н                | 12, 13,<br>17, 18     |
| DISABLE HARDWARE LCR      | LCR | A0h               | Bank U       | х  | н   | ACTIVE           | х                 | Bank U       | х  | н   | WRITE       | Х     | Bank U       | Х               | Н                | 12, 13,<br>17, 18, 19 |
| CHIP INITIALIZE           | LCR | 68h               | Bank         | Х  | Н   | ACTIVE           | Х                 | Bank         | Х  | н   | WRITE       | Х     | Bank         | C0h             | н                | 12, 13                |

Avicron

64Mb: x16, x32 SyncFlash MT2854M 16B1LC\_2.p65 – Rev. 2, Pub.4/02

SDRAM



# 64Mb: x16, x32 SYNCFLASH MEMORY

# TRUTH TABLE 2b – SOFTWARE COMMAND SEQUENCES (SCS)

(Notes: 1, 2, 4, 5; see notes on page 17)

| OPERATION                   | FIRST<br>CYCLE       | SECOND<br>CYCLE    | THIRD<br>CYCLE     | FOURTH<br>CYCLE    | FIFTH<br>CYCLE     | SIXTH<br>CYCLE     | SEVENTH<br>CYCLE   | EIGHTH<br>CYCLE        |
|-----------------------------|----------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|------------------------|
| READ DEVICE CONFIGU         | RATION <sup>10</sup> |                    |                    |                    |                    |                    | 1                  |                        |
| Command                     | Active               | Write              | Active             | Read               |                    |                    |                    |                        |
| ADDR =                      | 88h                  | 90h                | CArow              | CAcol              |                    |                    |                    |                        |
| Bank Address =              | X                    | Х                  | Bank <sup>12</sup> | Bank <sup>12</sup> |                    |                    |                    |                        |
| DQ =                        | X                    | Х                  | Х                  | Х                  |                    |                    |                    |                        |
| RP# =                       | н                    | Н                  | н                  | Н                  |                    |                    |                    |                        |
| READ STATUS REGISTER        | 2                    | 1                  | 1                  | 1                  |                    |                    | 1                  | 1                      |
| Command                     | Active               | Write              | Active             | Read               |                    |                    |                    |                        |
| ADDR =                      | 88h                  | 70h                | Х                  | Х                  |                    |                    |                    |                        |
| Bank Address =              | X                    | Х                  | Х                  | Х                  |                    |                    |                    |                        |
| DQ =                        | X                    | Х                  | Х                  | Х                  |                    |                    |                    |                        |
| RP# =                       | н                    | н                  | н                  | н                  |                    |                    |                    |                        |
| <b>CLEAR STATUS REGISTE</b> | R                    |                    |                    |                    |                    |                    |                    |                        |
| Command                     | Active               | Write              |                    |                    |                    |                    |                    |                        |
| ADDR =                      | 88h                  | 50h                |                    |                    |                    |                    |                    |                        |
| Bank Address =              | X                    | Х                  |                    |                    |                    |                    |                    |                        |
| DQ =                        | X                    | Х                  |                    |                    |                    |                    |                    |                        |
| RP# =                       | н                    | н                  |                    |                    |                    |                    |                    |                        |
| ERASE SETUP/CONFIRM         |                      |                    | •                  | •                  |                    |                    |                    | •                      |
| Command                     | Active               | Write              | Active             | Write              | Active             | Write              | Active             | Write                  |
| ADDR=                       | X                    | 55h                | 55h                | 2Ah                | 80h                | 20h                | Row                | Х                      |
| Bank Address =              | X                    | Bank <sup>12</sup>     |
| DQ =                        | X                    | Х                  | Х                  | 55h                | Х                  | A0h                | Х                  | D0h                    |
| RP#=                        | н                    | Н                  | Н                  | Н                  | Н                  | Н                  | Н                  | H/Vнн                  |
| PROGRAM SETUP/CONF          | IRM                  |                    |                    |                    |                    |                    |                    |                        |
| Command                     | Active               | Write              | Active             | Write              | Active             | Write              | Active             | Write                  |
| ADDR =                      | X                    | 55h                | 55h                | 2Ah                | 80h                | 40h                | Row                | Col                    |
| Bank Address =              | X                    | Bank <sup>12</sup>     |
| DQ =                        | X                    | Х                  | Х                  | 55h                | Х                  | A0h                | Х                  | DIN                    |
| RP# <sup>9</sup> =          | Н                    | Н                  | Н                  | Н                  | Н                  | Н                  | Н                  | H/V <sub>HH</sub> 15   |
| PROTECT BLOCK/CONFI         | RM                   |                    |                    |                    |                    |                    |                    |                        |
| Command                     | Active               | Write              | Active             | Write              | Active             | Write              | Active             | Write                  |
| ADDR =                      | X                    | 55h                | 55h                | 2Ah                | 80h                | 60h                | Row <sup>11</sup>  | Х                      |
| Bank Address =              | X                    | Bank <sup>12</sup>     |
| DQ =                        | X                    | Х                  | Х                  | 55                 | Х                  | A0h                | Х                  | LBDa(IN) <sup>16</sup> |
| RP# <sup>9</sup> =          | н                    | Н                  | Н                  | Н                  | Н                  | Н                  | Н                  | H/V <sub>HH</sub> 15   |
| PROTECT DEVICE/CONFIRI      | м                    |                    |                    |                    |                    |                    |                    |                        |
| Command                     | Active               | Write              | Active             | Write              | Active             | Write              | Active             | Write                  |
| ADDR=                       | X                    | 55h                | 55h                | 2Ah                | 80h                | 60h                | Х                  | Х                      |
| Bank Address =              | X                    | Bank <sup>12</sup>     |
| DQ =                        | X                    | Х                  | Х                  | 55h                | Х                  | A0h                | Х                  | LBDa(IN) <sup>16</sup> |
| RP# <sup>9</sup> =          | Н                    | н                  | н                  | Н                  | Н                  | Н                  | Н                  | Vнн                    |

(continued on next page)



# 64Mb: x16, x32 SYNCFLASH MEMORY

# **TRUTH TABLE 2b – SOFTWARE COMMAND SEQUENCES (SCS) (continued)**

(Notes: 1, 2, 4, 5; see notes on page 17)

| OPERATION                 | FIRST                    | SECOND               | THIRD                | FOURTH               | FIFTH                | SIXTH                   | SEVENTH                 | EIGHTH                  |
|---------------------------|--------------------------|----------------------|----------------------|----------------------|----------------------|-------------------------|-------------------------|-------------------------|
|                           | CYCLE                    | CYCLE                | CYCLE                | CYCLE                | CYCLE                | CYCLE                   | CYCLE                   | CYCLE                   |
| UNPROTECT BLOCKS/CO       | ONFIRM <sup>10, 16</sup> |                      |                      |                      |                      |                         |                         |                         |
| Command                   | Active                   | Write                | Active               | Write                | Active               | Write                   | Active                  | Write                   |
| ADDR=                     | Х                        | 55h                  | 55h                  | 2Ah                  | 80h                  | 60h                     | X                       | Х                       |
| Bank Address =            | Х                        | Bank <sup>12</sup>      | Bank <sup>12</sup>      | Bank <sup>12</sup>      |
| DQ =                      | X                        | X                    | X                    | 55h                  | Х                    | A0h                     | X                       | LBDb(IN) <sup>16</sup>  |
| RP# <sup>5</sup> =        | Н                        | Н                    | Н                    | Н                    | Н                    | н                       | Н                       | Vнн                     |
| UNPROTECT DEVICE/CO       | NFIRM                    |                      | •                    |                      |                      | •                       | •                       |                         |
| Command                   | Active                   | Write                | Active               | Write                | Active               | Write                   | Active                  | Write                   |
| ADDR=                     | Х                        | 55h                  | 55h                  | 2Ah                  | 80h                  | 60h                     | Х                       | Х                       |
| Bank Address =            | Х                        | Bank <sup>12</sup>      | Bank <sup>12</sup>      | Bank <sup>12</sup>      |
| DQ =                      | Х                        | Х                    | X                    | 55h                  | Х                    | A0h                     | Х                       | LBDb(IN) <sup>16</sup>  |
| RP# <sup>5</sup> =        | Н                        | Н                    | н                    | Н                    | Н                    | Н                       | Н                       | H/Vнн                   |
| <b>ERASE NVMODE REGIS</b> | TER                      |                      | •                    | •                    | •                    | •                       | •                       |                         |
| Command                   | Active                   | Write                | Active               | Write                | Active               | Write                   | Active                  | Write                   |
| ADDR=                     | Х                        | 55h                  | 55h                  | 2Ah                  | 80h                  | 30h                     | Х                       | Х                       |
| Bank Address =            | Х                        | Bank <sup>12</sup>      | Bank <sup>12</sup>      | Bank <sup>12</sup>      |
| DQ =                      | Х                        | Х                    | X                    | 55h                  | Х                    | A0h                     | х                       | C0h                     |
| RP# =                     | Н                        | Н                    | н                    | Н                    | Н                    | н                       | н                       | Н                       |
| PROGRAM NVMODE RE         | GISTER <sup>18</sup>     |                      |                      | •                    | •                    |                         | •                       |                         |
| Command                   | Active                   | Write                | Active               | Write                | Active               | Write                   | Active                  | Write                   |
| ADDR=                     | Х                        | 55h                  | 55h                  | 2Ah                  | 80h                  | A0h                     | Х                       | Х                       |
| Bank Address =            | Х                        | Bank L <sup>12</sup>    | Bank L <sup>12</sup>    | Bank L <sup>12</sup>    |
| DQ =                      | Х                        | Х                    | X                    | 55h                  | Х                    | A0h                     | Х                       | Х                       |
| RP#=                      | Н                        | Н                    | н                    | н                    | Н                    | н                       | н                       | Н                       |
| DISABLE HARDWARE L        | CR <sup>19</sup>         | •                    | •                    | •                    | •                    | •                       | •                       |                         |
| Command                   | Active                   | Write                | Active               | Write                | Active               | Write                   | Active                  | Write                   |
| ADDR=                     | Х                        | 55                   | 55h                  | 2Ah                  | 80h                  | A0h                     | Х                       | Х                       |
| Bank Address =            | Х                        | Bank U <sup>12</sup> | Bank U <sup>12</sup> | Bank U <sup>12</sup> | Bank U <sup>12</sup> | Bank U <sup>12,18</sup> | Bank U <sup>12,18</sup> | Bank U <sup>12,18</sup> |
| DQ =                      | Х                        | Х                    | X                    | 55h                  | Х                    | A0h                     | Х                       | Х                       |
| RP#=                      | Н                        | Н                    | н                    | Н                    | Н                    | Н                       | Н                       | Н                       |
| CHIP INITIALIZE           | •                        |                      | •                    | •                    | •                    | •                       | •                       |                         |
| Command                   | Active                   | Write                | Active               | Write                | Active               | Write                   | Active                  | Write                   |
| ADDR=                     | X                        | 55h                  | 55h                  | 2Ah                  | 80h                  | 68h                     | х                       | Х                       |
| Bank Address =            | X                        | Bank <sup>12</sup>      | Bank <sup>12</sup>      | Bank <sup>12</sup>      |
| DQ =                      | Х                        | Х                    | Х                    | 55h                  | Х                    | A0h                     | х                       | C0h                     |
| RP# =                     | Н                        | Н                    | н                    | Н                    | Н                    | н                       | Н                       | Н                       |

# Micron

# 64Mb: x16, x32 SYNCFLASH MEMORY

x32: X = 0, 2, 4, or 6h x16: X = 0, 4, 8, or Ch

- **NOTE:** 1. CMD = Command: decoded from CS#, RAS#, CAS#, and WE# inputs.
  - 2. NOP/COMMAND INHIBIT/BURST TERMINATE/ACTIVE TERMINATE commands can be issued throughout the HCS or SCS. Additionally, LOAD COMMAND REGISTER may be issued throughout the SCS.
  - 3. After a PROGRAM or ERASE operation is registered to the ISM and prior to completion of the ISM operation, a READ to any location in the bank under ISM control will output the contents of the row activated prior to the LCR/active/write sequence (see Note 14).
  - 4. To meet the <sup>t</sup>RCD specification, the appropriate number of NOP/COMMAND INHIBIT commands must be issued between ACTIVE and READ/WRITE commands.
  - 5. The ERASE, PROGRAM, PROTECT, and UNPROTECT operations are self-timed. The status register may be polled to monitor these operations.
  - 6. x32: A8–A10, x16: A8–A11 are "Don't Care."
  - 7. A row will not be opened when ACTIVE is preceded by LCR. ACTIVE is considered a NOP.
  - 8. x32 Data Inputs, DQ8–DQ31 are "Don't Care" except for DIN, where all DQ31–DQ0 are driven. x16 Data Inputs, DQ8–DQ15 are "Don't Care" except for DIN, where all DQ15–DQ0 are driven. Data Outputs: All unused bits are driven LOW.
  - 9. Vнн = 7.0V-8.5V
  - 10. Address must be any row address in the block desired to be protected
  - 11. CAROW, CACOL = Configuration address
    - This value changes depending on the bit location being accessed

CARow = X02h for block protect bit, which corresponds to the block row address:

#### For all other bits CAROW = XXXh ("Don't Care")

CACOL= Values shown below

- 00h = Manufacturer compatibility ID = 2Ch
- 01h = Device ID MT28S4M16B1 = D5h
  - Device ID MT28S2M32B1 = D4h
- 02h = Block protect bit (BPB)
- 03h = Device protect bit (DPB)
- 04h = Moderegister
- 05h = Hardware load command register (LCR) bit
- 06h/07h = Reserved for future use
- 12. BA = Bank address must match for all the cycles, except for manufacturer ID/device ID/device protect where it is xxh.
- 13. The proper command sequence (LCR/active/write) is needed to initiate an ERASE, PROGRAM, PROTECT, or UNPROTECT operation.
- 14. If the device protect bit is not set, RP# = ViH unprotects all sixteen (x32: 128K-Dword, x16: 256K-word) erasable blocks, except for blocks 0 and 15. When RP# = ViH, all sixteen (x32: 128K-Dword, x16: 256K-word) erasable blocks (including blocks 0 and 15) will be unprotected, and the device protect bit will be ignored. If the device protect bit is set and RP# = ViH, the block protect bits cannot be modified.
- 15. If the device protect bit is set, then an ERASE, PROGRAM, PROTECT, or UNPROTECT operation can still be initiated by bringing RP# to VHH prior to the WRITE command cycle and holding it at VHH until the operation is completed.
- 16. LBDa = Lock bit data
  - 01h = Set block protect bit
  - F1h = Set device protect bit
  - If the DPB is not set, RP# = VIH; all blocks can be set
  - If the DPB is set, RP# = VIH; BPBs cannot be modified
  - RP# = Vнн; all BPBs can be modified To set DPB. RP# = Vнн is a must
  - $RP# = V_{HH}$ ; all blocks including 0 and 15 are unprotected (reset); DPB does not matter
  - LBDb = Lock bit data
    - D0h = Clear block and device protect bits
    - If the DPB is not set, RP# = ViH; all blocks except 0 and 15 are unprotected (reset)
    - If the DPB is set, RP# = VIH; block protect bits cannot be modified
    - RP# = Vнн; all blocks including 0, 15, and DPB are unprotected (reset)
- 17. Bank L: [BA1,BA0] = [0,0] or [0,1]
- Bank U: [BA1 BA0] = [1,0] or [1,1]
- 18. If [BA1, BA0] = [0,0] or [0,1], then WRITE NVMODE REGISTER operation is performed. If [BA1, BA0] = [1,0] or [1,1], then DISABLE HARDWARE LCR operation is performed.
- 19. Hardware LCR is preset to "1." Hardware LCR bit is a one time programmable bit and cannot be reset to "1" after programmed to "0."



#### **COMMAND INHIBIT**

The COMMAND INHIBIT function prevents new commands from being executed by the SyncFlash memory, regardless of whether the CLK signal is enabled. The SyncFlash memory is effectively deselected. Operations already in progress are not affected.

#### **NO OPERATION (NOP)**

The NO OPERATION (NOP) command is used to perform a NOP to a SyncFlash memory that is selected (CS# is LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected.

#### LOAD MODE REGISTER

The mode register is loaded via inputs A0–A10. See the mode register heading in the Register Definition section. The LOAD MODE REGISTER command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until <sup>t</sup>MRD is met. The data in the nvmode register is automatically loaded into the mode register upon powerup initialization and is the default mode setting unless dynamically changed with the LOAD MODE REGIS-TER command.

#### ACTIVE

The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs (x32: A0–A10, x16: A0–A11) selects the row. This row remains active for accesses until the next ACTIVE command, power-down or reset.

#### READ

The READ command is used to initiate a burst read access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0–A7 selects the starting column location. Read data appears on the DQs subject to the logic level on the DQM input two clocks earlier. If a given DQM signal was registered HIGH, the corresponding DQs will be High-Z two clocks later; if the DQM signal was registered LOW, the DQs will provide valid data.

# 64Mb: x16, x32 SYNCFLASH MEMORY

#### WRITE

The WRITE command is used to initiate a burst write access. A WRITE command must be preceded by LCR/ACTIVE. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0–A7 selects the column location.

Input data appearing on the DQs is written to the memory array, subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data will be written to memory; if the DQM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that word/column location. A WRITE command with DQM HIGH is considered a NOP.

#### **ACTIVE TERMINATE**

ACTIVE TERMINATE, which replaces the SDRAM PRECHARGE command, is not required for SyncFlash memory, but is functionally equivalent to the SDRAM PRECHARGE command. ACTIVE TERMINATE can be issued to terminate a BURST READ in progress and may or may not be bank specific.

#### **BURST TERMINATE**

The BURST TERMINATE command is used to truncate either fixed-length or full-page bursts. The most recently registered READ or WRITE command prior to the BURST TERMINATE command will be truncated as shown in the Operation section of this data sheet. BURST TERMINATE is not bank specific.

#### LOAD COMMAND REGISTER (HCS ONLY)

The LOAD COMMAND REGISTER command in the HCS is used to initiate Flash memory control commands to the command execution logic (CEL). The CEL receives and interprets commands to the device. These commands control the operation of the internal state machine and the read path (i.e., memory array, ID register or status register). However, there are restrictions on what commands are allowed in this condition. See the Command Execution section of Flash Memory Functional Description for more details.

**SDRAM** 



# **Operation** BANK/ROW ACTIVATION

Before any READ or WRITE commands can be issued to a bank within the SyncFlash memory, a row in that bank must be "opened." (Note: A row will not be activated for LCR/active/read or LCR/active/write command sequences. See Flash Memory Architecture section for additional information). This is accomplished via the ACTIVE command, which selects both the bank and the row to be activated.

After opening a row (issuing an ACTIVE command), a READ or WRITE command may be issued to that row, subject to the <sup>t</sup>RCD specification. <sup>t</sup>RCD (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVE command on which a READ or WRITE command can be entered. For example, a <sup>t</sup>RCD specification of 20ns with a 125 MHz clock (8ns period) results in 2.5 clocks rounded to 3. This is reflected in Figure 4, which covers any case where  $2 < ^{t}RCD$  (MIN)/<sup>t</sup>CK  $\leq$  3. (The same procedure is used to convert other specification limits from time units to clock cycles).

A subsequent ACTIVE command to a different row in the same bank can be issued without having t o close a previous active row, provided the minimum time interval between successive ACTIVE commands to the same bank is defined by <sup>t</sup>RC.

A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row access overhead. The minimum time interval between successive ACTIVE commands to different banks is defined by <sup>t</sup>RRD.

# 64Mb: x16, x32 SYNCFLASH MEMORY

# Figure 3 Activating a Specific Row in a Specific Bank



Figure 4 Example: Meeting <sup>t</sup>RCD (MIN) When 2 < <sup>t</sup>RCD (MIN)/<sup>t</sup>CK  $\leq$  3



64Mb: x16, x32 SyncFlash MT28S4M16B1LC\_2.p65 – Rev. 2, Pub. 4/02



#### READs

Read bursts are initiated with a READ command, as shown in Figure 5.

The starting column and bank addresses are provided with the READ command.

During read bursts, the valid data-out element from the starting column address will be available following the CAS latency after the READ command. Each subsequent data-out element will be valid by the next positive clock edge. Figure 6 shows general timing for one, two and three CAS latency settings.

Upon completion of a burst, assuming no other commands have been initiated, the DQs will go High-Z. A full-page burst will continue until terminated. (At the end of the page, it will wrap to column 0 and continue.)

Data from any read burst may be truncated with a subsequent READ command, and data from a fixedlength read burst may be immediately followed by data from a subsequent READ command. In either case, a continuous flow of data can be maintained. The first data element from the new burst follows either the last element of a completed burst, or the last desired data element of a longer burst that is being truncated.

**Figure 5** 

**READ Command** 

# 64Mb: x16, x32 SYNCFLASH MEMORY

The new READ command should be issued x cycles before the clock edge at which the last desired data element is valid, where x equals the CAS latency minus one. This is shown in Figure 7 for CAS latencies of one, two and three; data element n + 3 is either the last of a burst of four, or the last desired of a longer burst. The SyncFlash memory uses a pipelined architecture and therefore does not require the 2n rule associated with a prefetch architecture. A READ command can be initiated on any clock cycle following a previous READ command. Full-speed, random read accesses within a page can be performed as shown in Figure 8, or each subsequent READ may be performed to a different bank.





64Mb: x16, x32 SyncFlash MT2854M16B1LC\_2.p65 – Rev. 2, Pub. 4/02

# 64Mb: x16, x32 SYNCFLASH MEMORY





64Mb: x16, x32 SyncFlash MT28S4M16B1LC\_2.p65 – Rev. 2, Pub. 4/02

# 64Mb: x16, x32 SYNCFLASH MEMORY





Figure 8

**NOTE:** Each READ command may be to either bank. DQM is LOW.

**SDRAM** 

64Mb: x16, x32 SyncFlash MT2854M16B1LC\_2.p65 – Rev. 2, Pub. 4/02



Data from any read burst may be truncated with a subsequent WRITE command and data from a fixed-length read burst may be immediately followed by data from a subsequent WRITE command (subject to bus turnaround limitations). The WRITE may be initiated on the clock edge immediately following the last (or last desired) data element from the read burst, provided that I/O contention can be avoided. In a given system design, there may be the possibility that the device driving the input data would go Low-Z before the SyncFlash memory DQs go High-Z. In this case, at least a single-cycle delay should occur between the last read data and the WRITE command.

The DQM input is used to avoid I/O contention as shown in Figure 9. The DQM signal must be asserted (HIGH) at least two clocks prior to the WRITE command (DQM latency is two clocks for output buffers) to suppress data-out from the READ. Once the WRITE command is registered, the DQs will go High-Z (or remain

**Figure 9** 

# 64Mb: x16, x32 SYNCFLASH MEMORY

High-Z) regardless of the state of the DQM signal. The DQM signal must be de-asserted prior to the WRITE command (DQM latency is zero clocks for input buffers) to ensure that the written data is not masked. Figure 9 shows the case where the clock frequency allows for bus contention to be avoided without adding a NOP cycle.

A fixed-length or full-page read burst can be truncated with ACTIVE TERMINATE (which may or may not be bank specific) or BURST TERMINATE (which is not bank specific). The ACTIVE TERMINATE or BURST TERMINATE command should be issued x cycles before the clock edge at which the last desired data element is valid, where x equals the CAS latency minus one. This is shown in Figure 11 for each possible CAS latency; data element n + 3 is the last desired data element of a burst of four or the last desired of a longer burst.



NOTE: A CAS latency of three is used for illustration. The READ command may be to any bank, and the WRITE command may be to any bank. If a CAS latency of one is used, then DQM is not required.

# Figure 10 HCS READ to WRITE with Extra Clock Cycle



NOTE: A CAS latency of three is used for illustration. The READ command may be to any bank, and the WRITE command may be to any bank.

/ don't care

# 64Mb: x16, x32 SYNCFLASH MEMORY





**SDRAM** 



#### WRITE BURSTS

Write bursts are initiated with a WRITE command as shown in Figure 12. WRITE commands are preceded by an FCS program command. The 2 Meg x 32 features a 32-byte internal buffer, while the 4 Meg x 16 features a 16-byte internal write buffer which supports mode register programmed burst writes of 1, 2, 4, or 8 locations. The starting column and bank addresses are provided with the WRITE command. Once a WRITE command is registered, a READ command can be executed as defined by Truth Tables 4 and 5. An example is shown in Figure 14.

During write bursts, the first valid data-in element will be registered coincident with the WRITE command. Subsequent data elements will be registered on each successive positive clock edge. Upon completion of a fixed-length burst, assuming no other commands have been initiated, the DQs will remain High-Z and any additional input data will be ignored (see Figure 13).

#### ACTIVE TERMINATE

The ACTIVE TERMINATE command is functionally equivalent to the SDRAM PRECHARGE command. Unlike SDRAM, SyncFlash memory does not require a PRECHARGE command to deactivate the open row in a particular bank or the open rows in all banks. Asserting input A10 HIGH during an ACTIVE TERMINATE command will terminate a BURST READ in any bank. When A10 is low during an ACTIVE TERMINATE command, BA0 and BA1 will determine which bank will undergo a



# Figure 12 WRITE Command

64Mb: x16, x32 SYNCFLASH MEMORY

terminate operation. ACTIVE TERMINATE is considered a NOP for banks not addressed by A10, BA0, BA1 (see Figure 15).

#### **POWER-DOWN**

Power-down occurs if CKE is registered LOW coincident with a NOP or COMMAND INHIBIT when no accesses are in progress. Entering power-down deactivates the input and output buffers (excluding CKE) after internal state machine operations (including WRITE operations) are completed for power savings while in standby (see Figure 16).

The power-down state is exited by registering a NOP or COMMAND INHIBIT and CKE HIGH at the desired clock edge (meeting <sup>t</sup>CKS).

See the Reset/Deep Power-Down description in the Flash Memory Functional Description for maximum power savings mode.

#### **CLOCK SUSPEND**

The clock suspend mode occurs when a column access/burst is in progress and CKE is registered LOW. In the clock suspend mode, the internal clock is deactivated, "freezing" the synchronous logic.

For each positive clock edge on which CKE is sampled LOW, the next internal positive clock edge is suspended. Any command or data present on the input pins at the time of a suspended internal clock edge is ignored, any data present on the DQ pins remains driven, and burst counters are not incremented, as long as the clock is suspended (see examples in Figures 17 and 18).

# Figure 13 Write Burst



64Mb: x16, x32 SyncFlash MT2854M16B1LC\_2.p65 – Rev. 2, Pub. 4/02

# Micron

Clock suspend mode is exited by registering CKE HIGH; the internal clock and related operation will resume on the subsequent positive clock edge.

## **BURST READ/SINGLE WRITE**

The burst read/single write mode is entered by programming the write burst mode bit (M9) in the mode register to a logic 1. All WRITE commands result in the access of a single column location (burst of one). READ commands access columns according to the programmed burst length and sequence.

Figure 14



NOTE: A CAS latency of two is used for illustration. The WRITE command may be to any bank and the READ command may be to any bank. DQM is LOW. For more details, refer to Truth Tables 4 and 5.

# Figure 15 Terminating a Write Burst



# 64Mb: x16, x32 SYNCFLASH MEMORY

Figure 16 Power-Down



# Figure 17 Clock Suspend During Write Burst





Figure 18 Clock Suspend During Read Burst



64Mb: x16, x32 SyncFlash MT28S4M16B1LC\_2.p65 – Rev. 2, Pub. 4/02



# 64Mb: x16, x32 SYNCFLASH MEMORY

# **TRUTH TABLE 3 – CKE**

(Notes: 1-4)

| CKE <sub>n-1</sub> | CKEn | CURRENT STATE        | COMMAND <sub>n</sub>   | ACTION <sub>n</sub>    | NOTES |
|--------------------|------|----------------------|------------------------|------------------------|-------|
| L                  | L    | Clock Standby        | X                      | Maintain Clock Standby |       |
|                    |      | Clock Suspend        | X                      | Maintain Clock Suspend |       |
| L                  | Н    | Clock Standby        | COMMAND INHIBIT or NOP | Exit Clock Standby     | 5     |
|                    |      | Clock Suspend        | Х                      | Exit Clock Suspend     | 6     |
| Н                  | L    | No Burst in Progress | COMMAND INHIBIT or NOP | Clock Standby          |       |
|                    |      | Reading              | VALID                  | Clock Suspend          |       |
| Н                  | Н    |                      | See Truth Table 4      |                        |       |

**NOTE:** 1. "CKE<sub>n</sub>" is the logic state of CKE at clock edge *n*; "CKE<sub>n-1</sub>" was the state of CKE at the previous clock edge. 2. "CURRENT STATE" is the state of the SyncFlash memory immediately prior to clock edge *n*.

3. "COMMAND<sub>n</sub>" is the command registered at clock edge n and "ACTION<sub>n</sub>" is a result of COMMAND<sub>n</sub>. 4. All states and sequences not shown are illegal or reserved.

5. Exiting power-down at clock edge n will put the device in the idle state in time for clock edge n + 1 (provided that <sup>t</sup>CKS is met).

6. After exiting clock suspend at clock edge n, the device will resume operation and recognize the next command at clock edge *n* + 1.



# 64Mb: x16, x32 SYNCFLASH MEMORY

# TRUTH TABLE 4 - CURRENT STATE BANK n; COMMAND TO BANK n

(Notes: 1-6)

| CURRENT<br>STATE | CS# | RAS# | CAS# | WE# | COMMAND/ACTION                                    | NOTES |
|------------------|-----|------|------|-----|---------------------------------------------------|-------|
| Any              | н   | X    | X    | Х   | COMMAND INHIBIT (NOP/continue previous operation) |       |
|                  | L   | Н    | н    | Н   | NO OPERATION (NOP/continue previous operation)    |       |
|                  | L   | L    | н    | Н   | ACTIVE (Select and activate row)                  |       |
| Idle             | L   | L    | L    | Н   | LOAD COMMAND REGISTER                             |       |
|                  | L   | L    | L    | L   | LOAD MODE REGISTER                                | 7     |
|                  | L   | L    | н    | L   | ACTIVE TERMINATE                                  | 8     |
|                  | L   | н    | L    | Н   | READ (Select column and start Read burst)         |       |
| Row Active       | L   | н    | L    | L   | WRITE (Select column and start WRITE)             |       |
|                  | L   | L    | н    | L   | ACTIVE TERMINATE                                  | 8     |
|                  | L   | L    | L    | Н   | LOAD COMMAND REGISTER                             |       |
|                  | L   | н    | L    | Н   | READ (Select column and start new Read burst)     |       |
| Read             | L   | L    | н    | L   | ACTIVE TERMINATE                                  | 8     |
|                  | L   | н    | н    | L   | BURST TERMINATE                                   | 9     |
|                  | L   | L    | L    | Н   | LOAD COMMAND REGISTER                             |       |
| Write            | L   | н    | L    | Н   | READ (Select column and start new Read burst)     | 10    |
|                  | L   | L    | L    | Н   | LOAD COMMAND REGISTER                             |       |

**NOTE:** 1. This table applies when  $CKE_{n-1}$  was HIGH and  $CKE_n$  is HIGH (see Truth Table 3).

This table is bank specific, except where noted; i.e., the Current State is for a specific bank and the commands shown are those allowed to be issued to that bank, when in that state. Exceptions are covered in the notes below.
 Current state definitions:

3. Current state definitions:

Idle: The bank is not in read or write mode.

Row Active: A row in the bank has been activated and <sup>t</sup>RCD has been met. No data bursts/accesses and no register accesses are in progress.

Read: A read burst has been initiated and has not yet terminated or been terminated.

Write: A WRITE operation has been initiated to the SyncFlash internal state machine (ISM) and has not yet completed.

4. The following states must not be interrupted by a command issued to the same bank. COMMAND INHIBIT or NOP commands, or allowable commands to the other bank, should be issued on any clock edge occurring during these states. Allowable commands to the other bank are determined by its current state and Truth Table 4, and according to Truth Table 5.

Active Terminate: Starts with registration of an ACTIVE TERMINATE command and ends on the next clock cycle. The bank will then be in the idle state.

- Row Activating: Starts with registration of an ACTIVE command and ends when <sup>t</sup>RCD is met. Once <sup>t</sup>RCD is met, the bank will be in the row active state.
- 5. The following states must not be interrupted by any executable command; COMMAND INHIBIT or NOP commands must be applied on each positive clock edge during these states.

Accessing Mode

Register: Starts with registration of a LOAD MODE REGISTER command and ends when <sup>t</sup>MRD has been met. Once <sup>t</sup>MRD is met, the SyncFlash memory will be in the all banks idle state.

Initialize Mode: Starts with RP# transitioning from LOW to HIGH and ends after 100µs delay.

- 6. All states and sequences not shown are illegal or reserved.
- 7. Not bank specific; requires that all banks are idle.
- 8. May or may not be bank specific.
- 9. Not bank specific; BURST TERMINATE affects the most recent read burst, regardless of bank.
- 10. A READ operation to the bank under ISM control will output the contents of the row activated prior to the LCR/active/ write sequence (see Truth Table 2a).



# 64Mb: x16, x32 SYNCFLASH MEMORY

# TRUTH TABLE 5 - CURRENT STATE BANK n; COMMAND TO BANK m

(Notes: 1-6)

| CURRENT<br>STATE | CS#                            | RAS# | CAS#             | WE# | COMMAND/ACTION                                    |  |  |
|------------------|--------------------------------|------|------------------|-----|---------------------------------------------------|--|--|
| Any              | Н                              | Х    | Х                | Х   | COMMAND INHIBIT (NOP/continue previous operation) |  |  |
|                  | L                              | н    | Н                | Н   | NO OPERATION (NOP/continue previous operation)    |  |  |
| Idle             | Х                              | х    | Х                | Х   | Any command otherwise allowed to Bank <i>m</i>    |  |  |
| Row              | L                              | L    | Н                | Н   | ACTIVE (Select and activate row)                  |  |  |
| Activating,      | L                              | н    | L                | Н   | READ (Select column and start read burst)         |  |  |
| Active, or       | L                              | н    | L                | L   | WRITE (Select column and start WRITE)             |  |  |
| Active           | L                              | L    | Н                | L   | ACTIVE TERMINATE                                  |  |  |
| Terminate        | L                              | L    | L                | Н   | LOAD COMMAND REGISTER                             |  |  |
|                  | L                              | L    | Н                | Н   | ACTIVE (Select and activate row)                  |  |  |
| Read             | L                              | н    | L                | Н   | READ (Select column and start new read burst)     |  |  |
|                  | L                              | L    | Н                | L   | ACTIVE TERMINATE                                  |  |  |
|                  | L                              | L    | L                | Н   | LOAD COMMAND REGISTER                             |  |  |
|                  | L                              | L    | Н                | Н   | ACTIVE (Select and activate row)                  |  |  |
|                  | L                              | н    | L                | Н   | READ (Select column and start read burst)         |  |  |
| Write            | Write L L H L ACTIVE TERMINATE |      | ACTIVE TERMINATE |     |                                                   |  |  |
|                  | L                              | н    | Н                | L   | BURST TERMINATE                                   |  |  |
|                  | L                              | L    | L                | Н   | LOAD COMMAND REGISTER (HCS)                       |  |  |

**NOTE:** 1. This table applies when  $CKE_{n-1}$  was HIGH and  $CKE_n$  is HIGH (see Truth Table 3).

2. This table describes alternate bank operation, except where noted; i.e., the current state is for bank *n* and the commands shown are those allowed to be issued to bank *m* (assuming that bank *m* is in such a state that the given command is allowable). Exceptions are covered in the notes below.

3. Current state definitions:

Idle: The bank is not in initialize, read, write mode.

Row Active: A row in the bank has been activated and <sup>t</sup>RCD has been met. No data bursts/accesses and no register accesses are in progress.

Read: A read burst has been initiated and has not yet terminated or been terminated.

Write: A WRITE operation has been initiated to the SyncFlash ISM and has not yet completed.

4. LOAD MODE REGISTER command may only be issued when all banks are idle.

5. A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only.

6. All states and sequences not shown are illegal or reserved.



# FLASH MEMORY FUNCTIONAL DESCRIPTION

The SyncFlash memory incorporates a number of features that make it ideally suited for code storage and execute-in-place applications on an SDRAM bus. The memory array is segmented into individual erase blocks. Each block may be erased without affecting data stored in other blocks. These memory blocks are read, programmed, and erased by issuing commands to the command execution logic (CEL). The CEL controls the operation of the internal state machine (ISM), which completely controls all READ DEVICE CONFIGU-RATION, READ STATUS REGISTER, CLEAR STATUS REGISTER, RESET DEVICE/CONFIRM, PROGRAM SETUP/CONFIRM, PROTECT BLOCKS/CONFIRM, PROTECT DEVICE/CONFIRM, UNPROTECT DEVICE /CONFIRM, UNPROTECT BLOCKS/CONFIRM, ERASE NVMODE REGISTER, PROGRAM NVMODE REGISTER, DISABLE HARDWARE LCR, ERASE SETUP CONFIRM and CHIP INITIALIZATION operations. The ISM protects each memory location from overerasure and optimizes each memory location for maximum data retention. In addition, the ISM greatly simplifies the control necessary for programming the device in-system or in an external programmer.

The Flash Memory Functional Description provides detailed information on the operation of the SyncFlash memory and is organized into these sections:

- Command Sequences
- Memory Architecture
- Output (READ) Operations
- Input Operations
- Command Execution
- Reset/Power-Down Mode
- Error Handling
- PROGRAM/ERASE Cycle Endurance

# 64Mb: x16, x32 SYNCFLASH MEMORY

# **FLASH COMMAND SEQUENCES**

All Flash operations are performed using either a hardware command sequence (HCS) or a software command sequence (SCS). The HCS operations are used in systems that support the LOAD COMMAND REGIS-TER (LCR) command. In systems that do not have the ability to generate an LCR command, SCS operations can be used for Flash operations. A Flash command sequence (FCS) is used to describe Flash operations where the actual implementation (HCS or SCS) is not relevant.

#### HARDWARE COMMAND SEQUENCE (HCS)

All HCS operations are executed with LCR, LCR/ ACTIVE/READ, or LCR/ACTIVE/WRITE commands and command sequences as defined in Truth Tables 1 and 2a. See PROGRAM/ERASE diagram for timing information. See the SDRAM Interface Functional Description for information on reading the memory array.

Address pins A0–A7 are used to input 8-bit commands during the LCR command cycle. This command will identify which Flash operation is initiated.

Certain LCR/active/write command sequences require an 8-bit confirmation code on the WRITE cycle. The confirmation code is input on DQ0–DQ7.

#### SOFTWARE COMMAND SEQUENCE (SCS)

Flash operations can also be performed using an SCS. The SCS uses a series of standard CPU READ and WRITE op-codes to perform Flash operations. This command interface is similar to the multistep sequence common in standard Flash components. Table 3 is an example of programming data into a particular address using SCS. See Truth Table 2b for a description of SCS operations.

| Table 3 <sup>1</sup>                                                 |
|----------------------------------------------------------------------|
| Software Code to Program Data Value 1234h to Address 0000h Using SCS |

| ASSE    | MBLY CODE EXECUTED   |                 | SDRAM COMMANDS ISSUED |             |               |  |  |
|---------|----------------------|-----------------|-----------------------|-------------|---------------|--|--|
| OP-CODE | ADDRESS, DATA        | COMMAND         | BANK                  | ADDRESS     | DATA          |  |  |
| WRITE   | 00000055h, 00000000h | ACTIVE<br>WRITE | 0h<br>0h              | 000h<br>55h | XXXX<br>0000h |  |  |
| WRITE   | 0000552Ah, 00000055h | ACTIVE<br>WRITE | 0h<br>0h              | 055h<br>2Ah | XXXX<br>0055h |  |  |
| WRITE   | 00008040h, 000000A0h | ACTIVE<br>WRITE | 0h<br>0h              | 080h<br>40h | XXXX<br>00A0h |  |  |
| WRITE   | 00000000h, 00001234h | ACTIVE<br>WRITE | 0h<br>0h              | 000h<br>00h | XXXX<br>1234h |  |  |

**NOTE:** 1. This is a programming example for the 4 Meg x 16.



When a CPU executes a WRITE op-code to a memory address configured for SDRAM, the memory controller issues an ACTIVE command followed by a WRITE command. A similar ACTIVE/READ pair is also issued during a READ operation. By issuing ACTIVE/WRITE and ACTIVE/READ pairs with predefined address and data values, any of the Flash commands can be performed.

#### **MEMORY ARCHITECTURE**

The 64Mb SyncFlash memory is a four-bank architecture with four erasable blocks per bank. By erasing blocks rather than the entire array, the total device endurance is enhanced, as is system flexibility. Only the ERASE and BLOCK PROTECT functions are block ori-ented. The four banks have simultaneous readwhile-write functionality. An ISM PROGRAM or ERASE operation to any bank can occur simultaneously to a READ to any other bank.

The SyncFlash memory has a single background operation ISM to control power-up initialization, ERASE, PROGRAM, and PROTECT operations. ISM operations are initiated with an HCS or SCS. Only one ISM operation can occur at any time; however, certain other commands, including READ operations, can be performed while an ISM operation is taking place. A new HCS or SCS will not be permitted until the current ISM operation is complete.

An operational command controlled by the ISM is defined as either a bank-level operation or a devicelevel operation. PROGRAM and ERASE are bank-level ISM operations. After an ISM bank-level operation has been initiated, a READ may be issued to any bank; however, a READ to the bank under ISM control will output the contents of the row activated prior to the HCS or SCS. CHIP INITIALIZE, HARDWARE LCR DIS-ABLE, ERASE NVMODE REGISTER, PROGRAM NVMODE REGISTER, BLOCK PROTECT, DEVICE PRO-TECT, and UNPROTECT ALL BLOCKS are device-level ISM operations. Once an ISM device-level operation has been initiated, a READ to any bank will output the contents of the array. A READ STATUS REGISTER command sequence may be issued to determine completion of the ISM operation. When SR7 = 1, the ISM operation is complete and a new ISM operation may be initiated.

#### **PROTECTED BLOCKS**

The 64Mb SyncFlash devices are organized into 16 erasable memory blocks. Each block may be software protected by issuing the appropriate FCS for a BLOCK PROTECT operation.

The blocks at locations 0 and 15 have additional protection to prevent inadvertent PROGRAM or ERASE operations in 3.3V-only platforms. Once a PROTECT

# 64Mb: x16, x32 SYNCFLASH MEMORY

BLOCK operation has been executed to these blocks, an UNPROTECT ALL BLOCKS operation will unlock all blocks except the blocks at locations 0 and 15 unless RP# = VHH. This provides additional security for critical code during in-system firmware updates should an unintentional power disruption or system reset occur.

A second level of block protection is possible by completing a hardware DEVICE PROTECT operation. DEVICE PROTECT prevents block protect bit modification.

The protection status of any block may be checked by reading the protect bits with a read device configuration command sequence.

#### **COMMAND EXECUTION LOGIC (CEL)**

SyncFlash operations are executed by issuing the appropriate commands to the CEL. The CEL receives and interprets commands to the device. These commands control the operation of the ISM and the read path (i.e., memory array, device configuration, or status register). Commands may be issued to the CEL while the ISM is active. However, there are restrictions on what commands are allowed in this condition. See the Command Execution section for more details.

#### **INTERNAL STATE MACHINE (ISM)**

Power-up initialization, erase, program, and protect timings are simplified by using an ISM to control all programming algorithms in the memory array. The ISM ensures protection against overerasure and optimizes programming margin to each cell.

During PROGRAM operations, the ISM automatically increments and monitors PROGRAM attempts, verifies programming margin on each memory cell and updates the ISM status register. When BLOCK ERASE is performed, the ISM automatically overwrites the entire addressed block (eliminates overerasure), increments and monitors ERASE attempts, and sets bits in the ISM status register.

#### ISM STATUS REGISTER

The 16-bit ISM status register allows an external processor to monitor the status of the ISM during device initialization, ERASE NVMODE REGISTER, PRO-GRAM NVMODE REGISTER, PROGRAM, ERASE, BLOCK PROTECT, DEVICE PROTECT or UNPROTECT ALL BLOCKS, and any related errors. ISM operations and related errors can be monitored by reading status register bits on DQ0–DQ8.

All of the defined bits are set by the ISM, but only the ISM status bits (SR0, SR1, SR2, SR7) are cleared by the ISM. The erase/unprotect block, program/protect block, and device protection bits must be cleared by



the host system using the CLEAR STATUS REGISTER command. This allows the user to choose when to poll and clear the status register. For example, the host system may perform multiple PROGRAM operations before checking the status register instead of checking after each individual PROGRAM.

A Vcc power sequence error is cleared by reinitializing the device.

Asserting the RP# signal or powering down the device will also clear the status register.

# **OUTPUT (READ) OPERATIONS**

SyncFlash memory features three different types of READs. Depending on the mode, a READ operation will produce data from the memory array, status regis-

# Figure 19 2 Meg x 32 Memory Address Map





Unlock Blocks (RP# = Vін)

# 64Mb: x16, x32 SYNCFLASH MEMORY

ter, or one of the device configuration registers. SyncFlash memory is in the array read mode unless a status register or device register read is initiated or in progress.

A READ to the device configuration register or the status register must be issued as defined by the FCS. The burst length of data-out is defined by the mode register settings. Reading the device configuration register or status register will not disrupt data in a previously open (or "activated") page. When the burst is complete, a subsequent READ will read the array. However, several differences exist and are described in the following section. Moving between modes to perform a specific READ will be covered in the Command Execution section.

# Figure 20 4 Meg x 16 Memory Address Map

ADDRESS RANGE







**NOTE:** See block lock and unlock flowchart sequences for additional information.



#### **MEMORY ARRAY**

A READ command to any bank will output the contents of the memory array. While a PROGRAM or ERASE ISM operation is in progress, a READ to any location in the bank under ISM control will output the contents of the row activated prior to an FCS; a READ to any other bank will output the contents of the array. All commands and their operations are covered in the SDRAM Interface Functional Description section.

#### STATUS REGISTER

Reading the status register requires an FCS. The status register contents are latched on the next positive clock edge subject to CAS latencies. The burst length of the status register data-out is defined by the mode register.

All commands and their operations are covered in the Command Execution section.

#### **DEVICE CONFIGURATION REGISTER**

To read the device ID, manufacturer compatibility ID, device protection status, block protect status, and the hardware LCR disable bit, the appropriate command sequence for READ DEVICE CONFIGURATION must be issued. This is the same input sequencing used when reading the status register, except that specific addresses must be issued.

#### **INPUT OPERATIONS**

An FCS is required to program the array, or to perform an ERASE, PROTECT, UNPROTECT, or HARD-WARE LCR DISABLE operation. The first cycle of an input operation is an FCS operation where inputs A0– A7 determine the input command being executed to the CEL. An input operation will not disrupt data in a previously opened page.

The DQ pins are used either to input data to the array or to input a command to the CEL during the WRITE cycle.

More information describing how to program, erase, protect, or unprotect the device is provided in the Command Execution section.

### **MEMORY ARRAY**

Programming or erasing the memory array sets the desired bits to logic 0s but cannot change a given bit to a logic 1 from a logic 0. Setting any bit to a logic 1 requires that the entire block be erased. Programming a protected block requires that the RP# pin be brought to VHH. A0–A10 (x32), A0–A11 (x16) provide the address to be programmed, while the data to be programmed in

the array is input on the DQ pins. The data and addresses are latched on the rising edge of the clock. Details on how to input data to the array is covered in the Command Execution section.

#### **COMMAND EXECUTION**

Commands are issued to bring the device into different operational modes. Each mode has specific operations that can be performed while in that mode. All HCS modes require that an LCR/active/read or LCR/ active/write sequence be issued, except CLEAR STA-TUS REGISTER, which is a single LCR command. Inputs A0–A7 during the FCS determine the operation being performed. The following section describes the properties of each mode, and Truth Tables 1, 2a, and 2b list all commands and command sequences required to perform the desired operation. Read-whilewrite functionality allows a background operation program or erase to any bank while simultanously reading any other bank.

The HCS operations in Truth Table 2a must be completed on consecutive clock cycles. However, in order to reduce bus contention issues, an unlimited number of NOPs or COMMAND INHIBITs can be issued throughout the LCR/active/write command sequence. For additional protection, these command sequences must have the same bank address for the three command cycles.

The SCS operations described in Truth Table 2b must also be completed on adjacent clock cycles. The SCS operation will allow NOP, COMMAND INHIBIT, REFRESH, and BURST TERMINATE commands to be issued during the sequence without aborting the sequence. All steps in the SCS must access the same bank or the operation will be aborted and the device will return to the read array mode.

If the bank address changes during the FCS or if the command sequences are not consecutive (other than NOPs and COMMAND INHIBITs), the program and erase status bits (SR4 and SR5) will be set and the desired operation will be aborted.

For additional protection, these command sequences must have the same bank address during all command cycles.

#### STATUS REGISTER

Reading and clearing the status register requires an FCS. During status reads, the status register contents are latched on the next positive clock edge, subject to CAS latencies, for a burst length defined by the mode register.



#### **DEVICE CONFIGURATION**

To read the device ID, manufacturer compatibility ID, device protect bit, and each of the block protect bits, the appropriate FCS operation for READ DEVICE CONFIGURATION must be issued. Specific configuration addresses must be issued to read the desired information. The manufacturer compatibility ID is read at 000h; the device ID is read at 001h. The manufacturer compatibility ID and device ID are output on DQ0-DQ7. The device protect bit is read at 003h; and each of the block protect bits is read on the third address location within each block (x02h). The device and block protect bits are output on DQ0. The mode register is read from address 004h. The hardware load command register bit is available on bit 0 of address 005h. A LOW on bit zero means that HCS operations are disabled and a HIGH means that HCS operations are allowed.

The device configuration register contents are output subject to CAS latencies for a burst length defined by the mode register.

#### **PROGRAM SEQUENCE**

Using an HCS operation, three commands on consecutive clock edges are required to input data to the array (NOPs and COMMAND INHIBITS are permitted between cycles). See Table 2a. In the first cycle, LOAD COMMAND REGISTER is issued with PROGRAM SETUP (40h) on A0–A7, and the bank address is issued on BA0, BA1. The next command is ACTIVE, which identifies the row address and confirms the bank address. The third cycle is WRITE, during which the column address, the bank address, and data are issued.

To perform a program operation using an SCS operation, the system executes a series of WRITE op-codes using a predetermined set of address/data values (see Truth Table 2b). The SCS operation will result in the command register being loaded with the PROGRAM command (40h), and the CEL being loaded with the address and data value to be programmed.

The ISM status bit will be set on the following clock edge (subject to CAS latencies).

While the ISM is programming the array, the ISM status bit (SR7) will be at "0." When the ISM status bit (SR7) is set to a logic 1, programming is complete, and the bank will be in the array read mode and ready for a new ISM operation.

Programming hardware-protected blocks requires that the RP# pin be set to VHH during the FCS, and RP# must be held at VHH until the ISM PROGRAM operation is complete. The program and erase status bits (SR4 and SR5) will be set and the operation aborted if the FCS command sequence is not completed on consecutive cycles or the bank address changes for any of the

# 64Mb: x16, x32 SYNCFLASH MEMORY

three cycles. After the ISM has initiated programming, it cannot be aborted except by a reset or by powering down the device. Doing either while programming the array will corrupt the data being written.

#### **ERASE SEQUENCE**

Executing an erase sequence will set all bits within a block to logic 1. The HCS necessary to execute an ERASE is similar to that of a PROGRAM. To provide added security against accidental block erasure, three consecutive command sequences on consecutive clock edges are required to initiate an ERASE of a block. See Table 2a. In the first cycle, LOAD COMMAND REGIS-TER is issued with ERASE SETUP (20h) on A0–A7, and the bank address of the block to be erased is issued on BA0, BA1. The next command is ACTIVE, where A10, A11, BA0, and BA1 provide the address of the block to be erased. The third cycle is WRITE, during which ERASE CONFRIM (D0h) is issued on DQ0–DQ7 and the bank address is reissued. The ISM status bit will be set on the following clock edge (subject to CAS latencies).

After ERASE CONFIRM (D0h) is issued, the ISM will start erasing the addressed block. When the ERASE operation is complete, the bank will be in the array read mode and ready for an executable command. Erasing hardware-protected blocks also requires that the RP# pin be set to VHH prior to the third cycle (WRITE), and RP# must be held at VHH until the ERASE operation is complete (SR7 = 1). If the HCS is not completed on consecutive cycles (NOP, COMMAND INHIBIT, PRECHARGE, and REFRESH are permitted between cycles) or the bank address changes for one or more of the command cycles, the program and erase status bits (SR4 and SR5) will be set.

During the SCS operation, eight commands on consecutive clock edges are required to input data to the array (NOP and COMMAND INHIBIT are permitted between cycles). See Table 2b. After the first five setup cycles, the next three cycles are identical to the normal LCR command sequence except the command for the first of last three cycles is a WRITE instead of an LCR. The ISM status bit is set on the following clock edge (subject to CAS latencies), indicating the ERASE operation is in progress.

#### PROGRAM AND ERASE NVMODE REGISTER

The contents of the mode register may be copied into the nvmode register with a PROGRAM NVMODE REGISTER command. Prior to programming the nvmode register, an erase nvmode register command sequence must be completed to set all bits in the nvmode register to logic 1. The command sequence necessary to execute an ERASE NVMODE REGISTER and PROGRAM NVMODE REGISTER is similar to that



of a program sequence. See Truth Tables 2a and 2b for more information on the FCS operations necessary to complete ERASE NVMODE REGISTER and PROGRAM NVMODE REGISTER.

#### **BLOCK PROTECT/UNPROTECT SEQUENCE**

Executing a block protect sequence enables the first level of software/hardware protection for a given block. The command sequence necessary to execute a BLOCK PROTECT is similar to that of a program sequence. To provide added security against accidental block protection, three consecutive command cycles are required to initiate a BLOCK PROTECT during a normal HCS. In the first cycle, LOAD COMMAND REGISTER is issued with PROTECT SETUP (60h) on A0-A7, and the bank address of the block to be protected is issued on BA0, BA1. The next cycle is ACTIVE, which identifies a row in the block to be protected and confirms the bank address. The third cycle is WRITE, during which BLOCK PROTECT CONFIRM (01h) is issued on DQ0-DQ7, and the bank address is reissued. The ISM status bit is set on the following clock edge (subject to CAS latencies), indicating the PROTECT operation is in progress.

If the LCR/ACTIVE/WRITE is not completed on consecutive cycles (NOP and COMMAND INHIBIT, RE-FRESH, and PRECHARGE are permitted between cycles), or the bank address changes, the write and erase status bits (SR4 and SR5) will be set and the operation will be aborted. When the ISM status bit (SR7) is set to a logic 1, the PROTECT is complete.

During the SCS operation, eight commands on consecutive clock edges are required to input data to the array (NOP, COMMAND INHIBIT, REFRESH, and PRECHARGE are permitted between cycles). After the first six setup cycles, the last 2 cycles are identical to the normal HCS. The ISM status bit is set on the following clock edge (subject to CAS latencies) indicating the PROTECT operation is in progress.

Once a block protect bit has been set to a "1" (protected), it can only be reset to a "0" if the UNPROTECT ALL BLOCKS command is executed. The unprotect all blocks command sequence is similar to the block protect sequence; however, in the last FCS cycle, a WRITE is issued with UNPROTECT ALL BLOCKS CONFIRM (D0h) and addresses are "Don't Care." For additional information, refer to Truth Tables 2a and 2b.

The blocks at locations 0 and 15 have additional security. Once the block protect bits at locations 0 and 15 have been set to a "1" (protected), each bit can only be reset to a "0" if RP# is brought to VHH prior to the third cycle (WRITE) of the UNPROTECT operation and held at VHH until the operation is complete (SR7 = 1).

# 64Mb: x16, x32 SYNCFLASH MEMORY

If the device protect bit is set, RP# must be brought to VHH prior to the last FCS cycle and held at VHH until the BLOCK PROTECT or UNPROTECT ALL BLOCKS operation is complete.

To check a block's protect status, a read device configuration command sequence may be issued.

#### **DEVICE PROTECT SEQUENCE**

Executing a device protect command sequence sets the device protect bit to a "1" and prevents block protect bit modification. The command sequence necessary to execute a DEVICE PROTECT is similar to that of a PROGRAM sequence. During normal HCS operation, LOAD COMMAND REGISTER is issued in the first cycle with protect setup (60h) on A0–A7, and a bank address is issued on BA0, BA1. The bank address is "Don't Care," but the same bank address must be used for all three cycles. The next cycle is ACTIVE. The third cycle is WRITE, during which DEVICE PROTECT (F1h) is issued on DQ0–DQ7. RP# must be brought to VHH prior to registration of the WRITE command.

During the SCS, eight commands on consecutive clock edges are required to input data to the array (NOP, COMMAND INHIBIT, REFRESH, PRECHARGE, and BURST TERMINATE are permitted between cycles). After the first five setup cycles, the last three cycles are indentical to the normal HCS, except the command for the first of the last three cycles is a WRITE instead of an LCR. The ISM status bit is set on the following clock edge (subject to CAS latencies). RP# must be held at VHH until the PROTECT operation is complete (SR7 = 1).

Once the device protect bit is set, it can be reset by issuing an UNPROTECT BLOCK command with RP# = VHH. With the device protect bit set to a "1," BLOCK PROTECT or BLOCK UNPROTECT is prevented unless RP# is at VHH during either operation. The device protect bit does not affect PROGRAM or ERASE operations.

#### CHIP INITIALIZE SEQUENCE

Executing a chip initialize sequence can be accomplished one of two ways. The first option is a hardware initiated power-up using the RP# transition to initiate a reset. A successful entry into the reset mode requires that RP# be held LOW for a minimum of 5µs before transitioning HIGH.

The second option is called a software initiated power-up, which requires an INITIALIZE DEVICE FCS operation for a successful entry into reset mode.

During an HCS INITIALIZE DEVICE operation, the LOAD COMMAND REGISTER command is issued in the first cycle with CHIP INITIALIZE (68h) issued on A0–A7, and a bank address issued on BA0, BA1. The

FLASH



bank address is "Don't Care," but the same bank address must be used for all three cycles. The second cycle is ACTIVE, and the third cycle is WRITE, during which C0h is issued on DQ0-DQ7. Once the last command is issued, the initialization sequence will commence.

During an SCS INITIALIZE DEVICE operation, eight commands on consecutive clock edges are required to input data to the array (NOP, COMMAND INHIBIT, REFRESH, PRECHARGE, and BURST TERMINATE are permitted between cycles). After the first five setup cycles, the last three cycles are identical to a typical HCS, except the command for the first of the last three cycles is a WRITE instead of an LCR. Once the last command is issued, the initialization sequence will commence.

The initialization sequence is completed either by allowing a time period of  $100\mu s$  to elapse or by checking for SR7 = 1.

#### DISABLE LCR SEQUENCE

In some systems the SDRAM controller does not support the generation of the LCR command. These systems will likely find that the SCS is more practical for performing Flash operations. The DISABLE LCR command can be issued with either an HCS or SCS operation. Once issued, the DISABLE LCR bit will no longer allow HCS operations. Note that unless DISABLE LCR is issued, the device can function in either HCS or SCS mode.

# **RESET/DEEP POWER-DOWN MODE**

To allow for maximum power conservation, the device features a very low current, deep power-down mode.

# 64Mb: x16, x32 SYNCFLASH MEMORY

To enter this mode, RP# (reset/power-down) is taken to Vss  $\pm 0.2V$ . To prevent an inadvertent reset, RP# must be held at Vss for at least 5µs prior to the device entering the reset/deep power-down mode. After the device enters the reset/deep power-down mode, a transition from LOW to HIGH on RP# results in a device power-up initialization sequence as outlined in the Chip Initialization section. When the device enters the deep powerdown mode, all buffers excluding the RP# buffer are disabled and the current draw is a maximum of 50µA at 3.3V Vcc. The input to RP# must remain at Vss during deep power-down. Entering the reset mode clears the status register.

#### **ERROR HANDLING**

After the ISM status bit (SR7) has been set, the device protect (SR3), write/protect block (SR4) and erase/ unprotect (SR5) status bits may be checked. If one or a combination of SR3, SR4, SR5 status bits has been set, an error has occurred. SR8 is set when an inadvertent power failure occurs during device initialization. The device should be reinitialized to ensure proper device operation. The ISM cannot reset SR3, SR4, SR5, or SR8. To clear these bits, CLEAR STATUS REGISTER command must be given. Table 6 lists the combination of errors.

#### **PROGRAM/ERASE CYCLE ENDURANCE**

SyncFlash memory is designed and fabricated to meet advanced code and data storage requirements. Operation outside specification limits may reduce the number of PROGRAM and ERASE cycles that can be performed on the device. Each block is designed and processed for a minimum of 100,000-PROGRAM/ ERASE-cycle endurance.

FLASH



## 64Mb: x16, x32 SYNCFLASH MEMORY

## Table 4Status Register Bit Definition<sup>1</sup>

| R               | VPS                                                                                                                                                                                   | ISMS                                 | R           | ES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | WS                                                           | DPS                                                                                                  | BISMS                                                        | DBS                                 |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------|--|--|
| 15–9            | 8                                                                                                                                                                                     | 7                                    | 6           | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4                                                            | 3                                                                                                    | 2–1                                                          | 0                                   |  |  |
| STATUS<br>BIT # | STATUS REGIS                                                                                                                                                                          | STER BIT                             |             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                              |                                                                                                      |                                                              |                                     |  |  |
| SR15–<br>SR9    | RESERVED                                                                                                                                                                              | ERVED Reserved                       |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved for future use.                                     |                                                                                                      |                                                              |                                     |  |  |
| SR8             | Vcc POWER SEQUENCE STATUS (VPS)VPS is set if there has been a power disruption that may result undefined device operation. A VPS error is only cleared by re-initializing the device. |                                      |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                              |                                                                                                      |                                                              |                                     |  |  |
| SR7             | ISM STATUS (IS<br>1 = Ready<br>0 = Busy                                                                                                                                               | MS)                                  |             | The ISMS bit displays the active status of the state machine<br>when performing PROGRAM, BLOCK ERASE or CHIP INITIALIZ<br>The controlling logic polls this bit to determine when the erase<br>and program status bits are valid. This bit can be monitored to<br>determine the completion of power-up initialization after CHI<br>INITIALIZATION sequence is issued.                                                                                                                                                              |                                                              |                                                                                                      |                                                              |                                     |  |  |
| SR6             | RESERVED                                                                                                                                                                              |                                      |             | Reserved for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | future use.                                                  |                                                                                                      |                                                              |                                     |  |  |
| SR5             | ERASE/UNPROTE<br>1 = BLOCK ERA<br>UNPROTECT<br>0 = Successful B<br>UNPROTECT                                                                                                          | SE or BLOCK<br>Ferror<br>BLOCK ERASE |             | ES is set to "1" after the maximum number of ERASE cycles is<br>executed by the ISM without a successful verify. This bit is also<br>to "1" if a BLOCK UNPROTECT operation is unsuccessful. ES is<br>only cleared by a CLEAR STATUS REGISTER command or by a<br>RESET.                                                                                                                                                                                                                                                            |                                                              |                                                                                                      |                                                              |                                     |  |  |
| SR4             | PROGRAM/PRO<br>1 = PROGRAM<br>0 = Successful E<br>UNPROTEC                                                                                                                            | or BLOCK PRO<br>BLOCK ERASE          | OTECT error | is executed to<br>set to "1" if<br>unsuccessful.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | by the ISM wi<br>a BLOCK or E                                | maximum nu<br>thout a succes<br>DEVICE PROTE<br>leared by a Cl                                       | sful verify. Thi<br>CT operation i                           | s bit is also<br>s                  |  |  |
| SR3             | DEVICE PROTEC<br>1 = Device prot<br>attempted<br>0 = Device unpu-<br>condition n                                                                                                      | ected, invalid<br>rotected or RI     | operation   | BLOCK, PRO<br>After one of<br>block protec<br>determine if                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | TECT DEVICE<br>these comma<br>t bit and the<br>the desired c | alid PROGRAN<br>or UNPROTEC<br>ands is issued,<br>device protect<br>peration is all<br>or by a RESET | T ALL BLOCK<br>the condition<br>bit are comp<br>owed. Must b | S is met.<br>of RP#, the<br>ared to |  |  |
| SR2<br>SR1      | BANKA1 ISM ST<br>BANKA0 ISM ST                                                                                                                                                        | •                                    | ))          | CLEAR STATUS REGISTER or by a RESET.<br>When SR0 = 0, the bank under ISM control can be decoded from<br>SR1, SR2: [0,0] Bank 0; [0,1] Bank 1; [1,0] Bank 2; [1,1] Bank 3.<br>SR1, SR2 is valid when SR7 = 0. When SR7 = 1, SR1, SR2 is reset t<br>"0."                                                                                                                                                                                                                                                                            |                                                              |                                                                                                      |                                                              |                                     |  |  |
| SRO             | DEVICE/BANK ISM STATUS (DBS)<br>1 = Device-level ISM operation<br>0 = Bank-level ISM operation                                                                                        |                                      |             | DBS is set to "1" if the ISM operation is a device-level operati<br>A valid READ to any bank can immediately follow the<br>registration of an ISM PROGRAM operation. When DBS is set<br>"0," the ISM operation is a bank-level operation. A READ to<br>bank under ISM control will output the contents of the row<br>activated prior to the FCS. SR1 and SR2 can be decoded to<br>determine which bank is under ISM control. SR0 is used in<br>conjuction with SR7, and is valid when SR7 = 0. When SR7 =<br>SR0 is reset to "0." |                                                              |                                                                                                      |                                                              |                                     |  |  |

**NOTE:** 1. SR3–SR5 must be cleared with CLEAR STATUS REGISTER prior to initiating an ISM WRITE operation for the status bits to be valid.

2. x32: SR32–SR16 is a copy of SR15–SR0.



Table 5Device Configuration

| DEVICE<br>CONFIGURATION          | CONFIGURATION<br>ADDRESS | DATA               | CONDITION                                                                  | NOTES |
|----------------------------------|--------------------------|--------------------|----------------------------------------------------------------------------|-------|
| Manufacturer<br>Compatibility ID | 000h                     | xx2Ch              | Manufacturer compatibility ID read                                         | 1     |
| Device ID                        | x32: 001h                | xxD4h              | Device ID read                                                             | 1     |
|                                  | x16: 001h                | xxD5h              | Device ID read                                                             | 1     |
| Block Protect Bit                | x02h<br>x02h             | DQ0 = 1<br>DQ0 = 0 | Block protected<br>Block unprotected                                       | 2, 3  |
| Device Protect Bit               | 003h<br>003h             | DQ0 = 1<br>DQ0 = 0 | Block protect modification prevented<br>Block protect modification enabled | 3     |
| Mode Register                    | 004h                     |                    | Mode register definition data                                              | 4     |
| Hardware LCR Disable             | 005h<br>005h             | DQ0 = 1<br>DQ0 = 0 | Hardware LCR is disabled<br>Hardware LCR is enabled                        | 3, 5  |

**NOTE:** 1. DQ8–DQ15 are "Don't Care." For x32, DQ31–DQ16 are a copy of DQ15–DQ0.

2. Address to read block protect bit is always the third location within each block.

- x32: X = 0, 2, 4, 6h; BA0, BA1 required.
- x16: X = 0, 4, 8, Ch; BA0, BA1 required.

3. DQ1–DQ7 are reserved, DQ8–DQ15 are "Don't Care." For x32, DQ31–DQ16 are a copy of DQ15–DQ0.

- 4. See Figure 1 for more information.
- 5. Factory preset is "0."



## 64Mb: x16, x32 SYNCFLASH MEMORY

## Table 6 Status Register Codes<sup>1</sup>

| STATUS<br>REGISTER |     |     |     |     |     |     |     |     |     |                                                                     |
|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------------------------------|
| CODE               | SR8 | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 | STATE MACHINE DESCRIPTION                                           |
| 000h               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Busy – ERASE or PROGRAM cycle for Bank 0                            |
| 001h               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Busy – BLOCK PROTECT or UNPROTECT                                   |
|                    |     |     |     |     |     |     |     |     |     | cycle                                                               |
| 002h               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | Busy – ERASE or PROGRAM cycle for Bank 1                            |
| 003h               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   | Busy – DEVICE PROTECT cycle                                         |
| 004h               | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | Busy – ERASE or PROGRAM cycle for Bank 2                            |
| 005h               | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 1   | Busy – NVMODE ERASE or PROGRAM cycle                                |
| 006h               | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   | 0   | Busy – ERASE or PROGRAM cycle for Bank 3                            |
| 007h               | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   | 1   | Busy – INITIALIZATION cycle                                         |
| 010h               | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | Busy – PROGRAM cycle error for Bank 0                               |
| 011h               | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 1   | Busy – BLOCK PROTECT cycle error                                    |
| 012h               | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 1   | 0   | Busy – PROGRAM cycle error for Bank 1                               |
| 013h               | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 1   | 1   | Busy – DEVICE PROTECT cycle error                                   |
| 014h               | 0   | 0   | 0   | 0   | 1   | 0   | 1   | 0   | 0   | Busy – PROGRAM cycle error for Bank 2                               |
| 015h               | 0   | 0   | 0   | 0   | 1   | 0   | 1   | 0   | 1   | Busy – NVMODE PROGRAM cycle error                                   |
| 016h               | 0   | 0   | 0   | 0   | 1   | 0   | 1   | 1   | 0   | Busy – PROGRAM cycle error for Bank 3                               |
| 020h               | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | Busy – ERASE cycle error for Bank 0                                 |
| 021h               | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 1   | Busy – BLOCK UNPROTECT cycle error                                  |
| 022h               | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 1   | 0   | Busy – ERASE cycle error for Bank 1                                 |
| 023h               | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 1   | 1   | Busy – DEVICE UNPROTECT cycle error                                 |
| 024h               | 0   | 0   | 0   | 1   | 0   | 0   | 1   | 0   | 0   | Busy – ERASE cycle error for Bank 2                                 |
| 025h               | 0   | 0   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | Busy – NVMODE ERASE cycle error                                     |
| 026h               | 0   | 0   | 0   | 1   | 0   | 0   | 1   | 1   | 0   | Busy – ERASE cycle error for Bank 3                                 |
| 080h               | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Ready – No errors                                                   |
| 090h               | 0   | 1   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | Ready – PROGRAM or PROTECT cycle error                              |
| 098h               | 0   | 1   | 0   | 0   | 1   | 1   | 0   | 0   | 0   | Ready – Program/protect error and device/<br>block protection error |
| 0A0h               | 0   | 1   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | Ready – ERASE or UNPROTECT cycle error                              |
| 0A8h               | 0   | 1   | 0   | 1   | 0   | 1   | 0   | 0   | 0   | Ready – Erase/unprotect error and device/<br>block protection error |
| 0B0h               | 0   | 1   | 0   | 1   | 1   | 0   | 0   | 0   | 0   | Ready – Command sequence error                                      |
| 0B8h               | 0   | 1   | 0   | 1   | 1   | 1   | 0   | 0   | 0   | Ready – Command sequence error and device/block protection error    |
| 1xxh               | 1   | х   | х   | х   | х   | X   | х   | X   | х   | Vcc error (power-up without initialization error)                   |

**NOTE:** 1. SR3–SR5 must be cleared using CLEAR STATUS REGISTER.

## Micron

## SELF-TIMED PROGRAM SEQUENCE<sup>1</sup>



## 64Mb: x16, x32 SYNCFLASH MEMORY

### COMPLETE PROGRAM STATUS-CHECK SEQUENCE



FLASH

NOTE: 1. Sequence may be repeated for multiple PROGRAMs.

- 2. FCS includes HCS and SCS.
- 3. Complete status check is not required.
- 4. The bank will be in array read mode.
- 5. SR3–SR5 must be cleared using CLEAR STATUS REGISTER.

## Micron

## 64Mb: x16, x32 SYNCFLASH MEMORY

## COMPLETE BLOCK ERASE STATUS-CHECK SEQUENCE



### SELF-TIMED BLOCK ERASE SEQUENCE<sup>1</sup>



**NOTE:** 1. Sequence may be repeated to erase multiple blocks.

- 2. FCS includes HCS and SCS.
- 3. RP# can be brought to VHH before the last command in the erase sequence is issued.
- 4. Complete status check is not required.
- 5. The bank will be in the array read mode.
- 6. SR3-SR5 must be cleared using CLEAR STATUS REGISTER.

## Micron

## **BLOCK PROTECT SEQUENCE<sup>1</sup>**



## 64Mb: x16, x32 SYNCFLASH MEMORY

## COMPLETE BLOCK PROTECT STATUS-CHECK SEQUENCE



**NOTE:** 1. Sequence may be repeated for multiple BLOCK PROTECTs.

- 2. FCS includes HCS and SCS.
- 3. RP# can be brought to VHH before the last command in the block protect sequence is issued.
- 4. Complete status check is not required.
- 5. The bank will be in array read mode.
- 6. SR3–SR5 must be cleared using CLEAR STATUS REGISTER.



## **DEVICE PROTECT SEQUENCE<sup>1</sup>**



## 64Mb: x16, x32 SYNCFLASH MEMORY

## COMPLETE BLOCK STATUS-CHECK SEQUENCE



**NOTE:** 1. Once the device protect bit is set, it can be reset.

- 2. FCS includes HCS and SCS.
- 3. RP# can be brought to VHH before the last command in the device protect sequence is issued.
- 4. Complete status check is not required.
- 5. A subsequent WRITE command may be issued.

FLASH

## 64Mb: x16, x32 SYNCFLASH MEMORY

#### COMPLETE DEVICE PROTECT STATUS-CHECK SEQUENCE



Micron



#### **ABSOLUTE MAXIMUM RATINGS\***

| Operating Temperature,        |                |
|-------------------------------|----------------|
| T <sub>A</sub> (ambient)      | 0°C to +70°C   |
| Storage Temperature (plastic) | 55°C to +150°C |
| Power Dissipation             |                |
| Short Circuit Output Current  | 50mA           |

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

64Mb: x16, x32 SYNCFLASH MEMORY

## DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS<sup>1, 2</sup>

Commercial Temperature (0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C); Vcc = VccQ

| PARAMETER/CONDITION                                                                                    | SYMBOL | MIN  | MAX        | UNIT |
|--------------------------------------------------------------------------------------------------------|--------|------|------------|------|
| Vcc SUPPLY VOLTAGE                                                                                     | Vcc    | 3.0  | 3.6        | V    |
| VccQ SUPPLY VOLTAGE                                                                                    | VccQ   | 3.0  | 3.6        | V    |
| HARDWARE PROTECTION VOLTAGE<br>(RP# only)                                                              | Vнн    | 7.0  | 8.5        | V    |
| INPUT HIGH VOLTAGE:<br>Logic 1; All Inputs                                                             | Viн    | 2    | VccQ + 0.3 | V    |
| INPUT LOW VOLTAGE:<br>Logic 0; All Inputs                                                              | VIL    | -0.3 | 0.8        | V    |
| INPUT LEAKAGE CURRENT:<br>Any input $0V \le V_{IN} \le V_{CC}$<br>(All other pins not under test = 0V) | lı.    | -5   | 5          | μA   |
| OUPUT LEAKAGE CURRENT: DQs are disabled; $0V \le V_{OUT} \le V_{CC}Q$                                  | loz    | -5   | 5          | μA   |
| OUTPUT HIGH VOLTAGE:<br>lout = -4mA                                                                    | Vон    | 2.4  | -          | V    |
| OUTPUT LOW VOLTAGE:<br>Iout = 4mA                                                                      | Vol    | -    | 0.4        | V    |

NOTE: 1. All voltages referenced to Vss.

2. An initial pause of 100µs is required after power-up. (Vcc, VccP, and VccQ must be powered up simultaneously. Vss and VssQ must be at same potential.)

FLASH

FLASH



## 64Mb: x16, x32 SYNCFLASH MEMORY

## Icc SPECIFICATIONS AND CONDITIONS<sup>1, 2, 3</sup>

Commercial Temperature (0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C)

| PARAMETER/CONDITION                                                                                              | SYMBOL      | -7E/-75 | UNITS | NOTES   |
|------------------------------------------------------------------------------------------------------------------|-------------|---------|-------|---------|
| Vcc OPERATING CURRENT: Active Mode<br>Burst = 2; READ; ${}^{t}RC = {}^{t}RC$ (MIN); CAS latency = 3              | ICCR1       | 140     | mA    | 4, 5, 6 |
| Vcc OPERATING CURRENT: Burst Mode<br>Continuous Burst; All banks active; READ; CAS latency = 3                   | Iccr2       | 130     | mA    | 4, 5, 6 |
| Vcc STANDBY CURRENT: Active Mode<br>CS# = HIGH; CKE = HIGH; All banks active;<br>No burst in progress            | Iccs1       | 50      | mA    |         |
| Vcc STANDBY CURRENT: Power-Down Mode<br>CKE = LOW; No burst in progress                                          | Iccs2       | 2       | mA    |         |
| Vcc DEEP POWER-DOWN CURRENT:<br>RP# = Vss ±0.2V                                                                  | ICCDP       | 50      | μA    |         |
| PROGRAM CURRENT                                                                                                  | Iccw + IPPW | 60      | mA    |         |
| VccP OPERATING CURRENT:<br>Erase current                                                                         | ICCE + IPPE | 80      | mA    |         |
| VccP OPERATING CURRENT: Active Mode<br>Burst = 2; READ; <sup>t</sup> RC = <sup>t</sup> RC (MIN); CAS latency = 3 | IPPR1       | 150     | μA    |         |
| VccP OPERATING CURRENT: Burst Mode;<br>Continuous Burst; All banks active; READ; CAS latency = 3                 | IPPR2       | 150     | μA    |         |
| VccP STANDBY CURRENT: Active Mode<br>CKE = LOW; Burst in progress                                                | IPPS1       | 150     | μA    |         |
| VccP STANDBY CURRENT: Power-Down Mode<br>CKE = LOW; No burst in progress                                         | IPPS2       | 150     | μA    |         |
| VccP DEEP POWER-DOWN CURRENT:<br>RP# = Vss ±0.2V                                                                 | IPPDP       | 1       | μA    |         |

## CAPACITANCE

| PARAMETER                                    | SYMBOL | MIN | MAX | UNITS | NOTES |
|----------------------------------------------|--------|-----|-----|-------|-------|
| Input Capacitance: CLK                       | Cı1    | 2.5 | 6.5 | рF    | 7     |
| Input Capacitance: All other input-only pins | Cı2    | 2.5 | 6.5 | рF    | 7     |
| Input/Output Capacitance: DQs                | Сю     | 4.0 | 7.0 | рF    | 7     |

#### NOTE: 1. All voltages referenced to Vss

- 2. An initial pause of 100µs is required after power-up. (Vcc, VccP, and VccQ must be powered up simultaneously. Vss and VssQ must be at same potential.)
- 3. Icc specifications are tested after the device is properly initialized.
- 4. Icc is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open.
- 5. The lcc current will decrease as the CAS latency is reduced. This is due to the fact that the maximum cycle rate is slower as the CAS latency is reduced.
- 6. Address transitions average one transition every 30ns
- 7. This parameter is sampled. Vcc = VccQ; f = 1 MHz,  $T_A = +25^{\circ}C$

FLASH



## 64Mb: x16, x32 SYNCFLASH MEMORY

### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS**

(Notes: 1–5); Commercial Temperature (0°C  $\leq$  T\_A  $\leq$  +70°C); Vcc = VccQ

| ACCHARACTERISTICS                      |        |                  | -7   | 7E  | -7  | 75  |       |       |
|----------------------------------------|--------|------------------|------|-----|-----|-----|-------|-------|
| PARAMETER                              |        | SYMBOL           | MIN  | MAX | MIN | MAX | UNITS | NOTES |
| Access time from CLK (pos. edge)       | CL = 3 | <sup>t</sup> AC  |      | 5.4 |     | 5.4 | ns    |       |
|                                        | CL = 2 | <sup>t</sup> AC  |      | 5.4 |     | 6   | ns    |       |
|                                        | CL = 1 | <sup>t</sup> AC  |      | 17  |     | 17  | ns    |       |
| Address hold time                      |        | <sup>t</sup> AH  | 0.8  |     | 0.8 |     | ns    |       |
| Address setup time                     |        | <sup>t</sup> AS  | 1.5  |     | 1.5 |     | ns    |       |
| CLK HIGH level width                   |        | tCH              | 2.5  |     | 2.5 |     | ns    |       |
| CLK LOW level width                    |        | <sup>t</sup> CL  | 2.5  |     | 2.5 |     | ns    |       |
| Clock cycle time                       | CL = 3 | <sup>t</sup> CK  | 7    |     | 7.5 |     | ns    |       |
|                                        | CL = 2 | <sup>t</sup> CK  | 7.5  |     | 10  |     | ns    |       |
|                                        | CL = 1 | <sup>t</sup> CK  | 20   |     | 20  |     | ns    |       |
| CKE hold time                          |        | <sup>t</sup> СКН | 0.8  |     | 0.8 |     | ns    |       |
| CKE setup time                         |        | <sup>t</sup> CKS | 1.5  |     | 1.5 |     | ns    |       |
| CS#, RAS#, CAS#, WE#, DQM hold time    |        | <sup>t</sup> CMH | 0.8  |     | 0.8 |     | ns    |       |
| CS#, RAS#, CAS#, WE#, DQM setup time   |        | <sup>t</sup> CMS | 1.5  |     | 1.5 |     | ns    |       |
| Data-in hold time                      |        | <sup>t</sup> DH  | 0.8  |     | 0.8 |     | ns    |       |
| Data-in setup time                     |        | <sup>t</sup> DS  | 1.5  |     | 1.5 |     | ns    |       |
| Data-out High-Z time                   | CL = 3 | tHZ              |      | 5.4 |     | 5.4 | ns    | 6     |
|                                        | CL = 2 | tHZ              |      | 5.4 |     | 6   | ns    | 6     |
|                                        | CL = 1 | tHZ              |      | 17  |     | 17  | ns    |       |
| Data-out Low-Z time                    |        | <sup>t</sup> LZ  | 1    |     | 1   |     | ns    |       |
| Data-out hold time                     |        | tOH              | 3    |     | 3   |     | ns    |       |
| ACTIVE command period                  |        | <sup>t</sup> RC  | 60   |     | 66  |     | ns    |       |
| ACTIVE to READ or WRITE delay          |        | <sup>t</sup> RCD | 22.5 |     | 25  |     | ns    |       |
| ACTIVE bank a to ACTIVE bank b command |        | <sup>t</sup> RRD | 14   |     | 15  |     | ns    |       |
| Transition time                        |        | tT               | 0.3  | 1.2 | 0.3 | 1.2 | ns    | 7     |

**NOTE:** 1. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured.

- 2. An initial pause of 100µs is required after power-up. (Vcc, VccP, and VccQ must be powered up simultaneously. Vss and VssQ must be at same potential.)
- 3. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIH and VIL (or between VIH and VIH) in a monotonic manner.
- 4. Outputs measured at 1.5V with equivalent load:



- 5. AC timing and IDD tests have VIL = 0.25V and VIH = 2.75V, with timing referenced to a 1.5V crossover point. If the input transition time is longer than <sup>t</sup>T (MAX), then the timing is referenced at VIL (MAX) and VIH (MIN) and no longer at the 1.5V crossover point.
- 6. <sup>t</sup>HZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet <sup>t</sup>OH before going High-Z.
- 7. AC characteristics assume  ${}^{t}T = 1$  ns.



## 64Mb: x16, x32 SYNCFLASH MEMORY

## **ACFUNCTIONAL CHARACTERISTICS**

(Notes: 1–6); Commercial Temperature (0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C); Vcc = VccQ

| PARAMETER                                         |        | SYMBOL            | -7E | -75 | UNITS           | NOTES |
|---------------------------------------------------|--------|-------------------|-----|-----|-----------------|-------|
| READ/WRITE to READ/LOAD COMMAND REGISTER command  |        | <sup>t</sup> CCD  | 1   | 1   | <sup>t</sup> CK | 7     |
| CKE to clock disable or power-down entry mode     |        | <sup>t</sup> CKED | 1   | 1   | <sup>t</sup> CK | 8     |
| CKE to clock enable or power-down exit setup mode |        | <sup>t</sup> PED  | 1   | 1   | <sup>t</sup> CK | 8     |
| DQM to input data delay                           |        | <sup>t</sup> DQD  | 0   | 0   | <sup>t</sup> CK | 7     |
| DQM to data mask during WRITEs                    |        | <sup>t</sup> DQM  | 0   | 0   | <sup>t</sup> CK | 7     |
| DQM to data high-impedance during READs           |        | <sup>t</sup> DQZ  | 2   | 2   | <sup>t</sup> CK | 7     |
| WRITE command to input data delay                 |        | <sup>t</sup> DWD  | 0   | 0   | <sup>t</sup> CK | 7     |
| LOAD MODE REGISTER command to ACTIVE command      |        | <sup>t</sup> MRD  | 2   | 2   | <sup>t</sup> CK | 7     |
| Data-out to High-Z from ACTIVE TERMINATE command  | CL = 3 | <sup>t</sup> ROH  | 3   | 3   | <sup>t</sup> CK | 7     |
|                                                   | CL = 2 | <sup>t</sup> ROH  | 2   | 2   | <sup>t</sup> CK | 7     |
|                                                   | CL = 1 | <sup>t</sup> ROH  | 1   | 1   | <sup>t</sup> CK | 7     |

- NOTE: 1. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured.
  - 2. An initial pause of 100µs is required after power-up. (Vcc, VccP, and VccQ must be powered up simultaneously. Vss and VssQ must be at same potential.)
  - 3. AC characteristics assume  ${}^{t}T = 1ns$ .
  - 4. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner.
  - 5. Outputs measured at 1.5V with equivalent load:



- 6. AC timing and IDD tests have VIL = 0.25V and VIH = 2.75V, with timing referenced to a 1.5V crossover point. If the input transition time is longer than <sup>t</sup>T (MAX), then the timing is referenced at VIL (MAX) and VIH (MIN) and no longer at the 1.5V crossover point.
- 7. Required clocks specified by JEDEC functionality and not dependent on any timing parameter.
- 8. Timing actually specified by <sup>t</sup>CKS; clock(s) specified as a reference only at minimum cycle rate.



#### TIMING PARAMETERS

Micron

|                     | -7E |     | -7  |     |       |
|---------------------|-----|-----|-----|-----|-------|
| SYMBOL*             | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> AH     | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> AS     | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CH     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CL     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CK (3) | 7   |     | 7.5 |     | ns    |
| <sup>t</sup> CK (2) | 7.5 |     | 10  |     | ns    |

|                  | -7E |     | -7  |     |       |
|------------------|-----|-----|-----|-----|-------|
| SYMBOL*          | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> CKH | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> CKS | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CMH | 0.8 |     | 0.8 |     | ns    |
| tCMS             | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> MRD | 2   |     | 2   |     | clk   |

\*CAS latency indicated in parentheses.

**NOTE:** 1. RP# = Vcc or Vнн.

- 2. Vcc, VccP, VccQ = 3.3V.
- 3. The nymode register contents are automatically loaded into the mode register upon power-up initialization, and the LOAD MODE REGISTER cycle is required to enter new mode register values.
- 4. JEDEC and PC100 specify three clocks.
- 5. If CS is HIGH at clock time, all commands applied are NOP, with CKE a "Don't Care."





## **INITIALIZE AND LOAD MODE REGISTER (FCS CONTROL)**

#### TIMING PARAMETERS

|                     | -7  | 7E      | -7  |     |       |
|---------------------|-----|---------|-----|-----|-------|
| SYMBOL*             | MIN | MIN MAX |     | MAX | UNITS |
| <sup>t</sup> AH     | 0.8 |         | 0.8 |     | ns    |
| <sup>t</sup> AS     | 1.5 |         | 1.5 |     | ns    |
| <sup>t</sup> CH     | 2.5 |         | 2.5 |     | ns    |
| <sup>t</sup> CL     | 2.5 |         | 2.5 |     | ns    |
| <sup>t</sup> CK (3) | 7   |         | 7.5 |     | ns    |
| <sup>t</sup> CK (2) | 7.5 |         | 10  |     | ns    |

|                  | -7E |     | -75 |     |       |
|------------------|-----|-----|-----|-----|-------|
| SYMBOL*          | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> СКН | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> CKS | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CMH | 0.8 |     | 0.8 |     | ns    |
| tCMS             | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> MRD | 2   |     | 2   |     | clk   |

\*CAS latency indicated in parentheses.

**NOTE:** 1. RP# = Vcc or Vнн.

- 2. Vcc, VccP, VccQ = 3.3V.
- 3. The nvmode register contents are automatically loaded into the mode register upon power-up initialization, and the LOAD MODE REGISTER cycle is required to enter new mode register values.
- 4. JEDEC and PC100 specify three clocks.
- 5. If CS is HIGH at clock time, all commands applied are NOP, with CKE a "Don't Care."
- 6. WRITE command preceded by the beginning of the chip initialize sequence. (See Truth Tables 2a/2b.)





#### TIMING PARAMETERS

|                     | -7E |     | -75 |     |       |
|---------------------|-----|-----|-----|-----|-------|
| SYMBOL*             | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> AC (3) |     | 5.4 |     | 5.4 | ns    |
| <sup>t</sup> AC (2) |     | 5.4 |     | 6   | ns    |
| <sup>t</sup> AH     | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> AS     | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CH     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CL     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CK (3) | 7   |     | 7.5 |     | ns    |
| <sup>t</sup> CK (2) | 7.5 |     | 10  |     | ns    |
| <sup>t</sup> CKH    | 0.8 |     | 0.8 |     | ns    |

|                     | -7  | 'E  | -7  | /5  |       |
|---------------------|-----|-----|-----|-----|-------|
| SYMBOL*             | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> CKS    | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CMH    | 0.8 |     | 0.8 |     | ns    |
| tCMS                | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> DH     | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> DS     | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> HZ (3) |     | 5.4 |     | 5.4 | ns    |
| <sup>t</sup> HZ (2) |     | 5.4 |     | 6   | ns    |
| tLZ                 | 1   |     | 1   |     | ns    |
| tOH                 | 3   |     | 3   |     | ns    |

 $\ensuremath{^*\text{CAS}}$  latency indicated in parentheses.

**NOTE:** 1. For this example, the burst length = 2, CAS latency = 3. 2. A0–A7.

## 64Mb: x16, x32 SYNCFLASH MEMORY





DON'T CARE W UNDEFINED

-75

MAX

UNITS

ns

ns

ns

ns

ns

ns

ns

ns

ns

MIN

#### TIMING PARAMETERS

|                     | -7E |     | -75 |     |       |
|---------------------|-----|-----|-----|-----|-------|
| SYMBOL*             | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> AC (3) |     | 5.4 |     | 5.4 | ns    |
| <sup>t</sup> AC (2) |     | 5.4 |     | 6   | ns    |
| <sup>t</sup> AH     | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> AS     | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CH     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CL     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CK (3) | 7   |     | 7.5 |     | ns    |
| <sup>t</sup> CK (2) | 7.5 |     | 10  |     | ns    |
| <sup>t</sup> CKH    | 0.8 |     | 0.8 | ns  |       |

SYMBOL\* <sup>t</sup>CKS 1.5 1.5 <sup>t</sup>CMH 0.8 0.8 <sup>t</sup>CMS 1.5 1.5 <sup>t</sup>HZ (3) 5.4 5.4 <sup>t</sup>HZ (2) 5.4 6 <sup>t</sup>LZ 1 1 <sup>t</sup>OH 3 3 tRC 60 66 <sup>t</sup>RCD 22.5 25

-7E

MAX

MIN

\*CAS latency indicated in parentheses.

#### **NOTE:** 1. For this example, the burst length = 4, CAS latency = 2. 2. A0-A7.



## 64Mb: x16, x32 SYNCFLASH MEMORY



DON'T CARE

#### **TIMING PARAMETERS**

|                     | -7  | -7E |     | -75 |       |
|---------------------|-----|-----|-----|-----|-------|
| SYMBOL*             | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> AC (3) |     | 5.4 |     | 5.4 | ns    |
| <sup>t</sup> AC (2) |     | 5.4 |     | 6   | ns    |
| <sup>t</sup> AH     | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> AS     | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CH     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CL     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CK (3) | 7   |     | 7.5 |     | ns    |
| <sup>t</sup> CK (2) | 7.5 |     | 10  |     | ns    |
| <sup>t</sup> CKH    | 0.8 |     | 0.8 |     | ns    |

|                  | -7E  |     | -75 |     |       |
|------------------|------|-----|-----|-----|-------|
| SYMBOL*          | MIN  | MAX | MIN | MAX | UNITS |
| tCKS             | 1.5  |     | 1.5 |     | ns    |
| <sup>t</sup> CMH | 0.8  |     | 0.8 |     | ns    |
| <sup>t</sup> CMS | 1.5  |     | 1.5 |     | ns    |
| tLZ              | 1    |     | 1   |     | ns    |
| tОН              | 3    |     | 3   |     | ns    |
| <sup>t</sup> RC  | 60   |     | 66  |     | ns    |
| <sup>t</sup> RCD | 22.5 |     | 25  |     | ns    |
| <sup>t</sup> RRD | 14   |     | 15  |     | ns    |

\*CAS latency indicated in parentheses.

**NOTE:** 1. For this example, CAS latency = 2. 2. A0–A7.



## 64Mb: x16, x32 SYNCFLASH MEMORY



### **READ – FULL-PAGE BURST<sup>1</sup>**

UNDEFINED

#### **TIMING PARAMETERS**

|                     | -7E |     | -75 |     |       |
|---------------------|-----|-----|-----|-----|-------|
| SYMBOL*             | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> AC (3) |     | 5.4 |     | 5.4 | ns    |
| <sup>t</sup> AC (2) |     | 5.4 |     | 6   | ns    |
| <sup>t</sup> AH     | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> AS     | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CH     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CL     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CK (3) | 7   |     | 7.5 |     | ns    |
| <sup>t</sup> CK (2) | 7.5 |     | 10  |     | ns    |
| <sup>t</sup> СКН    | 0.8 |     | 0.8 |     | ns    |

|                     | -7E  |     | -7  |     |       |
|---------------------|------|-----|-----|-----|-------|
| SYMBOL*             | MIN  | MAX | MIN | MAX | UNITS |
| <sup>t</sup> CKS    | 1.5  |     | 1.5 |     | ns    |
| <sup>t</sup> CMH    | 0.8  |     | 0.8 |     | ns    |
| <sup>t</sup> CMS    | 1.5  |     | 1.5 |     | ns    |
| <sup>t</sup> HZ (3) |      | 5.4 |     | 5.4 | ns    |
| <sup>t</sup> HZ (2) |      | 5.4 |     | 6   | ns    |
| tLZ                 | 1    |     | 1   |     | ns    |
| <sup>t</sup> OH     | 3    |     | 3   |     | ns    |
| <sup>t</sup> RCD    | 22.5 |     | 25  |     | ns    |

\*CAS latency indicated in parentheses.

**NOTE:** 1. For this example, the CAS latency = 2. 2. A0–A7.



## 64Mb: x16, x32 SYNCFLASH MEMORY



#### **READ – DQM OPERATION<sup>1</sup>**

UNDEFINED

-75

#### **TIMING PARAMETERS**

|                     | -7E |     | -75 |     |       |
|---------------------|-----|-----|-----|-----|-------|
| SYMBOL*             | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> AC (3) |     | 5.4 |     | 5.4 | ns    |
| <sup>t</sup> AC (2) |     | 5.4 |     | 6   | ns    |
| <sup>t</sup> AH     | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> AS     | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CH     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CL     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CK (3) | 7   |     | 7.5 |     | ns    |
| <sup>t</sup> CK (2) | 7.5 |     | 10  |     | ns    |
| <sup>t</sup> СКН    | 0.8 |     | 0.8 |     | ns    |

SYMBOL\* MIN MAX MIN MAX UNITS <sup>t</sup>CKS 1.5 1.5 ns <sup>t</sup>CMH 0.8 0.8 ns <sup>t</sup>CMS 1.5 1.5 ns <sup>t</sup>HZ (3) 5.4 5.4 ns <sup>t</sup>HZ (2) 5.4 6 ns <sup>t</sup>LZ 1 1 ns <sup>t</sup>OH 3 3 ns <sup>t</sup>RCD 22.5 25 ns

-7E

\*CAS latency indicated in parentheses.

#### **NOTE:** 1. For this example, the burst length = 4, CAS latency = 2. 2. A0-A7.





#### TIMING PARAMETERS

SYMBOL\*

<sup>t</sup>AH

<sup>t</sup>AS

<sup>t</sup>CH

<sup>1</sup>CL <sup>1</sup>CK (3) <sup>1</sup>CK (2) <sup>1</sup>CKH

|                  | -7E  |     | -7  |     |       |
|------------------|------|-----|-----|-----|-------|
| SYMBOL*          | MIN  | MAX | MIN | MAX | UNITS |
| <sup>t</sup> CKS | 1.5  |     | 1.5 |     | ns    |
| <sup>t</sup> CMH | 0.8  |     | 0.8 |     | ns    |
| <sup>t</sup> CMS | 1.5  |     | 1.5 |     | ns    |
| <sup>t</sup> DH  | 0.8  |     | 0.8 |     | ns    |
| <sup>t</sup> DS  | 1.5  |     | 1.5 |     | ns    |
| <sup>t</sup> RCD | 22.5 |     | 25  |     | ns    |

\*CAS latency indicated in parentheses.

NOTE: 1. ACTIVE/READ or READ will output the contents of the row activated prior to the HCS. For this example, read burst length = 2, CAS latency = 2.
2. Com-code = 40h for PROGRAM, 20h for ERASE (see Truth Table 2a).
3. Column address is "Don't Care" for ERASE operation.
4. DIN = D0h (ERASE CONFIRM) for ERASE operation.

-75

MIN MAX

0.8

1.5

2.5

2.5

7.5

10

0.8

UNITS

ns

ns

ns

ns

ns

ns

ns

-7E

MIN MAX

0.8

1.5

2.5

2.5

7

7.5

0.8

Micron



# 64Mb: x16, x32 SYNCFLASH MEMORY



**PROGRAM/ERASE<sup>1</sup>** 

**TIMING PARAMETERS** 

|                     | -7E |     | -7  |     |       |
|---------------------|-----|-----|-----|-----|-------|
| SYMBOL*             | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> AH     | 0.8 |     | 0.8 |     | ns    |
| <sup>t</sup> AS     | 1.5 |     | 1.5 |     | ns    |
| <sup>t</sup> CH     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CL     | 2.5 |     | 2.5 |     | ns    |
| <sup>t</sup> CK (3) | 7   |     | 7.5 |     | ns    |
| <sup>t</sup> CK (2) | 7.5 |     | 10  |     | ns    |
| <sup>t</sup> СКН    | 0.8 |     | 0.8 |     | ns    |

|                  | -7   | -7E -75 |     |     |       |
|------------------|------|---------|-----|-----|-------|
| SYMBOL*          | MIN  | MAX     | MIN | MAX | UNITS |
| <sup>t</sup> CKS | 1.5  |         | 1.5 |     | ns    |
| <sup>t</sup> CMH | 0.8  |         | 0.8 |     | ns    |
| tCMS             | 1.5  |         | 1.5 |     | ns    |
| <sup>t</sup> DH  | 0.8  |         | 0.8 |     | ns    |
| <sup>t</sup> DS  | 1.5  |         | 1.5 |     | ns    |
| <sup>t</sup> RCD | 22.5 |         | 25  |     | ns    |

\*CAS latency indicated in parentheses.

NOTE: 1. ACTIVE/READ or READ will output the contents of the row activated prior to the HCS. For this example, read burst length = 2, CAS latency = 3.

Com-code = 40h for PROGRAM, 20h for ERASE (see Truth Table 2a).
 Column address is "Don't Care" for ERASE operation.

4. DIN = D0h (ERASE CONFIRM) for ERASE operation.





## 86-PIN PLASTIC TSOP (400 MIL)



**NOTE:** 1. All dimensions in millimeters.

2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side.

## 64Mb: x16, x32 SYNCFLASH MEMORY



#### 90-BALL FBGA



- NOTE: 1. All dimensions in millimeters.
  - 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side.

#### **DATA SHEET DESIGNATION**

Advance: This data sheet contains initial descriptions of products still under development.



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992 Micron, the M logo, and SyncFlash are registered trademarks, and the Micron logo is a trademark of Micron Technology, Inc.



## 64Mb: x16, x32 SYNCFLASH MEMORY

## **REVISION HISTORY**

| Rev. 2, Advance                    |
|------------------------------------|
| • Removed -7 and -8E devices       |
|                                    |
| Original document, Rev. 1, Advance |