#### **MITSUBISHI MICROCOMPUTERS** ## 3850 Group (Spec. H) SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### DESCRIPTION The 3850 group (spec. H) is the 8-bit microcomputer based on the 740 family core technology. The 3850 group (spec. H) is designed for the household products and office automation equipment and includes serial I/O functions, 8-bit timer, and A-D converter. #### **FEATURES** | LAIUNLS | | |------------------------------------|-------------------------------------| | Basic machine-language instruction | tions 71 | | ● Minimum instruction execution to | ime 0.5 μs | | | (at 8 MHz oscillation frequency) | | <ul><li>Memory size</li></ul> | | | ROM | 8K to 32K bytes | | RAM | 512 to 1024 bytes | | ● Programmable input/output ports | s 34 | | Interrupts | 14 sources, 14 vectors | | ● Timers | 8-bit <b>X</b> 4 | | ● Serial I/O1 8-bit X | 1(UART or Clock-synchronized) | | ● Serial I/O2 | 8-bit X 1(Clock-synchronized) | | ● PWM | 8-bit X 1 | | • A-D converter | 10-bit × 5 channels | | Watchdog timer | 16-bit X 1 | | Clock generating circuit | Built-in 2 circuits | | | nator or quartz-crystal oscillator) | | ● Power source voltage | |----------------------------------------------------------------| | In high-speed mode 4.0 to 5.5 V | | (at 8 MHz oscillation frequency) | | In middle-speed mode 2.7 to 5.5 V | | (at 8 MHz oscillation frequency) | | In low-speed mode 2.7 to 5.5 V | | (at 32 kHz oscillation frequency) | | ●Power dissipation | | In high-speed mode34 mW | | (at 8 MHz oscillation frequency, at 5 V power source voltage) | | In low-speed mode | | (at 32 kHz oscillation frequency, at 3 V power source voltage) | | ●Operating temperature range20 to 85°C | #### **APPLICATION** Office automation equipment, FA equipment, Household products, Consumer electronics, etc. Fig. 1 M38503M4H-XXXFP/SP pin configuration #### **FUNCTIONAL BLOCK** Fig. 2 Functional block diagram #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **PIN DESCRIPTION** #### Table 1 Pin description | Pin | Name | Functions | | |----------------------------------------------|---------------|-------------------------------------------------------------------------------------|------------------------------------------------| | | ramo | | Function except a port function | | Vcc, Vss | Power source | •Apply voltage of 2.7 V – 5.5 V to Vcc, and 0 V to Vss. | | | CNVss | CNVss input | •This pin controls the operation mode of the chip. | | | 011103 | OIVV35 IIIput | Normally connected to Vss. | | | RESET | Reset input | •Reset input pin for active "L." | | | XIN | Clock input | •Input and output pins for the clock generating circuit. | | | AIN | Clock Input | Connect a ceramic resonator or quartz-crystal oscillator the oscillation frequency. | between the XIN and XOUT pins to se | | Xout | Clock output | •When an external clock is used, connect the clock sour pin open. | rce to the XIN pin and leave the XOUT | | P00/SIN2 | | •8-bit CMOS I/O port. | Serial I/O2 function pin | | P01/SOUT2 | | •I/O direction register allows each pin to be individually | | | P02/SCLK2 | I/O port P0 | programmed as either input or output. | | | P03/SRDY2 | | •CMOS compatible input level. | | | P04-P07 | | •CMOS 3-state output structure. | | | P10-P17 | I/O port P1 | •P10 to P17 (8 bits) are enabled to output large current fo | or LED drive. | | P20/XCOUT | | •8-bit CMOS I/O port. | Sub-clock generating circuit I/O | | P21/XCIN | | •I/O direction register allows each pin to be individually | pins (connect a resonator) | | P22 | 1/0 / 50 | programmed as either input or output. | | | P23 | I/O port P2 | •CMOS compatible input level. | | | P24/RxD | | •P20, P21, P24 to P27: CMOS3-state output structure. | Serial I/O1 function pin | | P25/TxD | | •P22, P23: N-channel open-drain structure. | | | P26/SCLK | | | | | P27/CNTR <sub>0</sub> /<br>SRDY <sub>1</sub> | | | Serial I/O1 function pin/ Timer X function pin | | DO-/ANI- | | •8-bit CMOS I/O port with the same function as port P0. | A-D converter input pin | | P30/AN0- | I/O port P3 | •CMOS compatible input level. | | | P34/AN4 | | •CMOS 3-state output structure. | | | P40/CNTR1 | | •8-bit CMOS I/O port with the same function as port P0. | Timer Y function pin | | P41/INT0 | I/O port P4 | •CMOS compatible input level. | Interrupt input pins | | P42/INT1 | | •CMOS 3-state output structure. | | | P43/INT2/SCMP2 | | | Interrupt input pin | | T 43/11NTZ/OCIVIPZ | | | SCMP2 output pin | | P44/INT3/PWM | | | Interrupt input pin | | F 44/11N I 3/P VVIVI | | | PWM output pin | #### **PART NUMBERING** Fig. 3 Part numbering #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **GROUP EXPANSION** Mitsubishi plans to expand the 3850 group (spec. H) as follows. #### **Memory Type** Support for mask ROM, One Time PROM, and flash memory versions. #### **Memory Size** | Flash memory size | 32 K bytes | |--------------------|-------------------| | One Time PROM size | 24 K bytes | | Mask ROM size | 8 K to 32 K bytes | | RAM size | 512 to 1 K bytes | #### **Packages** | 42P4B | 42-pin shrink plastic-molded DIP | |-----------|-------------------------------------------| | 42P2R-A/E | 42-pin plastic-molded SOP | | 42S1B-A | 42-pin shrink ceramic DIP (EPROM version) | Fig. 4 Memory expansion plan #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Currently planning products are listed below. Table 2 Support products As of Feb. 2000 | Product name | ROM size (bytes) ROM size for User in ( ) | RAM size (bytes) | Package | Remarks | |-----------------|-------------------------------------------|------------------|-----------|-------------------------------| | M38503M2H-XXXSP | 8192 | 540 | 42P4B | Mask ROM version | | M38503M2H-XXXFP | (8062) | 512 | 42P2R-A/E | Mask ROM version | | M38503M4H-XXXSP | 16384 | 540 | 424P4B | Mask ROM version | | M38503M4H-XXXFP | (16254) | 512 | 42P2R-A/E | Mask ROM version | | M38504M6-XXXSP | | 640 | 424P4B | Mask ROM version | | M38504E6-XXXSP | | | | One Time PROM version | | M388504E6SP | | | | One Time PROM version (blank) | | M388504E6SS | 24576<br>(24446) | | 42S1B-A | EPROM version | | M38504M6-XXXFP | (27740) | | | Mask ROM version | | M38504E6-XXXFP | | | | 42P2R-A/E | | M38504E6FP | | | | One Time PROM version (blank) | ## Table 3 3850 group (standard) and 3850 group (spec. H) corresponding products | 3850 group (standard) | 3850 group (spec. H) | |-----------------------|----------------------| | M38503M2-XXXFP/SP | M38503M2H-XXXFP/SP | | M38503M4-XXXFP/SP | M38503M4H-XXXFP/SP | | M38503E4-XXXFP/SP | M38504M6-XXXFP/SP | | M38503E4FP/SP | M38504E6-XXXFP/SP | | M38503E4SS | M38504E6FP/SP | | | M38504E6SS | | | M38507M8-XXXFP/SP | | | M38507F8FP/SP | | | | #### Table 4 Differences between 3850 group (standard) and 3850 group (spec. H) | | 3850 group (standard) | 3850 group (spec. H) | |--------------------|--------------------------------------------|---------------------------------------------| | Serial I/O | 1: Serial I/O (UART or Clock-synchronized) | 2: Serial I/O1 (UART or Clock-synchronized) | | | | Serial I/O2 (Clock-synchronized) | | A-D converter | Unserviceable in low-speed mode | Serviceable in low-speed mode | | Large current port | 5: P13–P17 | 8: P10–P17 | #### Notes on differences between 3850 group (standard) and 3850 group (spec. H) - (1) The absolute maximum ratings of 3850 group (spec. H) is smaller than that of 3850 group (standard). - •Power source voltage Vcc = −0.3 to 6.5 V - •CNVss input voltage $V_I = -0.3$ to Vcc +0.3 V - (2) The oscillation circuit constants of XIN-XOUT, XCIN-XCOUT may be some differences between 3850 group (standard) and 3850 group (spec. H). - (3) Do not write any data to the reserved area and the reserved bit. (Do not change the contents after rest.) - (4) Fix bit 3 of the CPU mode register to "1". - (5) Be sure to perform the termination of unused pins. ## FUNCTIONAL DESCRIPTION CENTRAL PROCESSING UNIT (CPU) The 3850 group (spec. H) uses the standard 740 Family instruction set. Refer to the table of 740 Family addressing modes and machine instructions or the 740 Family Software Manual for details on the instruction set. Machine-resident 740 Family instructions are as follows: The FST and SLW instructions cannot be used. The STP, WIT, MUL, and DIV instructions can be used. #### [Accumulator (A)] The accumulator is an 8-bit register. Data operations such as data transfer, etc., are executed mainly through the accumulator. #### [Index Register X (X)] The index register X is an 8-bit register. In the index addressing modes, the value of the OPERAND is added to the contents of register X and specifies the real address. #### [Index Register Y (Y)] The index register Y is an 8-bit register. In partial instruction, the value of the OPERAND is added to the contents of register Y and specifies the real address. #### [Stack Pointer (S)] The stack pointer is an 8-bit register used during subroutine calls and interrupts. This register indicates start address of stored area (stack) for storing registers during subroutine calls and interrupts. The low-order 8 bits of the stack address are determined by the contents of the stack pointer. The high-order 8 bits of the stack address are determined by the stack page selection bit. If the stack page selection bit is "0", the high-order 8 bits becomes "0016". If the stack page selection bit is "1", the high-order 8 bits becomes "0116" The operations of pushing register contents onto the stack and popping them from the stack are shown in Figure 6. Store registers other than those described in Figure 6 with program when the user needs them during interrupts or subroutine calls #### [Program Counter (PC)] The program counter is a 16-bit counter consisting of two 8-bit registers PCH and PCL. It is used to indicate the address of the next instruction to be executed. Fig. 5 740 Family CPU register structure Fig. 6 Register push and pop at interrupt generation and subroutine call Table 5 Push and pop instructions of accumulator or processor status register | | Push instruction to stack Pop instruction from s | | |---------------------------|--------------------------------------------------|-----| | Accumulator | PHA | PLA | | Processor status register | PHP | PLP | #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### [Processor status register (PS)] The processor status register is an 8-bit register consisting of 5 flags which indicate the status of the processor after an arithmetic operation and 3 flags which decide MCU operation. Branch operations can be performed by testing the Carry (C) flag, Zero (Z) flag, Overflow (V) flag, or the Negative (N) flag. In decimal mode, the Z, V, N flags are not valid. #### •Bit 0: Carry flag (C) The C flag contains a carry or borrow generated by the arithmetic logic unit (ALU) immediately after an arithmetic operation. It can also be changed by a shift or rotate instruction. #### •Bit 1: Zero flag (Z) The Z flag is set if the result of an immediate arithmetic operation or a data transfer is "0", and cleared if the result is anything other than "0". #### •Bit 2: Interrupt disable flag (I) The I flag disables all interrupts except for the interrupt generated by the BRK instruction. Interrupts are disabled when the I flag is "1". #### •Bit 3: Decimal mode flag (D) The D flag determines whether additions and subtractions are executed in binary or decimal. Binary arithmetic is executed when this flag is "0"; decimal arithmetic is executed when it is "1". Decimal correction is automatic in decimal mode. Only the ADC and SBC instructions can be used for decimal arithmetic. #### •Bit 4: Break flag (B) The B flag is used to indicate that the current interrupt was generated by the BRK instruction. The BRK flag in the processor status register is always "0". When the BRK instruction is used to generate an interrupt, the processor status register is pushed onto the stack with the break flag set to "1". #### •Bit 5: Index X mode flag (T) When the T flag is "0", arithmetic operations are performed between accumulator and memory. When the T flag is "1", direct arithmetic operations and direct data transfers are enabled between memory locations. #### •Bit 6: Overflow flag (V) The V flag is used during the addition or subtraction of one byte of signed data. It is set if the result exceeds +127 to -128. When the BIT instruction is executed, bit 6 of the memory location operated on by the BIT instruction is stored in the overflow flag. #### •Bit 7: Negative flag (N) The N flag is set if the result of an arithmetic operation or data transfer is negative. When the BIT instruction is executed, bit 7 of the memory location operated on by the BIT instruction is stored in the negative flag. Table 6 Set and clear instructions of each bit of processor status register | | C flag | Z flag | I flag | D flag | B flag | T flag | V flag | N flag | |-------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Set instruction | SEC | _ | SEI | SED | - | SET | _ | - | | Clear instruction | CLC | - | CLI | CLD | _ | CLT | CLV | - | #### [CPU Mode Register (CPUM)] 003B16 The CPU mode register contains the stack page selection bit, etc. The CPU mode register is allocated at address 003B16. Fig. 7 Structure of CPU mode register #### MEMORY Special Function Register (SFR) Area The Special Function Register area in the zero page contains control registers such as I/O ports and timers. #### **RAM** RAM is used for data storage and for stack area of subroutine calls and interrupts. #### **ROM** The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the rest is user area for storing programs. #### **Interrupt Vector Area** The interrupt vector area contains reset and interrupt vectors. #### Zero Page Access to this area with only 2 bytes is possible in the zero page addressing mode. #### **Special Page** Access to this area with only 2 bytes is possible in the special page addressing mode. Fig. 8 Memory map diagram | 000016 | Port P0 (P0) | 002016 | Prescaler 12 (PRE12) | |-------------------|-------------------------------------------|--------------------|----------------------------------------------| | 000116 | Port P0 direction register (P0D) | 002116 | Timer 1 (T1) | | 000216 | Port P1 (P1) | 002216 | Timer 2 (T2) | | 000316 | Port P1 direction register (P1D) | 002316 | Timer XY mode register (TM) | | 000416 | Port P2 (P2) | 002416 | Prescaler X (PREX) | | 000516 | Port P2 direction register (P2D) | 002516 | Timer X (TX) | | 000616 | Port P3 (P3) | 002616 | Prescaler Y (PREY) | | 000716 | Port P3 direction register (P3D) | 002716 | Timer Y (TY) | | 000816 | Port P4 (P4) | 002816 | Timer count source selection register (TCSS) | | 000916 | Port P4 direction register (P4D) | 002916 | | | 000A16 | | 002A <sub>16</sub> | | | 000B16 | | 002B <sub>16</sub> | Reserved * | | 000C16 | | 002C <sub>16</sub> | Reserved * | | 000D16 | | 002D16 | Reserved * | | 000E16 | | 002E16 | Reserved * | | 000F16 | | 002F16 | Reserved * | | 01016 | | 003016 | Reserved * | | 01116 | | 003116 | Reserved * | | 01216 | Reserved * | 003216 | | | 01316 | Reserved * | 003316 | | | 01416 | Reserved * | 003416 | A-D control register (ADCON) | | 01516 | Serial I/O2 control register 1 (SIO2CON1) | 003516 | A-D conversion low-order register (ADL) | | 01616 | Serial I/O2 control register 2 (SIO2CON2) | 003616 | A-D conversion high-order register (ADH) | | 01716 | Serial I/O2 register (SIO2) | 003716 | Reserved * | | 01816 | Transmit/Receive buffer register (TB/RB) | 003816 | MISRG | | 01916 | Serial I/O1 status register (SIOSTS) | 003916 | Watchdog timer control register (WDTCON) | | 01A16 | Serial I/O1 control register (SIOCON) | 003A <sub>16</sub> | Interrupt edge selection register (INTEDGE) | | 01B <sub>16</sub> | UART control register (UARTCON) | 003B <sub>16</sub> | CPU mode register (CPUM) | | 01C16 | Baud rate generator (BRG) | 003C <sub>16</sub> | Interrupt request register 1 (IREQ1) | | 01D16 | PWM control register (PWMCON) | 003D <sub>16</sub> | Interrupt request register 2 (IREQ2) | | 01E16 | PWM prescaler (PREPWM) | 003E <sub>16</sub> | Interrupt control register 1 (ICON1) | | 01F16 | PWM register (PWM) | 003F16 | Interrupt control register 2 (ICON2) | Fig. 9 Memory map of special function register (SFR) #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### I/O PORTS The I/O ports have direction registers which determine the input/output direction of each individual pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input port or output port. When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that bit, that pin becomes an output pin. If data is read from a pin which is set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to input are floating. If a pin set to input is written to, only the port output latch is written to and the pin remains floating. Table 5 I/O port function | Pin | Name | Input/Output | I/O Structure | Non-Port Function | Related SFRs | Ref.No. | | |-------------------------------------------------|---------|-------------------------------------|---------------------------------------------------------|------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------|------| | P00/SIN2<br>P01/SOUT2<br>P02/SCLK2<br>P03/SRDY2 | Port P0 | | CMOS compatible | Serial I/O2 function I/O | Serial I/O2 control register | (1)<br>(2)<br>(3)<br>(4) | | | P04-P07 | | | input level - CMOS 3-state output | | | | | | P10-P17 | Port P1 | | | | | (5) | | | P20/XCOUT<br>P21/XCIN | | | | Sub-clock generating circuit | CPU mode register | (6)<br>(7) | | | P22<br>P23 | Port P2 | | CMOS compatible input level N-channel open-drain output | | | (8) | | | P24/RxD<br>P25/TxD | | Input/output,<br>individual<br>bits | | Serial I/O1 function I/O | Serial I/O1 control register | (9)<br>(10) | | | P26/SCLK | | | | CMOS compatible input level | Serial I/O1 function I/O | Serial I/O1 control register | (11) | | P27/CNTR0/SRDY1 | | | | | Serial I/O1 function I/O Timer X function I/O | Serial I/O1 control<br>register<br>Timer XY mode register | (12) | | P30/AN0-<br>P34/AN4 | Port P3 | | CMOS 3-state output | A-D conversion input | A-D control register | (13) | | | P40/CNTR1 | | | | Timer Y function I/O | Timer XY mode register | (14) | | | P41/INT0<br>P42/INT1 | Port P4 | | | External interrupt input | Interrupt edge selection register | (15) | | | P43/INT2/SCMP2 | P011 P4 | | | External interrupt input<br>SCMP2 output | Interrupt edge selection register Serial I/O2 control register | (16) | | | P44/INT3/PWM | | | | External interrupt input PWM output | Interrupt edge selection register PWM control register | (17) | | Fig. 10 Port block diagram (1) Fig. 11 Port block diagram (2) Fig. 12 Port block diagram (3) #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **INTERRUPTS** Interrupts occur by 14 sources among 14 sources: six external, seven internal, and one software. #### **Interrupt Control** Each interrupt is controlled by an interrupt request bit, an interrupt enable bit, and the interrupt disable flag except for the software interrupt set by the BRK instruction. An interrupt occurs if the corresponding interrupt request and enable bits are "1" and the interrupt disable flag is "0". Interrupt enable bits can be set or cleared by software. Interrupt request bits can be cleared by software, but cannot be set by software. The BRK instruction cannot be disabled with any flag or bit. The I (interrupt disable) flag disables all interrupts except the BRK instruction interrupt. When several interrupts occur at the same time, the interrupts are received according to priority. #### **Interrupt Operation** By acceptance of an interrupt, the following operations are automatically performed: - The contents of the program counter and the processor status register are automatically pushed onto the stack. - 2. The interrupt disable flag is set and the corresponding interrupt request bit is cleared. - 3. The interrupt jump destination address is read from the vector table into the program counter. #### **■**Notes When the active edge of an external interrupt (INTo–INT3, CNTR0, CNTR1) is set, the corresponding interrupt request bit may also be set. Therefore, take the following sequence: - 1. Disable the interrupt - 2. Change the interrupt edge selection register (the timer XY mode register for CNTR<sub>0</sub> and CNTR<sub>1</sub>) - 3. Clear the interrupt request bit to "0" - 4. Accept the interrupt. #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Table 8 Interrupt vector addresses and priority | lata | Priority | Vector Addresses (Note 1) | | Interrupt Request | Damada | |-----------------------------|----------|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | Interrupt Source | | High | Low | Generating Conditions | Remarks | | Reset (Note 2) | 1 | FFFD16 | FFFC16 | At reset | Non-maskable | | INT <sub>0</sub> | 2 | FFFB16 | FFFA16 | At detection of either rising or falling edge of INTo input | External interrupt (active edge selectable) | | Reserved | 3 | FFF916 | FFF816 | Reserved | | | INT1 | 4 | FFF716 | FFF616 | At detection of either rising or falling edge of INT1 input | External interrupt (active edge selectable) | | INT2 | 5 | FFF516 | FFF416 | At detection of either rising or falling edge of INT2 input | External interrupt (active edge selectable) | | INT3/ Serial I/O2 | 6 | FFF316 | FFF216 | At detection of either rising or falling edge of INT3 input/ At completion of serial I/O2 data reception/transmission | External interrupt (active edge selectable) Switch by Serial I/O2/INT3 interrupt source bit | | Reserved | 7 | FFF116 | FFF016 | Reserved | | | Timer X | 8 | FFEF16 | FFEE16 | At timer X underflow | | | Timer Y | 9 | FFED16 | FFEC16 | At timer Y underflow | | | Timer 1 | 10 | FFEB16 | FFEA16 | At timer 1 underflow | STP release timer underflow | | Timer 2 | 11 | FFE916 | FFE816 | At timer 2 underflow | | | Serial I/O1 reception | 12 | FFE716 | FFE616 | At completion of serial I/O1 data reception | Valid when serial I/O1 is selected | | Serial I/O1<br>transmission | 13 | FFE516 | FFE416 | At completion of serial I/O1 transfer shift or when transmission buffer is empty | Valid when serial I/O1 is selected | | CNTR <sub>0</sub> | 14 | FFE316 | FFE216 | At detection of either rising or falling edge of CNTR0 input | External interrupt (active edge selectable) | | CNTR <sub>1</sub> | 15 | FFE116 | FFE016 | At detection of either rising or falling edge of CNTR1 input | External interrupt (active edge selectable) | | A-D converter | 16 | FFDF16 | FFDE16 | At completion of A-D conversion | | | BRK instruction | 17 | FFDD16 | FFDC16 | At BRK instruction execution | Non-maskable software interrupt | Notes 1: Vector addresses contain interrupt jump destination addresses. <sup>2:</sup> Reset function in the same way as an interrupt with the highest priority. Fig. 13 Interrupt control Fig. 14 Structure of interrupt-related registers #### **TIMERS** The 3850 group (spec. H) has four timers: timer X, timer Y, timer 1, and timer 2. The division ratio of each timer or prescaler is given by 1/(n+1), where n is the value in the corresponding timer or prescaler latch. All timers are count down. When the timer reaches "0016", an underflow occurs at the next count pulse and the corresponding timer latch is reloaded into the timer and the count is continued. When a timer underflows, the interrupt request bit corresponding to that timer is set to "1". Fig. 15 Structure of timer XY mode register Fig. 16 Structure of timer count source selection register #### **Timer 1 and Timer 2** The count source of prescaler 12 is the oscillation frequency which is selected by timer 12 count source selection bit. The output of prescaler 12 is counted by timer 1 and timer 2, and a timer underflow sets the interrupt request bit. #### Timer X and Timer Y Timer X and Timer Y can each select in one of four operating modes by setting the timer XY mode register. #### (1) Timer Mode The timer counts the count source selected by Timer count source selection bit. #### (2) Pulse Output Mode The timer counts the count source selected by Timer count source selection bit. Whenever the contents of the timer reach "0016", the signal output from the CNTR0 (or CNTR1) pin is inverted. If the CNTR0 (or CNTR1) active edge selection bit is "0", output begins at "H". If it is "1", output starts at "L". When using a timer in this mode, set the corresponding port P27 ( or port P40) direction register to output mode. #### (3) Event Counter Mode Operation in event counter mode is the same as in timer mode, except that the timer counts signals input through the CNTR<sub>0</sub> or CNTR<sub>1</sub> pin. When the CNTR0 (or CNTR1) active edge selection bit is "0", the rising edge of the CNTR0 (or CNTR1) pin is counted. When the CNTR0 (or CNTR1) active edge selection bit is "1", the falling edge of the CNTR0 (or CNTR1) pin is counted. #### (4) Pulse Width Measurement Mode If the CNTR0 (or CNTR1) active edge selection bit is "0", the timer counts the selected signals by the count source selection bit while the CNTR0 (or CNTR1) pin is at "H". If the CNTR0 (or CNTR1) active edge selection bit is "1", the timer counts it while the CNTR0 (or CNTR1) pin is at "L". The count can be stopped by setting "1" to the timer X (or timer Y) count stop bit in any mode. The corresponding interrupt request bit is set each time a timer underflows. #### **■**Note When switching the count source by the timer 12, X and Y count source bit, the value of timer count is altered in unconsiderable amount owing to generating of a thin pulses in the count input signals. Therefore, select the timer count source before set the value to the prescaler and the timer. Fig. 17 Block diagram of timer X, timer Y, timer 1, and timer 2 #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### SERIAL I/01 Serial I/O1 can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer is also provided for baud rate generation. #### (1) Clock Synchronous Serial I/O Mode Clock synchronous serial I/O mode can be selected by setting the serial I/O1 mode selection bit of the serial I/O1 control register (bit 6 of address 001A16) to "1". For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the TB/RB. Fig. 18 Block diagram of clock synchronous serial I/O1 Fig. 19 Operation of clock synchronous serial I/O1 function #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### (2) Asynchronous Serial I/O (UART) Mode Clock asynchronous serial I/O mode (UART) can be selected by clearing the serial I/O1 mode selection bit (b6) of the serial I/O1 control register to "0". Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical. The transmit and receive shift registers each have a buffer, but the two buffers have the same address in memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer register, and receive data is read from the receive buffer register. The transmit buffer register can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received. Fig. 20 Block diagram of UART serial I/O1 Fig. 21 Operation of UART serial I/O1 function ## [Transmit Buffer Register/Receive Buffer Register (TB/RB)] 001816 The transmit buffer register and the receive buffer register are located at the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0". #### [Serial I/O1 Status Register (SIOSTS)] 001916 The read-only serial I/O1 status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O1 function and various errors. Three of the flags (bits 4 to 6) are valid only in UART mode. The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer register is read. If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O1 status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O1 enable bit SIOE (bit 7 of the serial I/O1 control register) also clears all the status flags, including the error flags. Bits 0 to 6 of the serial I/O1 status register are initialized to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O1 control register has been set to "1", the transmit shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1". #### [Serial I/O1 Control Register (SIOCON)] 001A16 The serial I/O1 control register consists of eight control bits for the serial I/O1 function. #### [UART Control Register (UARTCON)] 001B16 The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer and one bit (bit 4) which is always valid and sets the output structure of the P25/TxD pin. #### [Baud Rate Generator (BRG)] 001C16 The baud rate generator determines the baud rate for serial transfer The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator. Fig. 22 Structure of serial I/O1 control registers #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### SERIAL I/O2 The serial I/O2 can be operated only as the clock synchronous type. As a synchronous clock for serial transfer, either internal clock or external clock can be selected by the serial I/O2 synchronous clock selection bit (b6) of serial I/O2 control register 1. The internal clock incorporates a dedicated divider and permits selecting 6 types of clock by the internal synchronous clock selection bits (b2, b1, b0) of serial I/O2 control register 1. Regarding SOUT2 and SCLK2 being output pins, either CMOS output format or N-channel open-drain output format can be selected by the P01/SOUT2, P02/SCLK2 P-channel output disable bit (b7) of serial I/O2 control register 1. When the internal clock has been selected, a transfer starts by a write signal to the serial I/O2 register (address 0017<sub>16</sub>). After completion of data transfer, the level of the Soutz pin goes to high impedance automatically but bit 7 of the serial I/O2 control register 2 is not set to "1" automatically. When the external clock has been selected, the contents of the serial I/O2 register is continuously sifted while transfer clocks are input. Accordingly, control the clock externally. Note that the Soutz pin does not go to high impedance after completion of data transfer. To cause the Sout2 pin to go to high impedance in the case where the external clock is selected, set bit 7 of the serial I/O2 control register 2 to "1" when Sclk2 is "H" after completion of data transfer. After the next data transfer is started (the transfer clock falls), bit 7 of the serial I/O2 control register 2 is set to "0" and the Sout2 pin is put into the active state. Regardless of the internal clock to external clock, the interrupt request bit is set after the number of bits (1 to 8 bits) selected by the optional transfer bit is transferred. In case of a fractional number of bits less than 8 bits as the last data, the received data to be stored in the serial I/O2 register becomes a fractional number of bits close to MSB if the transfer direction selection bit of serial I/O2 control register 1 is LSB first, or a fractional number of bits close to LSB if the said bit is MSB first. For the remaining bits, the previously received data is shifted. At transmit operation using the clock synchronous serial I/O, the SCMP2 signal can be output by comparing the state of the transmit pin SOUT2 with the state of the receive pin SIN2 in synchronization with a rise of the transfer clock. If the output level of the SOUT2 pin is equal to the input level to the SIN2 pin, "L" is output from the SCMP2 pin. If not, "H" is output. At this time, an INT2 interrupt request can also be generated. Select a valid edge by bit 2 of the interrupt edge selection register (address 003A16). ## [Serial I/O2 Control Registers 1, 2 (SIO2CON1 / SIO2CON2)] 001516, 001616 The serial I/O2 control registers 1 and 2 are containing various selection bits for serial I/O2 control as shown in Figure 23. Fig. 23 Structure of Serial I/O2 control registers 1, 2 Fig. 24 Block diagram of Serial I/O2 Fig. 25 Timing chart of Serial I/O2 Fig. 26 ScMP2 output operation #### **PULSE WIDTH MODULATION (PWM)** The 3850 group (spec. H) has a PWM function with an 8-bit resolution, based on a signal that is the clock input XIN or that clock input divided by 2. #### **Data Setting** The PWM output pin also functions as port P44. Set the PWM period by the PWM prescaler, and set the "H" term of output pulse by the PWM register. If the value in the PWM prescaler is n and the value in the PWM register is m (where n=0 to 255 and m=0 to 255): PWM period = $255 \times (n+1) / f(XIN)$ $= 31.875 \times (n+1) \mu s$ (when f(XIN) = 8 MHz, count source selection bit = "0") Output pulse "H" term = PWM period X m / 255 $= 0.125 \times (n+1) \times m \mu s$ (when f(XIN) = 8 MHz, count source selection bit = "0") #### **PWM Operation** When bit 0 (PWM enable bit) of the PWM control register is set to "1", operation starts by initializing the PWM output circuit, and pulses are output starting at an "H". If the PWM register or PWM prescaler is updated during PWM output, the pulses will change in the cycle after the one in which the change was made. Fig. 27 Timing of PWM period Fig. 28 Block diagram of PWM function Fig. 29 Structure of PWM control register Fig. 30 PWM output timing when PWM register or PWM prescaler is changed #### **■**Note The PWM starts after the PWM function enable bit is set to enable and "L" level is output from the PWM pin. The length of this "L" level output is as follows: $$\frac{n+1}{2 \cdot f(X_{IN})} \quad \text{sec} \quad \text{(Count source selection bit = 0, where n is the value set in the prescaler)}$$ $$\frac{n+1}{f(X_{IN})} \quad \text{sec} \quad \text{(Count source selection bit = 1, where n is the value set in the prescaler)}$$ #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER # A-D CONVERTER [A-D Conversion Registers (ADL, ADH)] 003516, 003616 The A-D conversion registers are read-only registers that store the result of an A-D conversion. Do not read these registers during an A-D conversion. #### [AD Control Register (ADCON)] 003416 The AD control register controls the A-D conversion process. Bits 0 to 2 select a specific analog input pin. Bit 4 indicates the completion of an A-D conversion. The value of this bit remains at "0" during an A-D conversion and changes to "1" when an A-D conversion ends. Writing "0" to this bit starts the A-D conversion. #### **Comparison Voltage Generator** The comparison voltage generator divides the voltage between AVss and VREF into 1024 and outputs the divided voltages. #### **Channel Selector** The channel selector selects one of ports P30/AN0 to P34/AN4 and inputs the voltage to the comparator. #### **Comparator and Control Circuit** The comparator and control circuit compare an analog input voltage with the comparison voltage, and the result is stored in the A-D conversion registers. When an A-D conversion is completed, the control circuit sets the A-D conversion completion bit and the A-D interrupt request bit to "1". Note that because the comparator consists of a capacitor coupling, set f(XIN) to 500 kHz or more during an A-D conversion. When the A-D converter is operated at low-speed mode, f(XIN) and f(XCIN) do not have the lower limit of frequency, because of the A-D converter has a built-in self-oscillation circuit. Fig. 31 Structure of AD control register Fig. 32 Structure of A-D conversion registers Fig. 33 Block diagram of A-D converter #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### WATCHDOG TIMER The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software run-away). The watchdog timer consists of an 8-bit watchdog timer L and an 8-bit watchdog timer H. #### Standard Operation of Watchdog Timer When any data is not written into the watchdog timer control register (address 003916) after reset, the watchdog timer is in the stop state. The watchdog timer starts to count down by writing an optional value into the watchdog timer control register (address 003916) and an internal reset occurs at an underflow of the watchdog timer H. Accordingly, programming is usually performed so that writing to the watchdog timer control register (address 003916) may be started before an underflow. When the watchdog timer control register (address 003916) is read, the values of the high-order 6 bits of the watchdog timer H, STP instruction disable bit, and watchdog timer H count source selection bit are read. #### Initial value of watchdog timer At reset or writing to the watchdog timer control register (address 003916), each watchdog timer H and L is set to "FF16." #### ●Watchdog timer H count source selection bit operation Bit 7 of the watchdog timer control register (address 003916) permits selecting a watchdog timer H count source. When this bit is set to "0", the count source becomes the underflow signal of watchdog timer L. The detection time is set to 131.072 ms at f(XIN) = 8 MHz frequency and 32.768 s at f(XCIN) = 32 kHz frequency. When this bit is set to "1", the count source becomes the signal divided by 16 for f(XIN) (or f(XCIN)). The detection time in this case is set to 512 $\mu$ s at f(XIN) = 8 MHz frequency and 128 ms at f(XCIN) = 32 kHz frequency. This bit is cleared to "0" after reset. #### Operation of STP instruction disable bit Bit 6 of the watchdog timer control register (address 003916) permits disabling the STP instruction when the watchdog timer is in operation When this bit is "0", the STP instruction is enabled. When this bit is "1", the STP instruction is disabled, once the STP instruction is executed, an internal reset occurs. When this bit is set to "1", it cannot be rewritten to "0" by program. This bit is cleared to "0" after reset. Fig. 34 Block diagram of Watchdog timer Fig. 35 Structure of Watchdog timer control register #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **RESET CIRCUIT** To reset the microcomputer, $\overline{RESET}$ pin must be held at an "L" level for 2 $\mu s$ or more. Then the $\overline{RESET}$ pin is returned to an "H" level (the power source voltage must be between 2.7 V and 5.5 V, and the oscillation must be stable), reset is released. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte). Make sure that the reset input voltage is less than 0.54 V for Vcc of 2.7 V. Fig. 36 Reset circuit example Fig. 37 Reset sequence | | | Address | Register contents | | Address Register contents | | | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|--------------------------------------------------|-----------------------------------|--|--|--|--| | (1) | Port P0 (P0) | 000016 | 0016 | (34) MISRG | 003816 0016 | | | | | | (2) | Port P0 direction register (P0D) | 000116 | 0016 | (35) Watchdog timer control register (WDTCON) | 003916 0 0 1 1 1 1 1 1 | | | | | | (3) | Port P1 (P1) | 000216 | 0016 | (36) Interrupt edge selection register (INTEDGE) | 003A16 0016 | | | | | | (4) | Port P1 direction register (P1D) | 000316 | 0016 | (37) CPU mode register (CPUM) | 003B16 0 1 0 0 1 0 0 0 | | | | | | (5) | Port P2 (P2) | 000416 | 0016 | (38) Interrupt request register 1 (IREQ1) | 003C16 0016 | | | | | | (6) | Port P2 direction register (P2D) | 000516 | 0016 | (39) Interrupt request register 2 (IREQ2) | 003D16 0016 | | | | | | (7) | Port P3 (P3) | 000616 | 0016 | (40) Interrupt control register 1 (ICON1) | 003E16 0016 | | | | | | (8) | Port P3 direction register (P3D) | 000716 | 0016 | (41) Interrupt control register 2 (ICON2) | 003F16 0016 | | | | | | (9) | Port P4 (P4) | 000816 | 0016 | (42) Processor status register | (PS) XXXXXXXXXX | | | | | | (10) | Port P4 direction register (P4D) | 000916 | 0016 | (43) Program counter | (PCH) FFFD <sub>16</sub> contents | | | | | | (11) | Serial I/O2 control register 1 (SIO2CON1) | 001516 | 0016 | | (PCL) FFFC <sub>16</sub> contents | | | | | | (12) | Serial I/O2 control register 2 (SIO2CON2) | 001616 | 00000111 | | | | | | | | (13) | Serial I/O2 register (SIO2) | 001716 | xxxxxxxxx | | | | | | | | (14) | Transmit/Receive buffer register (TB/RB) | 001816 | x x x x x x x | | | | | | | | (15) | Serial I/O1 status register (SIOSTS) | 001916 | 100000000 | | | | | | | | (16) | Serial I/O1 control register (SIOCON) | 001A <sub>16</sub> [ | 0016 | | | | | | | | (17) | UART control register (UARTCON) | 001B <sub>16</sub> | 1 1 1 0 0 0 0 0 | | | | | | | | (18) | Baud rate generator (BRG) | 001C <sub>16</sub> | X X X X X X X | | | | | | | | (19) | PWM control register (PWMCON) | 001D <sub>16</sub> | 0016 | | | | | | | | (20) | PWM prescaler (PREPWM) | 001E <sub>16</sub> | x x x x x x x x | | | | | | | | (21) | PWM register (PWM) | 001F <sub>16</sub> [ | x x x x x x x | | | | | | | | (22) | Prescaler 12 (PRE12) | 002016 | FF16 | | | | | | | | (23) | Timer 1 (T1) | 002116 | 0116 | | | | | | | | (24) | Timer 2 (T2) | 002216 | 0016 | | | | | | | | (25) | Timer XY mode register (TM) | 002316 | 0016 | | | | | | | | (26) | Prescaler X (PREX) | 002416 | FF16 | | | | | | | | (27) | Timer X (TX) | 002516 | FF16 | | | | | | | | (28) | Prescaler Y (PREY) | 002616 | FF16 | | | | | | | | (29) | Timer Y (TY) | 002716 | FF16 | | | | | | | | (30) | Timer count source selection register (TCSS) | 002816 | 0016 | | | | | | | | (31) | A-D control register (ADCON) | | 00010000 | | | | | | | | | A-D conversion low-order register (ADL) | | XXXXXXXX | | | | | | | | (33) | A-D conversion high-order register (ADH) | 003616 | 000000XX | | | | | | | | Note | Note: X: Not fixed Since the initial values for other than above mentioned registers and RAM contents are indefinite at reset, they must be set. | | | | | | | | | Fig. 38 Internal status at reset #### **CLOCK GENERATING CIRCUIT** The 3850 group (spec. H) has two built-in oscillation circuits. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT (XCIN and XCOUT). Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. However, an external feed-back resistor is needed between XCIN and XCOUT. Immediately after power on, only the XIN oscillation circuit starts oscillating, and XCIN and XCOUT pins function as I/O ports. ## Frequency Control (1) Middle-speed mode The internal clock $\phi$ is the frequency of XIN divided by 8. After reset, this mode is selected. #### (2) High-speed mode The internal clock $\phi$ is half the frequency of XIN. #### (3) Low-speed mode The internal clock $\phi$ is half the frequency of XCIN. #### ■Note If you switch the mode between middle/high-speed and low-speed, stabilize both XIN and XCIN oscillations. The sufficient time is required for the sub-clock to stabilize, especially immediately after power on and at returning from the stop mode. When switching the mode between middle/high-speed and low-speed, set the frequency on condition that f(XIN) > 3•f(XCIN). #### (4) Low power dissipation mode The low power consumption operation can be realized by stopping the main clock XIN in low-speed mode. To stop the main clock, set bit 5 of the CPU mode register to "1." When the main clock XIN is restarted (by setting the main clock stop bit to "0"), set sufficient time for oscillation to stabilize. The sub-clock XCIN-XCOUT oscillating circuit can not directly input clocks that are generated externally. Accordingly, make sure to cause an external resonator to oscillate. ## Oscillation Control (1) Stop mode If the STP instruction is executed, the internal clock $\phi$ stops at an "H" level, and XIN and XCIN oscillation stops. When the oscillation stabilizing time set after STP instruction released bit is "0," the prescaler 12 is set to "FF16" and timer 1 is set to "0116." When the oscillation stabilizing time set after STP instruction released bit is "1," set the sufficient time for oscillation of used oscillator to stabilize since nothing is set to the prescaler 12 and timer 1. Either XIN or XCIN divided by 16 is input to the prescaler 12 as count source. Oscillator restarts when an external interrupt is received, but the internal clock $\phi$ is not supplied to the CPU (remains at "H") until timer 1 underflows. The internal clock $\phi$ is supplied for the first time, when timer 1 underflows. This ensures time for the clock oscillation using the ceramic resonators to be stabilized. When the oscillator is restarted by reset, apply "L" level to the RESET pin until the oscillation is stable since a wait time will not be generated. #### (2) Wait mode If the WIT instruction is executed, the internal clock $\phi$ stops at an "H" level, but the oscillator does not stop. The internal clock $\varphi$ restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted. To ensure that the interrupts will be received to release the STP or WIT state, their interrupt enable bits must be set to "1" before executing of the STP or WIT instruction. When releasing the STP state, the prescaler 12 and timer 1 will start counting the clock XIN divided by 16. Accordingly, set the timer 1 interrupt enable bit to "0" before executing the STP instruction. #### ■Note When using the oscillation stabilizing time set after STP instruction released bit set to "1", evaluate time to stabilize oscillation of the used oscillator and set the value to the timer 1 and prescaler 12. Fig. 39 Ceramic resonator circuit Fig. 40 External clock input circuit #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### [MISRG (MISRG)] 003816 MISRG consists of three control bits (bits 1 to 3) for middle-speed mode automatic switch and one control bit (bit 0) for oscillation stabilizing time set after STP instruction released. By setting the middle-speed mode automatic switch start bit to "1" while operating in the low-speed mode and setting the middle-speed mode automatic switch set bit to "1", XIN oscillation automatically starts and the mode is automatically switched to the middle-speed mode. Fig. 41 Structure of MISRG Fig. 42 System clock generating circuit block diagram (Single-chip mode) - 2: The all modes can be switched to the stop mode or the wait mode and return to the source mode when the stop mode or the wait mode is ended. - 3: Timer operates in the wait mode. - 4: When bit 0 of MISRG is "0" and the stop mode is ended, a delay of approximately 1 ms occurs by connecting timer 1 in middle/high-speed mode. - ${\bf 5}$ : When bit 0 of MISRG is "0" and the stop mode is ended, the following is performed. - (1) After the clock is restarted, a delay of approximately 256 ms occurs in low-speed mode if Timer 12 count source selection bit is "0". - (2) After the clock is restarted, a delay of approximately 16 ms occurs in low-speed mode if Timer 12 count source selection bit is "1". - 6: Wait until oscillation stabilizes after oscillating the main clock XIN before the switching from the low-speed mode to middle/high-speed mode. - 7: The example assumes that 8 MHz is being applied to the XIN pin and 32 kHz to the XCIN pin. f indicates the internal clock. Fig. 43 State transitions of system clock #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER # NOTES ON PROGRAMMING Processor Status Register The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1." After a reset, initialize flags which affect program execution. In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations. #### Interrupts The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction. #### **Decimal Calculations** - To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction. - In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid. #### **Timers** If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1). ### **Multiplication and Division Instructions** - The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction. - The execution of these instructions does not change the contents of the processor status register. #### **Ports** The contents of the port direction registers cannot be read. The following cannot be used: - The data transfer instruction (LDA, etc.) - The operation instruction when the index X mode flag (T) is "1" - The addressing mode which uses the value of a direction register as an index - The bit-test instruction (BBC or BBS, etc.) to a direction register - The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register. Use instructions such as LDM and STA, etc., to set the port direction registers. #### Serial I/O In clock synchronous serial I/O, if the receive side is using an external clock and it is to output the $\overline{\text{SRDY1}}$ signal, set the transmit enable bit, the receive enable bit, and the $\overline{\text{SRDY1}}$ output enable bit to "1." Serial I/O1 continues to output the final bit from the TxD pin after transmission is completed. SOUT2 pin for serial I/O2 goes to high impedance after transmission is completed. When an external clock is used as synchronous clock in serial I/O1 or serial I/O2, write transmission data to the transmit buffer register or serial I/O2 register while the transfer clock is "H." #### **A-D Converter** The comparator uses capacitive coupling amplifier whose charge will be lost if the clock frequency is too low. Therefore, make sure that f(XIN) in the middle/high-speed mode is at least on 500 kHz during an A-D conversion. Do not execute the STP or WIT instruction during an A-D conversion #### Instruction Execution Time The instruction execution time is obtained by multiplying the frequency of the internal clock $\phi$ by the number of cycles needed to execute an instruction. The number of cycles required to execute an instruction is shown in the list of machine instructions. The frequency of the internal clock $\varphi$ is half of the XIN frequency in high-speed mode. ## NOTES ON USAGE Differences between 3850 group (standard) and 3850 group (spec. H) - (1) The absolute maximum ratings of 3850 group (spec. H) is smaller than that of 3850 group (standard). - •Power source voltage Vcc = −0.3 to 6.5 V - •CNVss input voltage V<sub>I</sub> = −0.3 to Vcc +0.3 V - (2) The oscillation circuit constants of XIN-XOUT, XCIN-XCOUT may be some differences between 3850 group (standard) and 3850 group (spec. H). - (3) Do not write any data to the reserved area and the reserved bit. (Do not change the contents after rest.) - (4) Fix bit 3 of the CPU mode register to "1". - (5) Be sure to perform the termination of unused pins. ## **Handling of Source Pins** In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin) and between power source pin (Vcc pin) and analog power source input pin (AVss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01 $\mu\text{F}{-}0.1\mu\text{F}$ is recommended. ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## **ELECTRICAL CHARACTERISTICS** Table 7 Absolute maximum ratings | Symbol | Parameter | Conditions | Ratings | Unit | |--------|----------------------------------------------------------------------------|-----------------------------------------------------------------|------------------|------| | Vcc | Power source voltage | | -0.3 to 6.5 | V | | Vı | Input voltage P00–P07, P10–P17, P20, P21, P24–P27, P30–P34, P40–P44, VREF | | -0.3 to Vcc +0.3 | V | | VI | Input voltage P22, P23 | All walte are and based on Moo | -0.3 to 5.8 | V | | VI | Input voltage RESET, XIN | All voltages are based on Vss. Output transistors are cut off. | -0.3 to Vcc +0.3 | V | | VI | Input voltage CNVss | | -0.3 to Vcc +0.3 | V | | Vo | Output voltage P00-P07, P10-P17, P20, P21, P24-P27, P30-P34, P40-P44, XOUT | | -0.3 to Vcc +0.3 | V | | Vo | Output voltage P22, P23 | | -0.3 to 5.8 | V | | Pd | Power dissipation | Ta = 25 °C | 1000 (Note) | mW | | Topr | Operating temperature | | -20 to 85 | °C | | Tstg | Storage temperature | 1 | -40 to 125 | °C | Note: The rating becomes 300mW at the 42P2R-A/E package. Table 8 Recommended operating conditions (1) (VCC = 2.7 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | | Limits | | | Unit | |--------------------------|---------------------------------|----------------------------------------------------|--------|------|---------|-------| | Symbol | | Farameter | Min. | Тур. | Max. | Ullit | | Vcc | Power source voltage | B MHz (high-speed mode) | 4.0 | 5.0 | 5.5 | V | | VCC | | 3 MHz (middle-speed mode), 4 MHz (high-speed mode) | 2.7 | 5.0 | 5.5 | V | | Vss | Power source voltage | | | 0 | | V | | VREF | A-D convert reference voltage | ge | 2.0 | | Vcc | V | | AVss | Analog power source voltag | е | | 0 | | V | | VIA | Analog input voltage | AN0-AN4 | AVss | | Vcc | V | | VIH | "H" input voltage | P00-P07, P10-P17, P20-P27, P30-P34, P40-P44 | 0.8Vcc | | Vcc | V | | VIH | "H" input voltage | RESET, XIN, CNVss | 0.8Vcc | | Vcc | V | | VIL | "L" input voltage | P00-P07, P10-P17, P20-P27, P30-P34, P40-P44 | 0 | | 0.2Vcc | V | | VIL | "L" input voltage | RESET, CNVss | 0 | | 0.2Vcc | V | | VIL | "L" input voltage | XIN | 0 | | 0.16Vcc | V | | $\Sigma$ IOH(peak) | "H" total peak output curren | t P00–P07, P10–P17, P30–P34 <b>(Note)</b> | | | -80 | mA | | ΣIOH(peak) | "H" total peak output curren | t P20, P21, P24–P27, P40–P44 <b>(Note)</b> | | | -80 | mA | | $\Sigma$ IOL(peak) | "L" total peak output current | (Note) P00–P07, P30–P34 | | | 80 | mA | | $\Sigma$ IOL(peak) | "L" total peak output current | (Note) P10–P17 | | | 120 | mA | | $\Sigma$ IOL(peak) | "L" total peak output current | P20-P27,P40-P44 <b>(Note)</b> | | | 80 | mA | | $\Sigma$ IOH(avg) | "H" total average output cur | rent P00–P07, P10–P17, P30–P34 <b>(Note)</b> | | | -40 | mA | | $\Sigma$ IOH(avg) | "H" total average output cur | rent P20, P21, P24–P27, P40–P44 <b>(Note)</b> | | | -40 | mA | | $\Sigma$ IOL(avg) | "L" total average output curren | nt (Note) P00–P07, P30–P34 | | | 40 | mA | | $\Sigma$ IOL(avg) | "L" total average output curren | at <b>(Note)</b> P10–P17 | | | 60 | mA | | $\Sigma \text{IOL(avg)}$ | "L" total average output curr | rent P20-P27,P40-P44 ( <b>Note</b> ) | | | 40 | mA | Note: The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents. ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## Table 9 Recommended operating conditions (2) (Vcc = 2.7 to 5.5 V, $T_a$ = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | | Limits | | | Unit | |-----------|-------------------------------------|----------------------------------------------------------------|--------|------|------------|------| | Symbol | | Farameter | | Тур. | Max. | Oill | | IOH(peak) | "H" peak output current | P00–P07, P10–P17, P20, P21, P24–P27, P30–P34, P40–P44 (Note 1) | | | -10 | mA | | IOL(peak) | "L" peak output current (Note 1) | P00-P07, P20-P27, P30-P34, P40-P44 | | | 10 | mA | | IOL(peak) | "L" peak output current (Note 1) | P10–P17 | | | 20 | mA | | IOH(avg) | "H" average output current | P00–P07, P10–P17, P20, P21, P24–P27, P30–P34, P40–P44 (Note 2) | | | <b>-</b> 5 | mA | | IOL(avg) | "L" average output current (Note 2) | P00-P07, P20-P27, P30-P34, P40-P44 | | | 5 | mA | | IOL(avg) | "L" average output current (Note 2) | P10–P17 | | | 15 | mA | | f(XIN) | Internal clock oscillation frequer | ncy (VCC = 4.0 to 5.5V) (Note 3) | | | 8 | MHz | | f(XIN) | Internal clock oscillation frequer | ncy (VCC = 2.7 to 5.5V) (Note 3) | | | 4 | MHz | Notes 1: The peak output current is the peak current flowing in each port. <sup>2:</sup> The average output current IoL(avg), IoH(avg) are average value measured over 100 ms. <sup>3:</sup> When the oscillation frequency has a duty cycle of 50%. ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Table 10 Electrical characteristics (1) (Vcc = 2.7 to 5.5 V, Vss = 0 V, $T_a = -20$ to 85 °C, unless otherwise noted) | | Parameter | Test conditions | | Limits | | | | |---------|-------------------------------------------------------------------------|----------------------------------|---------|--------|------|------|--| | Symbol | | | Min. | Тур. | Max. | Unit | | | Voн | "H" output voltage<br>P00-P07, P10-P17, P20, P21, | IOH = -10 mA<br>VCC = 4.0-5.5 V | Vcc-2.0 | | | V | | | | P24–P27, P30–P34, P40–P44 (Note) | IOH = -1.0 mA<br>VCC = 2.7-5.5 V | Vcc-1.0 | | | V | | | VoL | "L" output voltage<br>P00–P07, P20–P27, P30–P34, | IOL = 10 mA<br>VCC = 4.0-5.5 V | | | 2.0 | V | | | | P40-P44 | IOL = 1.0 mA<br>VCC = 2.7-5.5 V | | | 1.0 | V | | | VoL | "L" output voltage<br>P10-P17 | IOL = 20 mA<br>VCC = 4.0–5.5 V | | | 2.0 | V | | | | | IOL = 10 mA<br>VCC = 2.7–5.5 V | | | 1.0 | V | | | VT+-VT- | Hysteresis CNTR0, CNTR1, INT0-INT3 | | | 0.4 | | V | | | VT+-VT- | Hysteresis<br>RxD, Sclk | | | 0.5 | | V | | | VT+-VT- | Hysteresis RESET | | | 0.5 | | V | | | lін | "H" input current P00-P07, P10-P17, P20, P21, P24-P27, P30-P34, P40-P44 | VI = VCC | | | 5.0 | μΑ | | | lін | "H" input current RESET, CNVss | VI = VCC | | | 5.0 | μΑ | | | lін | "H" input current XIN | VI = VCC | | 4 | | μА | | | liL | "L" input current P00-P07, P10-P17, P20-P27 P30-P34, P40-P44 | VI = VSS | | | -5.0 | μΑ | | | lıL | "L" input current RESET, CNVss | VI = VSS | | | -5.0 | μА | | | lıL | "L" input current XIN | VI = VSS | | -4 | | μΑ | | | VRAM | RAM hold voltage | When clock stopped | 2.0 | | 5.5 | V | | Note: P25 is measured when the P25/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0". Table 11 Electrical characteristics (2) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | 0 1 1 | Complete | | | Limits | | | | |--------|----------------------|---------------------------------------------------------------------------------------------------------|------|--------|------|------|--| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | | | | High-speed mode f(XIN) = 8 MHz f(XCIN) = 32.768 kHz Output transistors "off" | | 6.8 | 13 | mA | | | | | High-speed mode f(XIN) = 8 MHz (in WIT state) f(XCIN) = 32.768 kHz Output transistors "off" | | 1.6 | | mA | | | | | Low-speed mode f(XIN) = stopped f(XCIN) = 32.768 kHz Output transistors "off" | | 60 | 200 | μΑ | | | | | Low-speed mode f(XIN) = stopped f(XCIN) = 32.768 kHz (in WIT state Output transistors "off" | te) | 20 | 40 | μА | | | Icc | Power source current | Low-speed mode (Vcc = 3 V) $f(XIN) = stopped$ $f(XCIN) = 32.768 \text{ kHz}$ Output transistors "off" | | 20 | 55 | μА | | | | | Low-speed mode (Vcc = 3 V) f(XIN) = stopped f(XCIN) = 32.768 kHz (in WIT state Output transistors "off" | te) | 5.0 | 10.0 | μΑ | | | | | Middle-speed mode f(XIN) = 8 MHz f(XCIN) = stopped Output transistors "off" | | 4.0 | 7.0 | mA | | | | | Middle-speed mode f(XIN) = 8 MHz (in WIT state) f(XCIN) = stopped Output transistors "off" | | 1.5 | | mA | | | | | Increment when A-D conversion executed f(XIN) = 8 MHz | is | 800 | | μΑ | | | | | All oscillation stopped Ta = 25 | °C | 0.1 | 1.0 | μА | | | | | (in STP state) Output transistors "off" Ta = 85 | °C | | 10 | μА | | ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### Table 12 A-D converter characteristics (Vcc = 2.7 to 5.5 V, Vss = AVss = 0 V, $T_a = -20$ to 85 °C, $f(X_{IN}) = 8$ MHz, unless otherwise noted) | Cumbal | Parameter | | Test conditions | | Unit | | | |---------|---------------------------------------|-------------|---------------------------------------|------|------|------|----------| | Symbol | Parameter | | rest conditions | Min. | Тур. | Max. | Unit | | _ | Resolution | | | | | 10 | bit | | _ | Absolute accuracy (excluding quantiza | tion error) | | | | ±4 | LSB | | tCONV | Conversion time | | High-speed mode,<br>Middle-speed mode | | | 61 | 2tc(XIN) | | | | | Low-speed mode | | 40 | | μs | | RLADDER | Ladder resistor | | | | 35 | | kΩ | | IVREF | Reference power source input current | VREF "on" | VREF = 5.0 V | 50 | 150 | 200 | μΑ | | | | VREF "off" | | | | 5.0 | | | II(AD) | A-D port input current | | | | 0.5 | 5.0 | μΑ | ## **TIMING REQUIREMENTS** Table 13 Timing requirements (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Courselle al | Parameter | | Limits | | | | |-----------------|-------------------------------------------------------------|------|--------|------|------|--| | Symbol | | Min. | Тур. | Max. | Unit | | | tw(RESET) | Reset input "L" pulse width | 2 | | | μs | | | tc(XIN) | External clock input cycle time | 125 | | | ns | | | twh(XIN) | External clock input "H" pulse width | 50 | | | ns | | | tWL(XIN) | External clock input "L" pulse width | 50 | | | ns | | | tc(CNTR) | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time | 200 | | | ns | | | twh(CNTR) | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse width | 80 | | | ns | | | twL(CNTR) | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse width | 80 | | | ns | | | twh(INT) | INTo to INT3 input "H" pulse width | 80 | | | ns | | | twL(INT) | INTo to INT3 input "L" pulse width | 80 | | | ns | | | tc(Sclk1) | Serial I/O1 clock input cycle time (Note) | 800 | | | ns | | | twh(Sclk1) | Serial I/O1 clock input "H" pulse width (Note) | 370 | | | ns | | | tWL(SCLK1) | Serial I/O1 clock input "L" pulse width (Note) | 370 | | | ns | | | tsu(RxD-SCLK1) | Serial I/O1 input setup time | 220 | | | ns | | | th(SCLK1-RxD) | Serial I/O1 input hold time | 100 | | | ns | | | tC(SCLK2) | Serial I/O2 clock input cycle time | 1000 | | | ns | | | tWH(SCLK2) | Serial I/O2 clock input "H" pulse width | 400 | | | ns | | | tWL(SCLK2) | Serial I/O2 clock input "L" pulse width | 400 | | | ns | | | tsu(SIN2-SCLK2) | Serial I/O2 clock input setup time | 200 | | | ns | | | th(SCLK2-SIN2) | Serial I/O2 clock input hold time | 200 | | | ns | | **Note**: When f(XIN) = 8 MHz and bit 6 of address 001A16 is "1" (clock synchronous). Divide this value by four when f(XIN) = 8 MHz and bit 6 of address 001A16 is "0" (UART). Table 14 Timing requirements (2) (VCC = 2.7 to 5.5 V, Vss = 0 V, $T_a$ = -20 to 85 °C, unless otherwise noted) | Cumbal | Dorometer | Limits | | | | |-----------------|-------------------------------------------------------------|--------|------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tw(RESET) | Reset input "L" pulse width | 2 | | | μs | | tc(XIN) | External clock input cycle time | 250 | | | ns | | twh(XIN) | External clock input "H" pulse width | 100 | | | ns | | twL(XIN) | External clock input "L" pulse width | 100 | | | ns | | tc(CNTR) | CNTRo, CNTR1 input cycle time | 500 | | | ns | | twn(CNTR) | CNTRo, CNTR1 input "H" pulse width | 230 | | | ns | | twL(CNTR) | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse width | 230 | | | ns | | twh(INT) | INTo to INT3 input "H" pulse width | 230 | | | ns | | twL(INT) | INTo to INT3 input "L" pulse width | 230 | | | ns | | tc(SclK1) | Serial I/O1 clock input cycle time (Note) | 2000 | | | ns | | tWH(SCLK1) | Serial I/O1 clock input "H" pulse width (Note) | 950 | | | ns | | tWL(SCLK1) | Serial I/O1 clock input "L" pulse width (Note) | 950 | | | ns | | tsu(RxD-SCLK1) | Serial I/O1 input setup time | 400 | | | ns | | th(SCLK1-RxD) | Serial I/O1 input hold time | 200 | | | ns | | tc(Sclk2) | Serial I/O2 clock input cycle time | 2000 | | | ns | | tWH(SCLK2) | Serial I/O2 clock input "H" pulse width | 950 | | | ns | | tWL(SCLK2) | Serial I/O2 clock input "L" pulse width | 950 | | | ns | | tsu(SIN2-SCLK2) | Serial I/O2 clock input setup time | 400 | | | ns | | th(SCLK2-SIN2) | Serial I/O2 clock input hold time | 300 | | | ns | **Note:** When f(XIN) = 4 MHz and bit 6 of address 001A16 is "1" (clock synchronous). Divide this value by four when f(XIN) = 4 MHz and bit 6 of address 001A16 is "0" (UART). ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Table 15 Switching characteristics (1) ### (VCC = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | Test conditions | Limits | | | Unit | |------------------|------------------------------------------|-----------------|-----------------|------|------|-------| | Symbol | Faiailletei | Test conditions | Min. | Тур. | Max. | Offic | | twh (Sclk1) | Serial I/O1 clock output "H" pulse width | | tc(SclK1)/2-30 | | | ns | | tWL (SCLK1) | Serial I/O1 clock output "L" pulse width | Fig.44 | tc(SclK1)/2-30 | | | ns | | td (SCLK1-TXD) | Serial I/O1 output delay time (Note 1) | | | | 140 | ns | | tv (SCLK1-TXD) | Serial I/O1 output valid time (Note 1) | | -30 | | | ns | | tr (SCLK1) | Serial I/O1 clock output rising time | | | | 30 | ns | | tf (SCLK1) | Serial I/O1 clock output falling time | | | | 30 | ns | | twh (Sclk2) | Serial I/O2 clock output "H" pulse width | | tc(Sclk2)/2-160 | | | ns | | tWL (SCLK2) | Serial I/O2 clock output "L" pulse width | | tc(Sclk2)/2-160 | | | ns | | td (SCLK2-SOUT2) | Serial I/O2 output delay time (Note 2) | | | | 200 | ns | | tv (SCLK2-SOUT2) | Serial I/O2 output valid time (Note 2) | | 0 | | | ns | | tf (SCLK2) | Serial I/O2 clock output falling time | | | | 30 | ns | | tr (CMOS) | CMOS output rising time (Note 3) | | | 10 | 30 | ns | | tf (CMOS) | CMOS output falling time (Note 3) | | | 10 | 30 | ns | Notes 1: When the P25/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0". ### Table 16 Switching characteristics (2) ### (VCC = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Cumbal | Parameter | Took oon ditions | Limits | | | Unit | |------------------|------------------------------------------|------------------|-----------------|------|------|------| | Symbol | | Test conditions | Min. | Тур. | Max. | Unit | | twh (Sclk1) | Serial I/O1 clock output "H" pulse width | | tc(SclK1)/2-50 | | | ns | | twl (Sclk1) | Serial I/O1 clock output "L" pulse width | Fig.44 | tc(SclK1)/2-50 | | | ns | | td (SCLK1-TXD) | Serial I/O1 output delay time (Note 1) | | | | 350 | ns | | tv (SCLK1-TXD) | Serial I/O1 output valid time (Note 1) | | -30 | | | ns | | tr (SCLK1) | Serial I/O1 clock output rising time | | | | 50 | ns | | tf (SCLK1) | Serial I/O1 clock output falling time | | | | 50 | ns | | tWH (SCLK2) | Serial I/O2 clock output "H" pulse width | | tc(Sclk2)/2-240 | | | ns | | tWL (SCLK2) | Serial I/O2 clock output "L" pulse width | | tc(Sclk2)/2-240 | | | ns | | td (SCLK2-SOUT2) | Serial I/O2 output delay time (Note 2) | | | | 400 | ns | | tv (SCLK2-SOUT2) | Serial I/O2 output valid time (Note 2) | | 0 | | | ns | | tf (SCLK2) | Serial I/O2 clock output falling time | | | | 50 | ns | | tr (CMOS) | CMOS output rising time (Note 3) | | | 20 | 50 | ns | | tf (CMOS) | CMOS output falling time (Note 3) | | | 20 | 50 | ns | Notes 1: When the P25/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0". <sup>2:</sup> When the P01/SOUT2 and P02/SCLK2 P-channel output disable bit of the Serial I/O2 control register 1 (bit 7 of address 001516) is "0". <sup>3:</sup> The XOUT pin is excluded. <sup>2:</sup> When the P01/S0UT2 and P02/SCLK2 P-channel output disable bit of the Serial I/O2 control register 1 (bit 7 of address 001516) is "0". <sup>3:</sup> The XOUT pin is excluded. Fig. 44 Circuit for measuring output switching characteristics Fig. 45 Timing diagram ### **PACKAGE OUTLINE** Keep safety first in your circuit designs! Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples - Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility or any damage, liability, or other loss resisting from these inaccuracies or errors. Please also pay attention to information published by Mitsubishi Electric Corporation assumes, including the Mitsubishi Semiconductor home page (http://www.mitsubishichips.com). When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information can information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information and products. Mitsubishi Electric Corporation assumes no responsibility of the information and information and products. Mitsubishi Electric Corporation assumes no responsibility of the result of the information contained herein. Mitsubishi Electric Corp - If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved - destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein. ## REVISION DESCRIPTION LIST ## 3850 GROUP (SPEC. H) DATA SHEET | Rev.<br>No. | Revision Description | Rev.<br>date | |-------------|--------------------------|--------------| | 1.0 | First Edition | 000309 | | 1.1 | Font errors are revised. | 000322 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |