#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### DESCRIPTION

The M35070-XXXSP/FP is a character pattern display control IC can display on the CRT display the liquid crystal display and the plasma display. It can display 2 pages (24 characters ×12 lines per 1 page) at the same time. It uses a silicon gate CMOS process and it housed in a 20-pin shrink DIP package (M35070-XXXSP) or a 20-pin shrink SOP package (M35070-XXXFP).

For M35070-002SP/FP that is a standard ROM version of M35070-XXXSP/FP respectively, the character pattern is also mentioned.

#### FEATURES

- Screen composition ...... 24 characters X12 lines X2 pages
- Number of characters displayed ...... 288 (Max.) X2 pages
- Character composition ..... 12 X18 dot matrix
- Characters available ..... page 0 : 256 characters
- page 1 : 256 characters • Character sizes available ...... 4 (vertic al) X2 (horizontal)
- Blinking ...... Character units Cycle : division of vertical synchronization signal into 32 or 64
- Duty : 25%, 50%, or 75% • Data input ...... By the I<sup>2</sup>C-BUS serial input function
- Coloring

| • Coloring                   |                         |
|------------------------------|-------------------------|
| Character color              | Character unit          |
| Background coloring          | Character unit          |
| Border (shadow) coloring     |                         |
|                              | Specified by register   |
| Raster coloring              |                         |
|                              | Specified by register   |
| <ul> <li>Blanking</li> </ul> | Character size blanking |
|                              | Border size blanking    |
|                              | Matrix-outline blanking |
|                              |                         |

All blanking (all raster area)

Output ports

4 shared output ports (toggled between RGB output) 4 dedicated output ports

- Display RAM erase function
- Display input frequency range ...... Fosc = 20MHz to 90MHz
- Horizontal synchronous input frequency

.....H.sync = 15 kHz to 130 kHz

Display oscillation stop function

#### APPLICATION

CRT display, Liquid crystal display, Plasma display





#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### **PIN DESCRIPTION**

| Pin<br>Number | Symbol   | Pin name                                 | Input/<br>Output | Function                                                                                                                                                             |
|---------------|----------|------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | CPOUT    | Filter output                            | Output           | Filter output. Connect loop filter to this pin.                                                                                                                      |
| 2             | VSS2     | Earthing pin                             | -                | Connect to GND.                                                                                                                                                      |
| 3             | ĀĊ       | Auto-clear input                         | Input            | When "L", this pin resets the internal IC circuit. Hysteresis input. Built-in pull-up resistor.                                                                      |
| 4             | TEST     | Test input                               | Input            | Test pin. Connect to +5V.                                                                                                                                            |
| 5             | SCL      | Clock input                              | Input            | SDA pin serial data is taken in when SCL rises. Hysteresis input.                                                                                                    |
| 6             | SDA      | Data I/O                                 | I/O              | This is the pin for serial input of display control register and display RAM data. Also, this pin output acknowledge signal. Hysteresis input. Nch opendrain output. |
| 7             | ТСК      | External clock                           | Input            | This is the pin for external clock input.                                                                                                                            |
| 8             | VDD1     | Power pin                                | -                | Please connect to +5V with the power pin.                                                                                                                            |
| 9             | P6       | Port P6 output                           | Output           | This is the output port.                                                                                                                                             |
| 10            | P7       | Port P7 output                           | Output           | This is the output port.                                                                                                                                             |
| 11            | VSS1     | Earthing pin                             | _                | Please connect to GND using circuit earthing pin.                                                                                                                    |
| 12            | P0/BLNK0 | Port P0 output                           | Output           | This pin can be toggled between port pin output and BLNK0 signal output.                                                                                             |
| 13            | P1/R     | Port P1 output                           | Output           | This pin can be toggled between port pin output and R signal output.                                                                                                 |
| 14            | P2       | Port P2 output                           | Output           | This is the output port.                                                                                                                                             |
| 15            | P3/G     | Port P3 output                           | Output           | This pin can be toggled between port pin output and G signal output.                                                                                                 |
| 16            | P4       | Port P4 output                           | Output           | This is the output port.                                                                                                                                             |
| 17            | P5/B     | Port P5 output                           | Output           | This pin can be toggled between port pin output and B signal output.                                                                                                 |
| 18            | HOR      | Horizontal synchro-<br>nous signal input | Input            | This pin inputs the horizontal synchronous signal. Hysteresis input.                                                                                                 |
| 19            | VERT     | Vertical synchro-<br>nous signal input   | Input            | This pin inputs the vertical synchronous signal. Hysteresis input.                                                                                                   |
| 20            | VDD2     | Power pin                                | _                | Please connect to +5V with the power pin.                                                                                                                            |







#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### **MEMORY CONSTITUTION**

Address 00016 to 11F16 are assigned to the display RAM, address 12016 to 12816 are assigned to the display control registers. The internal circuit is reset and all display control registers (address 12016 to 12816) are set to "0" when the  $\overline{AC}$  pin level is "L". And then, RAM is not erased and be undefinited. This memory is consisted of 2

pages : page 0 memory and page 1 memory (their addresses are common), page controlled by DAF bit of each address when writing data. For detail, see "Data input". Memory constitution is shown in Figure 1 and 2.

| Addresses | DAF | DAE    | DAD                  | DAC    | DAB           | DAA    | DA9       | DA8    | DA7   | DA6   | DA5   | DA4      | DA3     | DA2   | DA1   | DA0   |
|-----------|-----|--------|----------------------|--------|---------------|--------|-----------|--------|-------|-------|-------|----------|---------|-------|-------|-------|
| 00016     | 0   | BB     | BG                   | BR     | BLINK         | В      | G         | R      | C7    | C6    | C5    | C4       | C3      | C2    | C1    | C0    |
| 00116     | 0   | BB     | BG                   | BR     | BLINK         | В      | G         | R      | C7    | C6    | C5    | C4       | C3      | C2    | C1    | C0    |
|           |     | 11     | ackgrour<br>coloring | nd     | Blink-<br>ing | Chai   | racter co | olor   |       |       | (     | Characte | er code |       |       |       |
| 11E16     | 0   | BB     | BG                   | BR     | BLINK         | В      | G         | R      | C7    | C6    | C5    | C4       | C3      | C2    | C1    | C0    |
| 11F16     | 0   | BB     | BG                   | BR     | BLINK         | В      | G         | R      | C7    | C6    | C5    | C4       | C3      | C2    | C1    | C0    |
| 12016     | 0   | EXCK0  | VJT                  | DIVS1  | DIVS0         | DIV10  | DIV9      | DIV8   | DIV7  | DIV6  | DIV5  | DIV4     | DIV3    | DIV2  | DIV1  | DIV0  |
| 12116     | 0   | RSEL0  | PTD7                 | PTD6   | PTD5          | PTD4   | PTD3      | PTD2   | PTD1  | PTD0  | PTC5  | PTC4     | PTC3    | PTC2  | PTC1  | PTC0  |
| 12216     | 0   | RSEL1  | SPACE2               | SPACE1 | SPACE0        | HP10   | HP9       | HP8    | HP7   | HP6   | HP5   | HP4      | HP3     | HP2   | HP1   | HP0   |
| 12316     | 0   | EXCK1  | TEST3                | TEST2  | TEST1         | TEST0  | VP9       | VP8    | VP7   | VP6   | VP5   | VP4      | VP3     | VP2   | VP1   | VP0   |
| 12416     | 0   | TEST9  | TEST5                | TEST4  | DSP11         | DSP10  | DSP9      | DSP8   | DSP7  | DSP6  | DSP5  | DSP4     | DSP3    | DSP2  | DSP1  | DSP0  |
| 12516     | 0   | TEST10 | VSZ1H1               | VSZ1H0 | VSZ1L1        | VSZ1L0 | V1SZ1     | V1SZ0  | LIN9  | LIN8  | LIN7  | LIN6     | LIN5    | LIN4  | LIN3  | LIN2  |
| 12616     | 0   | POPUP  | VSZ2H1               | VSZ2H0 | VSZ2L1        | VSZ2L0 | V18SZ1    | V18SZ0 | LIN17 | LIN16 | LIN15 | LIN14    | LIN13   | LIN12 | LIN11 | LIN10 |
| 12716     | 0   | MODE0  | TEST12               | HSZ20  | TEST11        | HSZ10  | BETA14    | TEST8  | TEST7 | TEST6 | FB    | FG       | FR      | RB    | RG    | RR    |
| 12816     | 0   | MODE1  | BLINK2               | BLINK1 | BLINK0        | DSPON  | STOP      | RAMERS | SYAD  | BLK1  | BLK0  | POLH     | POLV    | VMASK | B/F   | BCOL  |

Fig. 1 Memory constitution (page 0 memory)



## M35070-XXXSP/FP

| Addresses | DAF | DAE | DAD                  | DAC    | DAB           | DAA    | DA9       | DA8    | DA7   | DA6   | DA5   | DA4   | DA3       | DA2   | DA1   | DA0   |
|-----------|-----|-----|----------------------|--------|---------------|--------|-----------|--------|-------|-------|-------|-------|-----------|-------|-------|-------|
| 00016     | 1   | BB  | BG                   | BR     | BLINK         | В      | G         | R      | C7    | C6    | C5    | C4    | C3        | C2    | C1    | C0    |
| 00116     | 1   | BB  | BG                   | BR     | BLINK         | В      | G         | R      | C7    | C6    | C5    | C4    | C3        | C2    | C1    | C0    |
|           |     |     | ackgrour<br>coloring | nd     | Blink-<br>ing | Cha    | racter co | blor   |       |       |       | Cha   | aracter c | ode   |       |       |
| 11E16     | 1   | BB  | BG                   | BR     | BLINK         | В      | G         | R      | C7    | C6    | C5    | C4    | C3        | C2    | C1    | C0    |
| 11F16     | 1   | BB  | BG                   | BR     | BLINK         | В      | G         | R      | C7    | C6    | C5    | C4    | C3        | C2    | C1    | C0    |
| 12016     | 1   | -   | -                    | -      | -             | -      | _         | -      | -     | -     | _     | _     | -         | -     | _     | -     |
| 12116     | 1   | -   | -                    | -      | -             | -      | -         | -      | -     | _     | -     | -     | -         | -     | -     | -     |
| 12216     | 1   | -   | SPACE2               | SPACE1 | SPACE0        | HP10   | HP9       | HP8    | HP7   | HP6   | HP5   | HP4   | HP3       | HP2   | HP1   | HP0   |
| 12316     | 1   | -   | TEST3                | TEST2  | TEST1         | TEST0  | VP9       | VP8    | VP7   | VP6   | VP5   | VP4   | VP3       | VP2   | VP1   | VP0   |
| 12416     | 1   | -   | -                    | TEST4  | DSP11         | DSP10  | DSP9      | DSP8   | DSP7  | DSP6  | DSP5  | DSP4  | DSP3      | DSP2  | DSP1  | DSP0  |
| 12516     | 1   | -   | VSZ1H1               | VSZ1H0 | VSZ1L1        | VSZ1L0 | V1SZ1     | V1SZ0  | LIN9  | LIN8  | LIN7  | LIN6  | LIN5      | LIN4  | LIN3  | LIN2  |
| 12616     | 1   | _   | VSZ2H1               | VSZ2H0 | VSZ2L1        | VSZ2L0 | V18SZ1    | V18SZ0 | LIN17 | LIN16 | LIN15 | LIN14 | LIN13     | LIN12 | LIN11 | LIN10 |
| 12716     | 1   | -   | TEST12               | HSZ20  | TEST11        | HSZ10  | BETA14    | TEST8  | TEST7 | TEST6 | FB    | FG    | FR        | RB    | RG    | RR    |
| 12816     | 1   | -   | BLINK2               | BLINK1 | BLINK0        | DSPON  | TEST13    | RAMERS | SYAD  | BLK1  | BLK0  | _     | _         | _     | _     | BCOL  |

#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

Fig. 2 Memory constitution (page 1 memory)

Note: Page 0 and page 1 registers are found in their respective pages. For example, HP10 to HP0 of the page 0 memory sets the horizontal display start position of page 0, whereas HP10 to HP0 (same register name) of the page 1 memory sets the horizontal display start position of page 1. Also, registers common to both page 0 and page 1 are found only in the page 0 memory. For example, PTC0 is the control register of the P0 pin and is found only in the page 0 memory.



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### SCREEN CONSTITUTION

The screen lines and rows are determined from each address of the display RAM (page 0 and page 1 are common). The screen constitution is shown in Figure 3.

| Row<br>Line | 1     | 2      | 3      | 4     | 5     | 6       | 7      | 8      | 9     | 10     | 11    | 12    | 13    | 14                                                                   | 15            | 16    | 17    | 18    | 19    | 20    | 21    | 22    | 23    | 24    |  |
|-------------|-------|--------|--------|-------|-------|---------|--------|--------|-------|--------|-------|-------|-------|----------------------------------------------------------------------|---------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--|
| 1           | 00016 | 00116  | 00216  | 00316 | 00416 | 00516   | 00616  | 00716  | 00816 | 00916  | 00A16 | 00B16 | 00C16 | 00D16                                                                | 00E16         | 00F16 | 01016 | 01116 | 01216 | 01316 | 01416 | 01516 | 01616 | 01716 |  |
| 2           | 01816 | 01916  | 01A16  | 01B16 | 01C16 | 01D16   | 01E16  | 01F16  | 02016 | 02116  | 02216 | 02316 | 02416 | 02516                                                                | 02616         | 02716 | 02816 | 02916 | 02A16 | 02B16 | 02C16 | 02D16 | 02E16 | 02F16 |  |
| 3           | 03016 | 03116  | 03216  | 03316 | 03416 | 03516   | 03616  | 03716  | 03816 | 03916  | 03A16 | 03B16 | 03C16 | 03D16                                                                | 03E16         | 03F16 | 04016 | 04116 | 04216 | 04316 | 04416 | 04516 | 04616 | 04716 |  |
| 4           | 04816 | 04916  | 04A16  | 04B16 | 04C16 | 04D16   | 04E16  | 04F16  | 05016 | 05116  | 05216 | 05316 | 05416 | 05516                                                                | 05616         | 05716 | 05816 | 05916 | 05A16 | 05B16 | 05C16 | 05D16 | 05E16 | 05F16 |  |
| 5           | 06016 | 06116  | 06216  | 06316 | 06416 | 06516   | 06616  | 06716  | 06816 | 06916  | 06A16 | 06B16 | 06C16 | 06D16                                                                | 06E16         | 06F16 | 07016 | 07116 | 07216 | 07316 | 07416 | 07516 | 07616 | 07716 |  |
| 6           | 07816 | 07916  | 07A16  | 07B16 | 07C16 | 07D16   | 07E16  | 07F16  | 08016 | 08116  | 08216 | 08316 | 08416 | 08516                                                                | 08616         | 08716 | 08816 | 08916 | 08A16 | 08B16 | 08C16 | 08D16 | 08E16 | 08F16 |  |
| 7           | 09016 | 09116  | 09216  | 09316 | 09416 | 09516   | 09616  | 09716  | 09816 | 09916  | 09A16 | 09B16 | 09C16 | 09D16                                                                | 09E16         | 09F16 | 0A016 | 0A116 | 0A216 | 0A316 | 0A416 | 0A516 | 0A616 | 0A716 |  |
| 8           | 0A816 | 0A916  | 0AA16  | 0AB16 | 0AC16 | 0AD16   | 0AE16  | 0AF16  | 0B016 | 0B116  | 0B216 | 0B316 | 0B416 | 0B516                                                                | 0B616         | 0B716 | 0B816 | 0B916 | 0BA16 | 0BB16 | 0BC16 | 0BD16 | 0BE16 | 0BF16 |  |
| 9           | 0C016 | 0C116  | 0C216  | 0C316 | 0C416 | 0C516   | 0C616  | 0C716  | 0C816 | 0C916  | 0CA16 | 0CB16 | 0CC16 | 0CD16                                                                | 0CE16         | 0CF16 | 0D016 | 0D116 | 0D216 | 0D316 | 0D416 | 0D516 | 0D616 | 0D716 |  |
| 10          | 0D816 | 0D916  | 0DA16  | 0DB16 | 0DC16 | 0DD16   | 0DE16  | 0DF16  | 0E016 | 0E116  | 0E216 | 0E316 | 0E416 | 0E516                                                                | 0E616         | 0E716 | 0E816 | 0E916 | 0EA16 | 0EB16 | 0EC16 | 0ED16 | 0EE16 | 0EF16 |  |
| 11          | 0F016 | 0F116  | 0F216  | 0F316 | 0F416 | 0F516   | 0F616  | 0F716  | 0F816 | 0F916  | 0FA16 | 0FB16 | 0FC16 | 0FD16                                                                | 0FE16         | 0FF16 | 10016 | 10116 | 10216 | 10316 | 10416 | 10516 | 10616 | 10716 |  |
| 12          | 10816 | 10916  | 10A16  | 10B16 | 10C16 | 10D16   | 10E16  | 10F16  | 11016 | 11116  | 11216 | 11316 | 11416 | 11516                                                                | <b>116</b> 16 | 11716 | 11816 | 11916 | 11A16 | 11B16 | 11C16 | 11D16 | 11E16 | 11F16 |  |
| :           | * The | e hexa | adecii | mal n | umbe  | rs in t | the bo | oxes s | how   | the di | splay | RAM   | addr  | * The hexadecimal numbers in the boxes show the display RAM address. |               |       |       |       |       |       |       |       |       |       |  |

Fig. 3 Screen constitution



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### **DISPLAY RAM**

Address 00016 to 11F16

| DA | Register  |        | Contents                                                                                                                          | Remarks                                           |
|----|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| DA | rtogiotor | Status | Function                                                                                                                          | romano                                            |
|    |           | 0      | Out the diselected DOM shares the sector                                                                                          |                                                   |
| 0  | C0        | 1      | Set the displayed ROM character code.                                                                                             | Set display character                             |
|    |           | 0      |                                                                                                                                   |                                                   |
| 1  | C1        |        | To write data into page 0 (Note 2), select the data from the ROM characters (256 types) for page 0 and set the character code. To |                                                   |
|    |           | 1      | write data into page 1, do the same from the ROM characters (256                                                                  |                                                   |
| 2  | C2        | 0      | types) for page 1.                                                                                                                |                                                   |
| -  | 02        | 1      |                                                                                                                                   |                                                   |
|    |           | 0      |                                                                                                                                   |                                                   |
| 3  | C3        | 1      |                                                                                                                                   |                                                   |
|    |           | 0      |                                                                                                                                   |                                                   |
| 4  | C4        | 1      |                                                                                                                                   |                                                   |
|    |           | 0      |                                                                                                                                   |                                                   |
| 5  | C5        |        |                                                                                                                                   |                                                   |
|    |           | 1      |                                                                                                                                   |                                                   |
| 6  | C6        | 0      |                                                                                                                                   |                                                   |
| 0  |           | 1      |                                                                                                                                   |                                                   |
| 7  | 07        | 0      |                                                                                                                                   |                                                   |
| 1  | C7        | 1      |                                                                                                                                   |                                                   |
|    |           | 0      | B G R Color                                                                                                                       |                                                   |
| 8  | R         | 1      | 0 0 0 Black                                                                                                                       | Set character color (character unit)              |
|    |           | 0      | 0 0 1 Red<br>0 1 0 Green                                                                                                          |                                                   |
| 9  | G         |        | 0 1 1 Yellow                                                                                                                      |                                                   |
|    |           | 1      | 1 0 0 Blue                                                                                                                        |                                                   |
| ^  |           | 0      | 1         0         1         Magenta           1         1         0         Cyan                                                |                                                   |
| A  | В         | 1      | 1 1 1 White                                                                                                                       |                                                   |
|    |           | 0      | Do not blink.                                                                                                                     | Set blinking                                      |
| В  | BLINK     | 1      | Blinking                                                                                                                          | See register BLINK2 to BLINK0 (ad-<br>dress12816) |
|    |           | 0      |                                                                                                                                   |                                                   |
| С  | BR        | 1      | BB         BG         BR         Color           0         0         0         Black                                              | Set character background<br>(character unit)      |
|    |           |        | 0 0 1 Red                                                                                                                         |                                                   |
| D  | BG        | 0      | 0 1 0 Green<br>0 1 1 Yellow                                                                                                       |                                                   |
| 2  |           | 1      | 1 0 0 Blue                                                                                                                        |                                                   |
|    |           | 0      | 1 0 1 Magenta                                                                                                                     |                                                   |
| Е  | BB        |        | 1         1         0         Cyan           1         1         1         White                                                  |                                                   |

Notes 1. The display RAM is undefined state at the  $\overline{AC}$  pin.

2. The display RAM consists of 2 pages, page 0 and page 1 (common address). The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1", data is written into page 1.



SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### **REGISTERS DESCRIPTION**

(1) Address 12016

|    | Porioter          |                | Contents                                                                                                                                      | Remarks                                                                                                                                              |
|----|-------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| DA | Register          | Status         | Function                                                                                                                                      | Remarks                                                                                                                                              |
| 0  | DIV0<br>(Note 3)  | 0<br>1         | Set division value (multiply value) of horizontal oscillation frequency.                                                                      | Set display frequency by division value<br>(multiply value) setting.<br>For details, see REGISTER                                                    |
| 1  | DIV1<br>(Note 3)  | ()<br>1        | $N1 = \sum_{n=0}^{10} (DIVn \times 2^n)$                                                                                                      | SUPPLYMENTARY DESCRIPTION (1).                                                                                                                       |
| 2  | DIV2<br>(Note 3)  | ()<br>1        | N1 : division value (multiply value)                                                                                                          | Also, set the display frequency range by<br>registers DIVS0, DIVS1(address<br>12016), RSEL0(address 12116) and<br>RSEL1(address 12216) in accordance |
| 3  | DIV3<br>(Note 3)  | ① 1            |                                                                                                                                               | with the display frequency.<br>Any of this settings above is required                                                                                |
| 4  | DIV4<br>(Note 3)  | ()<br>1        |                                                                                                                                               | only when $EXCK1 = 0$ , $EXCK0 = 1$ and $EXCK1 = 1$ , $EXCK0 = 1$ .                                                                                  |
| 5  | DIV5<br>(Note 3)  | ()<br>1        |                                                                                                                                               |                                                                                                                                                      |
| 6  | DIV6<br>(Note 3)  | 0<br>1         |                                                                                                                                               |                                                                                                                                                      |
| 7  | DIV7<br>(Note 3)  | <u>()</u><br>1 |                                                                                                                                               |                                                                                                                                                      |
| 8  | DIV8<br>(Note 3)  | 0<br>1         |                                                                                                                                               |                                                                                                                                                      |
| 9  | DIV9<br>(Note 3)  | ()<br>1        |                                                                                                                                               |                                                                                                                                                      |
| A  | DIV10<br>(Note 3) | <u>()</u><br>1 |                                                                                                                                               |                                                                                                                                                      |
| В  | DIVS0<br>(Note 3) | ()<br>1        | For setting, see REGISTER SUPPLYMENTARY DESCRIPTION (2).                                                                                      | Set display frequency range.                                                                                                                         |
| С  | DIVS1<br>(Note 3) | ()<br>1        |                                                                                                                                               |                                                                                                                                                      |
| D  | VJT<br>(Note 3)   | ()<br>1        | It is used to "0", normally.<br>Alleviates continuous vertical jitters.                                                                       | _                                                                                                                                                    |
| E  | EXCK0<br>(Note 3) | 0              | EXCK1EXCK0Display clock input00External synchronous (external clock)01Internal synchronous10Do not set11External synchronous (internal clock) | Display clock setting<br>See REGISTER SUPPLYMENTARY<br>DESCRIPTION (1)<br>EXCK1 : address12316                                                       |

Notes 1. The mark  $\bigcirc$  around the status value means the reset status by the "L" level is input to  $\overline{\text{AC}}$  pin.

2. The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1", data is written into page 1.



### **MITSUBISHI MICROCOMPUTERS** M35070-XXXSP/FP

#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

|    | Desists  |        | Contents                                                  |                              |
|----|----------|--------|-----------------------------------------------------------|------------------------------|
| DA | Register | Status | Function                                                  | Remarks                      |
| 0  | PTC0     | 0      | P0 output (port P0).                                      | P0 pin output control.       |
|    | (Note 3) | 1      | BLNK0 output.                                             |                              |
| 1  | PTC1     | 0      | P1 output (port P1).                                      | P1 pin output control.       |
|    | (Note 3) | 1      | R signal output.                                          |                              |
| 2  | PTC2     | 0      | P2 output (port P2).                                      | P2 pin output control.       |
|    | (Note 3) | 1      | Can not be used.                                          |                              |
| 3  | PTC3     | 0      | P3 output (port P3).                                      | P3 pin output control.       |
|    | (Note 3) | 1      | G signal output.                                          | -                            |
| 4  | PTC4     | 0      | P4 output (port P4).                                      | P4 pin output control.       |
|    | (Note 3) | 1      | Can not be used.                                          |                              |
| 5  | PTC5     | 0      | P5 output (port P5).                                      | P5 pin output control.       |
| 0  | (Note 3) | 1      | B signal output.                                          |                              |
| 6  | PTD0     | 0      | "L" output or negative polarity output (BLNK0 output).    | P0 pin data control.         |
| 0  | (Note 3) | 1      | "H" output or positive polarity output (BLNK0 output).    | -                            |
| 7  | PTD1     | 0      | "L" output or negative polarity output (R signal output). | P1 pin data control.         |
| •  | (Note 3) | 1      | "H" output or positive polarity output (R signal output). |                              |
| 8  | PTD2     | 0      | "L" output.                                               | P2 pin data control.         |
| 0  | (Note 3) | 1      | "H" output.                                               |                              |
| 9  | PTD3     | 0      | "L" output or negative polarity output (G signal output). | P3 pin data control.         |
| 9  | (Note 3) | 1      | "H" output or positive polarity output (G signal output). |                              |
| А  | PTD4     | 0      | "L" output.                                               | P4 pin data control.         |
| ~  | (Note 3) | 1      | "H" output.                                               |                              |
| _  | PTD5     | 0      | "L" output or negative polarity output (B signal output). | P5 pin data control.         |
| В  | (Note 3) | 1      | "H" output or positive polarity output (B signal output). |                              |
| 0  | PTD6     | 0      | "L" output.                                               | P6 pin data control.         |
| С  | (Note 3) | 1      | "H" output.                                               |                              |
| P  | PTD7     | 0      | "L" output.                                               | P7 pin data control.         |
| D  | (Note 3) | 1      | "H" output.                                               |                              |
| _  | RSEL0    | 0      | For setting, see REGISTER SUPPLYMENTARY DESCRIPTION       | Set display frequency range. |
| E  | (Note 3) | 1      | (2).                                                      |                              |

(2) Address 12116

Notes 1. The mark () around the status value means the reset status by the "L" level is input to  $\overline{AC}$  pin. 2. The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1", data is written into page 1.



## M35070-XXXSP/FP

#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

| DA | Pogiator |        | Contents                                                                                                                                                |                                                                                                         |
|----|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| DA | Register | Status | Function                                                                                                                                                | Remarks                                                                                                 |
| 0  | HP0      | 0      | If HS is the horizontal display start location,                                                                                                         | Horizontal display start location specified using the 11 bits from HP1                                  |
|    |          | 1      | $HS = T \times (\sum_{n=0}^{10} 2^{n} HP_{n} + 6)$                                                                                                      | to HP0.<br>HP10 to HP0 = (000000000002) and                                                             |
| 1  | HP1      | 0      | T : Period of display frequency                                                                                                                         | (000001001112) setting is forbidden.                                                                    |
|    |          | 0      | 2007 settings are possible.                                                                                                                             |                                                                                                         |
| 2  | HP2      | 1      | HOR                                                                                                                                                     |                                                                                                         |
| 3  | HP3      | 0      |                                                                                                                                                         |                                                                                                         |
| 3  | пгэ      | 1      |                                                                                                                                                         |                                                                                                         |
| 4  | HP4      | 0      | vs                                                                                                                                                      |                                                                                                         |
|    |          | 1      |                                                                                                                                                         |                                                                                                         |
| 5  | HP5      | 0      | HS* Display area                                                                                                                                        |                                                                                                         |
|    |          | 0      |                                                                                                                                                         | HS* (shown left) shows horizontal display start location that is register E (address 12816) = 0 is set. |
| 6  | HP6      | 1      |                                                                                                                                                         |                                                                                                         |
| 7  | HP7      | 0      |                                                                                                                                                         |                                                                                                         |
|    |          | 1      |                                                                                                                                                         |                                                                                                         |
| 8  | HP8      | 0      |                                                                                                                                                         |                                                                                                         |
|    |          | 1      |                                                                                                                                                         |                                                                                                         |
| 9  | HP9      | 1      |                                                                                                                                                         |                                                                                                         |
| ^  | HP10     | 0      |                                                                                                                                                         |                                                                                                         |
| A  |          | 1      |                                                                                                                                                         |                                                                                                         |
| В  | SPACE0   | 0      | SPACE         Number of Lines and Space           2         1         0         <(S) represents space>                                                  | Leave one line worth of space in the vertical direction.                                                |
|    |          | 1      | 0         0         12           0         0         1         1 (S) 10 (S) 1                                                                           | For example, 6 (S) 6 indicates two so<br>of 6 lines with a line of spaces betwee<br>lines 6 and 7.      |
| С  | SPACE1   | 0      | 0         1         0         2 (S) 8 (S) 2           0         1         1         3 (S) 6 (S) 3           1         0         0         4 (S) 4 (S) 4 | A line is $18 \times N$ horizontal scan lines<br>N is determined by the character size                  |
|    |          | (0)    | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                   | the vertical direction                                                                                  |
| D  | SPACE2   | 1      | 1     1     6 (S)(S) 6       (S) represents one line worth of spac                                                                                      |                                                                                                         |
| E  | RSEL1    | 0      | For setting, see REGISTER SUPPLYMENTARY DESCRIPTION (2).                                                                                                | Set display frequency range.                                                                            |

Notes 1. The mark () around the status value means the reset status by the "L" level is input to AC pin.

The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1", data is written into page 1.



## M35070-XXXSP/FP

#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

| DA | Register |        | Contents                                         | Demorika                                                                     |
|----|----------|--------|--------------------------------------------------|------------------------------------------------------------------------------|
| DA | Register | Status | Function                                         | Remarks                                                                      |
| 0  | VP0      | 0      | If VS is the vertical display start location,    | The vertical start location is specified using the 10 bits from VP9 to VP0.  |
|    |          | 1      | $VS = H \times \sum_{n=0}^{9} 2^{n} VP_{n}$      | VP9 to VP0 = $(00000000002)$ setting is forbidden.                           |
| 1  | VP1      | 0      | H: Cycle with the horizontal synchronizing pulse |                                                                              |
|    |          | 1      | 1023 settings are possible.                      |                                                                              |
| 2  | VP2      | 0      |                                                  |                                                                              |
|    |          | 1      | HOR                                              |                                                                              |
| 3  | VP3      | 0      |                                                  |                                                                              |
|    |          | 1      | └────────────────────────────────────            |                                                                              |
| 4  | VP4      | 0      |                                                  |                                                                              |
|    |          | 0      | HS* Display area                                 |                                                                              |
| 5  | VP5      | 1      |                                                  | HS* (shown left) shows horizontal display start location that is register B/ |
|    | VP6      | 0      |                                                  | $(address 128_{16}) = 0$ is set.                                             |
| 6  | VPO      | 1      |                                                  |                                                                              |
| 7  | VP7      | 0      |                                                  |                                                                              |
|    |          | 1      |                                                  |                                                                              |
| 8  | VP8      | 0      |                                                  |                                                                              |
|    |          | 1      |                                                  |                                                                              |
| 9  | VP9      | 0      |                                                  |                                                                              |
|    |          | 1      | It should be fixed to "0".                       |                                                                              |
| А  | TEST0    | 0      | Can not be used.                                 | _                                                                            |
|    |          | 0      | It should be fixed to "0".                       |                                                                              |
| В  | TEST1    | 1      | Can not be used.                                 |                                                                              |
|    | TEST2    | 0      | It should be fixed to "0".                       |                                                                              |
| С  | 1512     | 1      | Can not be used.                                 |                                                                              |
| D  | TEST3    | 0      | It should be fixed to "0".                       |                                                                              |
|    |          | 1      | Can not be used.                                 |                                                                              |
| E  | EXCK1    | 0      | For setting, see Register EXCK0 (address 12016). | Display clock setting                                                        |
| L  | (Note 3) | 1      |                                                  |                                                                              |

(4) Address 12316

Notes 1. The mark () around the status value means the reset status by the "L" level is input to AC pin.

2. The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1", data is written into page 1.



## M35070-XXXSP/FP

#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

| (5) | Address | 12416 |
|-----|---------|-------|
|-----|---------|-------|

| DA | Register          |        |                                  |                           | Contents                                        |                                                     |                                   |
|----|-------------------|--------|----------------------------------|---------------------------|-------------------------------------------------|-----------------------------------------------------|-----------------------------------|
| DA | Register          | Status |                                  |                           | Function                                        |                                                     | Remarks                           |
| 0  | DSP0              | 0      | The display n<br>screen is set   | node (blar<br>line-by-lin | nking mode) for lin<br>e, using DSPn (n         | e n on the display<br>= 0 to 11).                   | Sets the display mode of line 1.  |
| 1  | DSP1              | 1 0 1  | The display n<br>BLK1 and BL     | node is de<br>K0 (addre   | etermined by the co<br>ess 12816). Setting      | ombination of registers<br>s are given below.       | Sets the display mode of line 2.  |
| 2  | DSP2              | 0      | BLK1<br>0<br>0                   | BLK0<br>0<br>1            | DSPn= "0"<br>Matrix-outline border<br>Character | DSPn= "1"<br>Matrix-outline<br>Border               | Sets the display mode of line 3.  |
| 3  | DSP3              | 0      | 1                                | 0                         | Border<br>Matrix-outline<br>(At r               | Matrix-outline<br>Character<br>register BCOL = "0") | Sets the display mode of line 4.  |
| 4  | DSP4              | 0      | For detail, see                  | e DISPLA                  | Y FORM1(1).                                     |                                                     | Sets the display mode of line 5.  |
| 5  | DSP5              | 0      |                                  |                           |                                                 |                                                     | Sets the display mode of line 6.  |
| 6  | DSP6              | 0      |                                  |                           |                                                 |                                                     | Sets the display mode of line 7.  |
| 7  | DSP7              | 0      |                                  |                           |                                                 |                                                     | Sets the display mode of line 8.  |
| 8  | DSP8              | 0      |                                  |                           |                                                 |                                                     | Sets the display mode of line 9.  |
| 9  | DSP9              | 0      |                                  |                           |                                                 |                                                     | Sets the display mode of line 10. |
| A  | DSP10             | 0      |                                  |                           |                                                 |                                                     | Sets the display mode of line 11. |
| В  | DSP11             | 0      |                                  |                           |                                                 |                                                     | Sets the display mode of line 12. |
| С  | TEST4             | 0      | It should be fi<br>Can not be us |                           |                                                 |                                                     |                                   |
| D  | TEST5<br>(Note 3) | 0      | It should be fi<br>Can not be us |                           |                                                 |                                                     |                                   |
| E  | TEST9<br>(Note 3) | 0      | Can not be us<br>It should be fi |                           |                                                 |                                                     |                                   |

Notes 1. The mark  $\bigcirc$  around the status value means the reset status by the "L" level is input to  $\overline{AC}$  pin.

2. The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1",

data is written into page 1.



## M35070-XXXSP/FP

#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

| DA | Register           |        | Contents                                                                                                                                                   | Dementio                                                                                                               |
|----|--------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| DA | Register           | Status | Function                                                                                                                                                   | Remarks                                                                                                                |
| 0  | LIN2               | 0      | The vertical dot size for line n in the character dot lines (18 vertical lines) is set using LINn (n = 2 to 17).                                           | Character size setting in the vertical direction for the 2nd line.                                                     |
| 1  | LIN3               | 0      | Dot size can be selected between 2 types for each dot line.                                                                                                | Character size setting in the vertical direction for the 3rd line.                                                     |
| 2  | LIN4               | 0      | For dot size, see the below registers. Line 1 and lines 2 to 12 can be set independent of one another.                                                     | Character size setting in the vertical direction for the 4th line.                                                     |
| 3  | LIN5               | 0      | 1st line         Refer to VSZ1L0<br>and VSZ1L1         Refer to VSZ1H0<br>and VSZ1H1           2nd to 12th         Refer to VSZ2L0         Refer to VSZ2H0 | Character size setting in the vertical direction for the 5th line.                                                     |
| 4  | LIN6               | 0      | line and VSZ2L1 and VSZ2H1                                                                                                                                 | Character size setting in the vertical direction for the 6th line.                                                     |
| 5  | LIN7               | 0      |                                                                                                                                                            | Character size setting in the vertical direction for the 7th line.                                                     |
| 6  | LIN8               | 0      |                                                                                                                                                            | Character size setting in the vertical direction for the 8th line.                                                     |
| 7  | LIN9               | 0      |                                                                                                                                                            | Character size setting in the vertical direction for the 9th line.                                                     |
| 8  | V1SZ0              | 0      | H: Cycle with the horizontal synchronizing pulse                                                                                                           | Character size setting in the vertical direction for the 1st line. (display monitor 1 to 12 line)                      |
| 9  | V1SZ1              | 0      | 0         1         2H/dot           1         0         3H/dot           1         1         4H/dot                                                       |                                                                                                                        |
| A  | VSZ1L0             | 0      | H: Cycle with the horizontal synchronizing pulse                                                                                                           | Character size setting in the vertical direction (display monitor 1 line) at "0" state in register LIN2 to LIN17       |
| В  | VSZ1L1             | 0      | 0         1         2H/dot           1         0         3H/dot           1         1         4H/dot                                                       | (address 12516, 12616).                                                                                                |
| С  | VSZ1H0             | 0      | H: Cycle with the horizontal synchronizing pulse           VSZ1H1         VSZ1H0         Vertical direction size           0         0         1H/dot      | Character size setting in the vertical<br>direction (display monitor 1 line) at "1"<br>state in register LIN2 to LIN17 |
| D  | VSZ1H1             | 0      | 0         1         2H/dot           1         0         3H/dot           1         1         4H/dot                                                       | (address 12516, 12616).                                                                                                |
| Е  | TEST10<br>(Note 3) | 0      | It should be fixed to "0".<br>Can not be used.                                                                                                             | -                                                                                                                      |

#### (6) Address 12516

Notes 1. The mark () around the status value means the reset status by the "L" level is input to  $\overline{AC}$  pin. 2. The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1", data is written into page 1.



## M35070-XXXSP/FP

#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

| ,  | ss 12616 |        | Contents                                                                 |                                                                                        |
|----|----------|--------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| DA | Register |        | Contents                                                                 | Remarks                                                                                |
|    |          | Status | Function                                                                 |                                                                                        |
| 0  | LIN10    | 0      | The vertical dot size for line n in the character dot lines (18 vertical | Character size setting in the vertical direction for the 10th line.                    |
|    |          | 1      | lines) is set using LINn (n = 2 to 17).                                  |                                                                                        |
| 1  | LIN11    | 0      |                                                                          | Character size setting in the vertical                                                 |
|    |          | 1      | Dot size can be selected between 2 types for each dot line.              | direction for the 11th line.                                                           |
|    |          | 0      | For dot size, see the below registers. Line 1 and lines 2 to 12 can      | Character size setting in the vertical                                                 |
| 2  | LIN12    | 1      | be set independent of one another.                                       | Character size setting in the vertical direction for the 12th line.                    |
|    |          |        | LINn = "0" LINn = "1"                                                    |                                                                                        |
| 3  | LIN13    | 0      | 1st line Refer to VSZ1L0 Refer to VSZ1H0<br>and VSZ1L1 and VSZ1H1        | Character size setting in the vertical direction for the 13th line.                    |
|    |          | 1      | 2nd to 12th Refer to VSZ2L0 Refer to VSZ2H0                              |                                                                                        |
| 4  | LIN14    | 0      | line and VSZ2L1 and VSZ2H1                                               | Character size setting in the vertical                                                 |
| -  |          | 1      | -                                                                        | direction for the 14th line.                                                           |
|    |          | 0      |                                                                          | Character size setting in the vertical                                                 |
| 5  | LIN15    | 1      |                                                                          | direction for the 15th line.                                                           |
|    |          |        |                                                                          |                                                                                        |
| 6  | LIN16    | 0      |                                                                          | Character size setting in the vertical direction for the 16th line.                    |
|    |          | 1      |                                                                          |                                                                                        |
| 7  | LIN17    | 0      |                                                                          | Character size setting in the vertical                                                 |
|    |          | 1      |                                                                          | direction for the 17th line.                                                           |
| 8  | V18SZ0   | 0      | H: Cycle with the horizontal synchronizing pulse                         | Character size setting in the vertical                                                 |
| 0  | V10320   | 1      | V18SZ1 V18SZ0 Vertical direction size                                    | direction for the 18th line.<br>(display monitor 1 to 12 line)                         |
|    |          | 0      | 0 0 1H/dot<br>0 1 2H/dot                                                 |                                                                                        |
| 9  | V18SZ1   |        | 1 0 3H/dot<br>1 1 4H/dot                                                 |                                                                                        |
|    |          | 1      |                                                                          |                                                                                        |
| А  | VSZ2L0   | 0      | H: Cycle with the horizontal synchronizing pulse                         | Character size setting in the vertical                                                 |
|    |          | 1      | VSZ2L1 VSZ2L0 Vertical direction size 0 0 1H/dot                         | direction (display monitor for 2 to 12<br>line) at "0" state in register LIN2 to       |
| В  | VSZ2L1   | 0      | 0 1 2H/dot<br>1 0 3H/dot                                                 | LIN17 (address 12516, 12616).                                                          |
| Б  | VSZZLI   | 1      | 1 1 4H/dot                                                               |                                                                                        |
|    |          | 0      | H: Cycle with the horizontal synchronizing pulse                         |                                                                                        |
| С  | VSZ2H0   | 1      | VSZ2H1 VSZ2H0 Vertical direction size                                    | Character size setting in the vertical                                                 |
|    |          |        | 0 0 1H/dot<br>0 1 2H/dot                                                 | direction (display monitor for 2 to 12<br>line) at "0" state in register LIN2 to       |
| D  | VSZ2H1   | 0      | 1 0 3H/dot                                                               | LIN17 (address 12516, 12616).                                                          |
|    |          | 1      | 1 1 4H/dot                                                               |                                                                                        |
| Е  | POPUP    | 0      | Page 1 priority display                                                  | Sets the priority page for when 2 pages are displayed at the same time. The setting is |
| L  | (Note 3) | 1      | Page 0 priority display                                                  | effective only when the standard display<br>mode is set as MODE0 = "0", MODE1 = "0"    |
|    |          |        | Page o priority display                                                  | See "DISPLAY FORM 2" .                                                                 |

(7) Address 12616

Notes 1. The mark () around the status value means the reset status by the "L" level is input to AC pin.

2. The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1", data is written into page 1.



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

| DA | Register          |        | Contents                                                                                                                                                                                                                    |                                                                                                                           |  |  |
|----|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|
| DA | Register          | Status | Function                                                                                                                                                                                                                    | Remarks                                                                                                                   |  |  |
| 0  | RR                | 0      | RB         RG         RR         Color           0         0         0         Black           0         0         1         Red                                                                                            | Sets the raster color of all blankings.                                                                                   |  |  |
| 1  | RG                | 0      | 0         1         0         Green           0         1         1         Yellow           1         0         0         Blue                                                                                             |                                                                                                                           |  |  |
| 2  | RB                | 0      | 1         0         1         Magenta           1         1         0         Cyan           1         1         1         White                                                                                            |                                                                                                                           |  |  |
| 3  | FR                | 0      | FB         FG         FR         Color           0         0         0         Black           0         0         1         Red                                                                                            | Sets the blanking color of the Border size, or the shadow size.                                                           |  |  |
| 4  | FG                | 0      | 0         0         1         Red           0         1         0         Green           0         1         1         Yellow           1         0         0         Blue           1         0         1         Magenta |                                                                                                                           |  |  |
| 5  | FB                | 0<br>1 | 1         1         0         Cyan           1         1         1         White                                                                                                                                            |                                                                                                                           |  |  |
| 6  | TEST6             | 0      | It should be fixed to "0".<br>Can not be used.                                                                                                                                                                              |                                                                                                                           |  |  |
| 7  | TEST7             | 0      | It should be fixed to "0".                                                                                                                                                                                                  |                                                                                                                           |  |  |
| 8  | TEST8             | 0      | It should be fixed to "0".<br>Can not be used.                                                                                                                                                                              |                                                                                                                           |  |  |
| 9  | BETA14            | 0      | Matrix-outline display ( $12 \times 18$ dot)<br>Matrix-outline display ( $14 \times 18$ dot)                                                                                                                                |                                                                                                                           |  |  |
| A  | HSZ10             | 0      | HSZ10 Horizontal direction size<br>0 1T/dot<br>1 2T/dot                                                                                                                                                                     | Character size setting in the horizontal direction for the first line.<br>T : Display frequency cycle                     |  |  |
| В  | TEST11            | 0      | It should be fixed to "0".<br>Can not be used.                                                                                                                                                                              |                                                                                                                           |  |  |
| С  | HSZ20             | 0      | HSZ20Horizontal direction size01T/dot12T/dot                                                                                                                                                                                |                                                                                                                           |  |  |
| D  | TEST12            | 0      | It should be fixed to "0".<br>Can not be used.                                                                                                                                                                              | Character size setting in the horizontal<br>direction for the 2nd line to 12th line.<br>T : Display frequency cycle       |  |  |
| E  | MODE0<br>(Note 3) | 0      | MODE1         MODE0         Display mode           0         0         Standard.(Note4)           0         1         AND           1         0         EXOR           1         1         OR                               | Sets the display mode for when 2 page<br>are displayed at the same time. See<br>"DISPLAY FORM 2".<br>MODE1(address12816). |  |  |

Notes 1. The mark () around the status value means the reset status by the "L" level is input to AC pin. 2. The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1", data is written into

a name and a state of the second of



### **MITSUBISHI MICROCOMPUTERS** M35070-XXXSP/FP

#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

| DA                | Register |   | Contents                                                                | Remarks                                                                      |  |
|-------------------|----------|---|-------------------------------------------------------------------------|------------------------------------------------------------------------------|--|
|                   | Status   |   | Function                                                                |                                                                              |  |
| 0                 | BCOL     | 0 | Blanking of BLK0, BLK1                                                  | Sets all raster blanking                                                     |  |
|                   |          | 1 | All raster blanking                                                     |                                                                              |  |
| 1                 | B/F      | 0 | Synchronize with the leading edge of horizontal synchronization.        | Synchronize with the front porch or                                          |  |
| ·                 | (Note 3) | 1 | Synchronize with the trailing edge of horizontal synchronization.       | <ul> <li>back porch of the horizontal<br/>synchronazation signal.</li> </ul> |  |
| 2                 | VMASK    | 0 | Do not mask by VERT input signal                                        | Set mask at phase comparison                                                 |  |
|                   | (Note 3) | 1 | Mask by VERT input signal                                               | operating.                                                                   |  |
| 3                 | POLV     | 0 | VERT pin is negative polarity                                           | Set VERT pin polarity.                                                       |  |
|                   | (Note 3) | 1 | VERT pin is positive polarity                                           |                                                                              |  |
| 4                 | POLH     | 0 | HOR pin is negative polarity                                            | Set HOR pin polarity.                                                        |  |
| •                 | (Note 3) | 1 | HOR pin is positive polarity                                            |                                                                              |  |
| 5                 | BLK0     | 0 | BLINK1 BLINK0 Blanking mode                                             | Set blanking mode.                                                           |  |
| -                 | DEIto    | 1 | 0 0 Matrix-outline size                                                 | See "DISPLAY SHAPE 2".                                                       |  |
| 0                 |          | 0 | 0     1     Character size       1     0     Border size                |                                                                              |  |
| 6                 | BLK1     | 1 | 1     1     Matrix-outline size       (When DSPn (address 12416) = "0") |                                                                              |  |
| 7                 | SYAD     | 0 | Border display of character                                             | See "DISPLAY FORM1 (2)".                                                     |  |
| 1                 | STAD     | 1 | Shadow display of character                                             | _                                                                            |  |
| 8                 | RAMERS   | 0 | RAM not erased                                                          | There is no need to reset because                                            |  |
| C                 | TRAMERO  | 1 | RAM erased                                                              | there is no register for this bit.                                           |  |
| 9                 | STOP     | 0 | Oscillation of clock for display                                        | It is a test bit (TEST13) in the page                                        |  |
| 0                 | 5101     | 1 | Stop the oscillation of clock for display                               | register, therefore fix it to "0".                                           |  |
| A                 | DSPON    | 0 | Display OFF                                                             |                                                                              |  |
|                   |          | 1 | Display ON                                                              |                                                                              |  |
| в                 | BLINK0   | 0 | BLINK Duty                                                              | Set blinking duty ratio.                                                     |  |
|                   | DEITITO  | 1 | 1         0         Data           0         0         Blinking OFF     |                                                                              |  |
| С                 |          | 0 | 0         1         25%           1         0         50%               |                                                                              |  |
| C                 | BLINK1   | 1 | 1 1 75%                                                                 |                                                                              |  |
| D                 |          | 0 | Divided into 64 of vertical synchronous signal                          | Set blinking frequency.                                                      |  |
|                   | BLINK2   | 1 | Divided into 32 of vertical synchronous signal                          |                                                                              |  |
| E                 | MODE1    | 0 | For setting, see MODE0 (address 12716).                                 | Sets the display mode for when 2                                             |  |
| E MODE<br>(Note 3 |          | 1 |                                                                         | pages are displayed at the same tim                                          |  |

Notes 1. The mark () around the status value means the reset status by the "L" level is input to AC pin. 2. The page in which data is written is controlled by the DAF bit. When set to "0", data is written into page 0, whereas when set to "1",

data is written into page 1.



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### **REGISTER SUPPLEMENTARY DESCRIPTION**

- Setting external clock input and display frequency mode Setting external clock input and display frequency mode (by use of EXCK0 (12016), EXCK1 (12316) and DIV10 to DIV0 (12016), as explained here following.
  - (a) When (EXCK1, EXCK0) = (0, 0) .....External synchronous 1 (External clock display) ... Fosc = 20 to 70 MHz
    Input from the TCK pin a constant-period continuous external clock that synchronizes with the horizontal synchronous signal. And input from HOR pin a constant period continuous horizontal synchronous signal. Never stop inputting the clock while displaying. Do not have to set a display frequency because the clock just as it is entered from outside is used as the display clock.
  - (b) When (EXCK1, EXCK0) = (0, 1) .....Internal synchronous... Fosc = 20 to 90 MHz
    Clock input from the TCK pin is unnecessary. The multiply clock of the internally generated horizontal synchronous signal is used as the display clock.
    The display frequency is set by setting the multiply value of the horizontal synchronous frequency (of the display frequency) in DIV10 to DIV0 (address 12016). Also, set the display frequency range. (See the next page.)
    Display frequency is calculated using the below expression.
    - Display frequency = Horizontal synchronous frequency x Multiply value

- (c) When (EXCK1, EXCK0) = (1, 0) ...... Setting disabled
- (d) When (EXCK1, EXCK0) = (1, 1) .....External synchronous 2 (Internal oscillation clock display) ... Fosc = 20 to 90 MHz Input from the TCK pin a constant-period continuous external clock that synchronizes with the horizontal synchronous signal. And input from HOR pin a constant-period continuous horizontal synchronous signal.

Never stop inputting the clock while displaying.

An internal clock which is in sync with the external input clock is used as the display clock.

Because the display frequency equals the external clock frequency, set N1 (division value) that satisfies the below expressions to DIV10 to DIV0 (address 12016) for make the display frequency is equal to the external clock frequency.

N1 = external clock frequency / horizontal synchronous frequency

$$N1 = \sum_{n=0}^{10} 2^n DIV_n$$

Also, set the display frequency range. (See the next page.)



#### Fig. 4 Example of external clock input



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

(2) To set display frequency range

Whenever setting display frequency (when EXCK1 = "0", EXCK0 = "1", or EXCK1 = "1", EXCK0 = "1"), always set the display frequency range in accordance with the display frequency. This range is set from DIVS0, DIVS1 (address 12016), RSEL0 address 12116) and RSEL1 (address 12216). Frequency ranges are given here below.

| RSEL1 | RSEL0 | DIVS1 | DIVS0 | Display frequency range (MHz) |
|-------|-------|-------|-------|-------------------------------|
| 1     | 1     | 0     | 0     | 87.0 to 90.0                  |
| 1     | 0     | 0     | 0     | 67.0 to 87.0                  |
| 0     | 1     | 0     | 0     | 54.0 to 67.0                  |
| 1     | 0     | 0     | 1     | 47.0 to 54.0                  |
| 0     | 0     | 0     | 0     | 40.0 to 47.0                  |
| 1     | 0     | 1     | 0     | 34.0 to 40.0                  |
| 0     | 0     | 0     | 1     | 30.0 to 34.0                  |
| 0     | 1     | 1     | 0     | 26.0 to 30.0                  |
| 1     | 0     | 1     | 1     | 23.0 to 26.0                  |
| 0     | 0     | 1     | 0     | 20.0 to 23.0                  |

(3) Notes on setting display frequency

To change external clock (display) frequency or horizontal synchronization frequency, always use the following procedures.

To set EXCK1 = "0", EXCK0 = "1"

- (a) Turn the display OFF. ... DSPON (address 12816) = "0"
- (b) Set the display frequency. ... Set from DIV10 to DIV0, DIVS0, DIVS1 (address 12016), RSEL0 (address 12116) and RSEL1 (address 12216).
- (c) Wait 20 ms while the horizontal synchronization signal is being input.
- (d) Turn the display ON. ... DSPON (address 12816) = "1"

To set EXCK1 = "1", EXCK0 = "1"

- (a) Turn the display OFF. ... DSPON (address 12816) = "0"
- (b) Set the display frequency. ... Set from DIV10 to DIV0, DIVS0, DIVS1 (address 12016), RSEL0 (address 12116) and RSEL1 (address 12216).
- (c) Wait 20 ms while the horizontal synchronization signal and external clock are being input.
- (d) Turn the display ON. ... DSPON (address 12816) = "1"



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### **DISPLAY FORM 1**

M35070-XXXSP/FP has the following four display forms.

- (1) Blanking mode
  - Character size
    - : Blanking same as the character size.
  - Border size

: Blanking the background as a size from character.

Matrix-outline size

: Blanking the background  $12 \times 18$  dot.

All blanking size

: When set register BCOL to "1", all raster area is blanking.

The display mode and blanking mode can be set line-by-line, as follows, from registers BCOL, BLK1, BLK0 (address 12816), DSP0 to DSP11 (address 12416).

|      | DUKA | DLKO | Line of D                         | SPn = "0"               | Line of DSPn = "1"         |                         |  |
|------|------|------|-----------------------------------|-------------------------|----------------------------|-------------------------|--|
| BCOL | BLK1 | BLK0 | Display mode                      | Blanking mode           | Display mode               | Blanking mode           |  |
|      | 0    | 0    | All matrix-outline border display | All matrix-outline size | All matrix-outline display | All matrix-outline size |  |
| 0    | 0    | 1    | Character display                 | Character size          | Border display             | Border size             |  |
| 0    | 1    | 0    | Border display                    | Border size             | All matrix-outline display | All matrix-outlinesize  |  |
|      | 1    | 1    | All matrix-outline display        | All matrix-outline size | Character display          | Character size          |  |
|      | 0    | 0    | All matrix-outline border display |                         | All matrix-outline display |                         |  |
| 1    | 0    | 1    | Character display                 |                         | Border display             |                         |  |
|      | 1 0  |      | Border display                    | All blanking size       | All matrix-outline display | All blanking size       |  |
|      | 1    | 1    | All matrix-outline display        | 1                       | Character display          |                         |  |



Fig. 5 Display form



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

(2) Shadow display

When border display mode, if set SYAD (address 12816) = "0" to "1", it change to shadow display mode. Border and shadow display are shown below. Set shadow display color by BR, BG or BB of display RAM or by register FR, FG and FB (address 12716).



Fig. 6 Border and shadow display



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### **DISPLAY FORM 2**

This IC can display both page 0 and page 1 at the same time.

Page 0: Set the DAF bit in each addresses to "0".

Page 1: Set the DAF bit in each addresses to "1".



#### Fig. 7 Example of 2 pages display

- Example 1: Display position, display size, color, etc., can be freely set for each page, and the 2 pages can be displayed on top of each other or side-by-side.
- Example 2: When the display range of the 2 pages overlap on the monitor screen, they can be displayed in the 5 below ways using registers MODE0 (address 12716), MODE1 (address 12816) and POPUP (address 12616). (The POPUP register is effective only when MODE0 = "0" and MODE1 = "0".)

| MODE1 | MODE0 | POPUP | Display mode               |
|-------|-------|-------|----------------------------|
| 0     | 0     | 0     | Standard (Page 1 priority) |
|       | 0 0   |       | Standard (Page 0 priority) |
| 0     | 1     |       | AND                        |
| 1     | 0     | —     | EXOR                       |
| 1     | 1     |       | OR                         |

- (1) Standard (page 1 priority) ... Page 1 has priority in overlapping areas. Page 0 is not displayed in those areas.
- (2) Standard (page 0 priority) ... Page 0 has priority in overlapping areas. Page 1 is not displayed in those areas.
- (3) AND ...... In overlapping areas, the RGB output of the 2 pages is AND processed and output.
- (4) EXOR ..... In overlapping areas, the RGB output of the 2 pages is EXOR processed and output.
- (5) OR ..... In overlapping areas, the RGB output of the 2 pages is OR processed and output.



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### **CHARACTER FONT**

Images are composed on a 12 X 18 dot matrix, and characters can be linked vertically and horizontally with other characters to allow the display the continuous symbols.

Character code FF<sub>16</sub> is fixed as a blank without background. Therefore, cannot register a character font in this code.



Fig. 8 Example of border display



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### DATA INPUT EXAMPLE

Data of display RAM and display control registers can be set by the I<sup>2</sup>C-BUS serial input function. Example of data setting is shown in Figure 9 (at EXCK0 = "1", EXCK1 = "0" setting).

#### Data input example (M35070-XXXSP/FP) DAF Address/data DAE DAD DAC DAB DAA DA9 DA8 DA7 DA6 DA5 DA4 DA3 DA2 DA1 DA0 Remarks 200m sec hold System set up (Note 4) Address 12016 Address setting Data DIVS1 DIVS0 DIV10 DIV9 DIV7 DIV6 DIV5 DIV4 DIV3 DIV2 DIV1 DIV0 Frequency value setting (Note2) DIV8 Output setting Data **RSEL0** PTD7 PTD6 PTD4 PTD2 HP0 Horizontal display location setting HP8 HP6 HP2 Data RSEL1 HP10 HP9 HP7 HP5 HP4 HP3 HP1 Data VP9 VP8 VP7 VP6 VP4 VP3 VP2 VP1 VP0 Vertical display location setting VP5 ge Data Display form setting Data Character size setting Character size setting Data Data Color, character size setting Data POLHPOLV Page 0 display OFF Address 12216 Address setting HP3 HP1 HP0 Data HP10 HP9 HP8 HP7 HP6 HP5 HP4 HP2 Horizontal display location setting Data VP9 VP8 VP7 VP6 VP5 VP4 VP3 VP2 VP1 VP0 Vertical display location setting Data Display form setting Data æ Character size setting Data Character size setting Data Color, character size setting Data Page 1 display OFF 200m sec hold Be stable / Waiting time C0 Data BB BG BR BLINK В G R C7 C6 C5 C4 C3 C2 C1 Background Blink pag Character color Character code Character setting -ing coloring Data 11F16 BΒ BG BR В G R C7 C6 C5 C4 C3 C2 C1 C0 BLINK Address 00016 Data BR В G R C7 C6 C5 C4 C3 C2 C1 C0 BB BG BLINK Background Blink Character color pag Character code Character setting -ing colorina 11F16 Data BB BG BR BLINK В R C7 C6 C5 C4 C3 C2 C1 C0 Address 12816 Address setting Page 1 display ON Data Display form setting (Note 3) Address 12816 Address setting Page 0 display ON POLH POLV Data

Notes 1 : The page in which data is written is controlled by the address. To write data into page 0, set "0". To write data into page 1, set "1". 2 : Input a continuous clock of constant period from the TCK pin. Also, input a horizontal synchronous signal into the HOR pin and a vertical synchronous signal into the VERT pin.

3 : Matrix-outline display in this data.

4 : Secure the waiting time of 200ms after releasing AC, and set data from setting the display frequency (setting of the register).

Fig 9. Example of data setting



Display form setting (Note 3)



Fig. 10 Example of the M35070-XXXSP/FP peripheral circuit (Internal synchronous. At EXCK1 = "0", EXCK0 = "1")



Fig. 11 Example of the M35070-XXXSP/FP peripheral circuit (External synchronous. At EXCK1 = "1", EXCK0 = "1")



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### DATA INPUT

(1) I<sup>2</sup>C-Bus communication function

This IC has a built-in data transmission interface which utilizes 2 unidirectional buses. In communications, this IC functions as a slave reception device.

The IC is synchronized with the serial clock (SCL) sent from the master device and receives the data (SDA). Communications are controlled from the start/stop states. Also, always input the control byte after attaining the start state.

The below chart shows the start/stop state and control byte configuration.



Fig. 12 Start state / Stop state



Fig. 13 Control byte configuration



- (2) Data input (Sequence)
  - (a) Addresses are consists of 16 bits.
  - (b) Data is consists of 16 bits.
  - (c) Addresses and data are communicated in 8-bit units. Input the lower 8 bits before the upper 8 bits. Make input from the MSB side.
  - (d) After the start state has been attained and the control byte (7CH) received, the next 16 bits (2 bytes) are for inputting the address. Addresses are increased in increments for every 16 bits (2 bytes) of data input thereafter. As a result, it is not necessary to input the address from the second data.
- Note: During external synchronous, stop the external clock input from the TCK pin while inputting data.



Fig. 14 Data input sequence



SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### TIMING REQUIREMENTS

#### Data input

|           |                                               |           | Lir  |           |         |      |                                                            |
|-----------|-----------------------------------------------|-----------|------|-----------|---------|------|------------------------------------------------------------|
| Symbol    | Parameter                                     | Typ. mode |      | High-spe  | ed mode | Unit | Remarks                                                    |
|           |                                               | Min.      | Max. | Min.      | Max.    |      |                                                            |
| fCLK      | Clock frequency                               | 0         | 100  | 0         | 400     | KHz  |                                                            |
| thigh     | HIGH period of Clock                          | 4000      | -    | 600       | _       | ns   |                                                            |
| tLOW      | LOW period of Clock                           | 4700      | -    | 1300      | _       | ns   |                                                            |
| tR        |                                               |           | 1000 | 20+(Note) | 300     |      |                                                            |
| IR        | SDA & SCL rise time                           | -         | 1000 | 0.1Св     | 000     | ns   |                                                            |
| tF        |                                               |           | 300  | 20+(Note) | 300     | ns   |                                                            |
| 11-       | SDA & SCL fall time                           | _         | 500  | 0.1Св     | 500     |      |                                                            |
| tHD : STA | Hold time at START status                     | 4000      | -    | 600       | -       | ns   |                                                            |
| tsu : STA | Set up time at START status                   | 4700      | _    | 600       | _       | ns   | Only at START state<br>repeating generation                |
| thd : DAT | Data input hold time                          | 0         | -    | 0         | _       | ns   |                                                            |
| ts∪ : DAT | Data input setup time                         | 250       | -    | 100       | _       | ns   |                                                            |
| ts∪ : STO | Set up time at STOP state                     | 4000      | -    | 600       | _       | ns   |                                                            |
| tBUF      | Bus release time                              | 4700      | _    | 1300      | _       | ns   | Time must be re-<br>leased bus before<br>next transmission |
| tSP       | Input filter / spike suppress (SDA & SCL pin) | N/A       | N/A  | 0         | 50      | ns   |                                                            |

Note.  $C_B = total capacitance of 1 bus line.$ 



Fig. 15 Data input timing



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### ABSOLUTE MAXIMUM RATINGS (VDD = 5.00V, Ta = -20 to +85°C, unless otherwise noted)

| Symbol | Parameter             | Conditions           | Ratings                          | Unit |
|--------|-----------------------|----------------------|----------------------------------|------|
| Vdd    | Supply voltage        | With respect to Vss. | -0.3 to +6.0                     | V    |
| Vi     | Input voltage         |                      | $Vss - 0.3 \le Vi \le Vdd + 0.3$ | V    |
| Vo     | Output voltage        |                      | $Vss \leq Vo \leq Vdd$           | V    |
| Pd     | Power dissipation     | Ta = +25°C           | +300                             | mW   |
| Topr   | Operating temperature |                      | -20 to +85                       | °C   |
| Tstg   | Storage temperature   |                      | -40 to +125                      | °C   |

#### **RECOMMENDED OPERATING CONDITIONS** (VDD = 5.00V, Ta = -20 to +85°C, unless otherwise noted)

| Symbol | Parameter                 |              |        | Limits |        |      |  |  |
|--------|---------------------------|--------------|--------|--------|--------|------|--|--|
| Cymbol | Faidinetei                |              |        | Тур.   | Max.   | Unit |  |  |
| Vdd    | Supply voltage            |              | 4.75   | 5.0    | 5.25   | V    |  |  |
|        | "H" level input voltage   | AC HOR, VERT | 0.8Vdd | Vdd    | Vdd    | V    |  |  |
| Vih    | i i iever input voltage   | SCL, SDA     | 0.7Vdd | Vdd    | Vdd    | V    |  |  |
|        |                           | AC HOR, VERT | 0      | 0      | 0.2Vdd | V    |  |  |
| VIL    | "L" level input voltage   | SCL, SDA     | 0      | 0      | 0.3Vdd | V    |  |  |
| Fosc   | Oscillating frequency for | 20.0         | _      | 90.0   | MHz    |      |  |  |
| H.sync | Horizontal synchronous    | 15.0         | _      | 130.0  | kHz    |      |  |  |

#### ELECTRICAL CHARACTERISTICS (VDD = 5.00V, Ta = 25°C, unless otherwise noted)

| Symbol | Parameter                      |                  | Test conditions            | Limits |      |        | Unit |
|--------|--------------------------------|------------------|----------------------------|--------|------|--------|------|
| Oymbol | Fala                           | meter            |                            | Min.   | Тур. | Max.   | Onic |
| Vdd    | Supply voltage                 |                  | Ta = -20 to +85°C          | 4.75   | 5.0  | 5.25   | V    |
| Idd    | Supply current                 |                  | VDD = 5.00V                | —      | 40   | 60     | mA   |
| Vон    | (1) 19 Jacob and and and a set | P0 to P7 (Note1) | VDD = 4.75V, IOH = -0.4mA  | 3.5    | _    | _      | V    |
| VOH    | "H" level output voltage       | CPOUT            | VDD = 4.75V, IOH = -0.05mA |        |      |        | v    |
|        | (1. 1) I a sector of the sec   | P0 to P7 (Note2) | VDD = 4.75V, IOL = 0.4mA   |        |      | 0.4    |      |
| Vol    | "L" level output voltage       | CPOUT            | VDD = 4.75V, IOL = 0.05mA  | _      |      |        | V    |
|        |                                | SDA              | VDD = 4.75V, IOL = 3.0mA   |        |      |        |      |
| Rı     | Pull-up resistance AC          |                  | VDD = 5.00V                | 10     | 30   | 100    | kΩ   |
| Vтск   | External clock input width     |                  | $4.75V \le VDD \le 5.25V$  | 0.6Vdd | _    | 0.9Vdd | V    |

Notes 1. The current from the IC must not exceed -0.4 mA/port at any of the port pins (P0 to P7).

2. The current flowing into the IC must not exceed 0.4 mA/port at any of port pins (P0 to P7).



#### SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### NOTE FOR SUPPLYING POWER

(1)Timing of power supplying to  $\overline{AC}$  pin

The internal circuit of M35070-XXXSP/FP is reset when the level of the auto clear input pin  $\overline{AC}$  is "L". This pin in hysteresis input with the pull-up resistor.

The timing about power supplying of  $\overline{AC}$  pin is shown in Figure 16.

After supplying the power (VDD and Vss) to M35070-XXXSP/FP and the supply voltage becomes more than  $0.8 \times VDD$ , it needs to keep VIL time; tw of the  $\overrightarrow{AC}$  pin for more than 1ms. Start inputting from microcomputer after  $\overrightarrow{AC}$  pin supply voltage becomes more than  $0.8 \times VDD$  and keeping 200ms wait time.

#### (2)Timing of power supplying to VDD1 and VDD2. Supply power to VDD1 and VDD2 at the same time.



Fig. 16 Timing of power supplying to AC pin

#### **PRECAUTION FOR USE**

Notes on noise and latch-up

In order to avoid noise and latch-up, connect a bypass capacitor ( $\approx 0.1 \mu$ F) directly between the VDD1 pin and Vss1 pin, and the VDD2 pin and Vss2 pin using a heavy wire.

Note for waveform timing of the horizontal signals to the HOR pin Set horizontal synchronous signal edge<sup>\*</sup> waveform timing to under 5ns and input to HOR pin.

Set only the side which set by  $B/\overline{F}$  register waveform timing under 5ns and input to HOR pin.

\*: Set front porch edge or back porch edge by  ${\rm B}/\overline{\rm F}$  register.



#### DATA REQUIRED FOR MASK ROM ORDERING

Please send the following data for mask orders.

- (1) M35070-XXXSP/FP mask ROM order confirmation form
- (2) 20P4B mask specification form
- (3) 20P2Q-A mask specification from
- (4) ROM data (EPROM 3 sets)
- (5) Floppy disks containing the character font generating program
   + character data



SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### STANDARD ROM TYPE : M35070-002SP/FP

M35070-002SP/FP is a standard ROM type of M35070-XXXSP/FP. The character patterns for 0 page are fixed to the contents of Figure 17 to 20, the character patterns for page 1 are fixed to the contents of Figure 21 and 24.





































SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

#### PACKAGE OUTLINE



#### 20P2Q-A

#### Plastic 20pin 300mil SSOP





SCREEN CHARACTER and PATTERN DISPLAY CONTROLLERS

## 🕆 MITSUBISHI ELECTRIC CORPORATION

HEAD OFFICE: 2-2-3, MARUNOUCHI, CHIYODA-KU, TOKYO 100-8310, JAPAN

#### Keep safety first in your circuit designs!

Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples

- Misubishi Electric Corporation assumes no responsibility for any damage, or intringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Misubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Misubishi Electric Corporation or an authorized Misubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Misubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Misubishi Electric Corporation sames no, including the Mitsubishi Zendric Corporation as a que (http://www.misubishichips.com). When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information approducts. Missubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information dendritude in the mitormation contained herein. Mitsubishi Electric Corporation sasumes no responsibility for any damage, liability or other loss resulting from the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or advage, liability or advage and the information and products. Mitsubishi Electric Corporation as a total system before making a final dec
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved In these products on technicologies are solved to the superiese expond control restrictions, they must be exported under a network of the superiese government and cannot be impo destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.

© 2000 MITSUBISHI ELECTRIC CORP. New publication, effective August. 2000. Specifications subject to change without notice.



### **REVISION DESCRIPTION LIST**

### M35070-XXXSP/FP DATA SHEET

| Rev.<br>No. | Revision Description                                                 | Rev.<br>date |
|-------------|----------------------------------------------------------------------|--------------|
| 1.0         | First Edition                                                        | 980402       |
| 1.1         | P50 20P2Q-A (20-PIN SSOP) MARK SPECIFICATION FORM<br>B: Note 4 added | 000707       |
| 1.2         | Delete Mask ROM ORDER CONFIRMATION FORM and MASK SPECIFICATION FORM  | 000829       |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |
|             |                                                                      |              |