

# Description

The M30222 single-chip microcomputers are built using the high-performance silicon gate CMOS process using a M16C/60 Series CPU core and are packaged in a 100-pin plastic molded QFP. These single-chip microcomputers operate using sophisticated instructions featuring a high-level of instruction efficiency and are capable of executing instructions at high speed. They also feature a built-in multiplier and DMAC, making them ideal for controlling office, communications, industrial equipment, and other high-speed processing applications.

The M30222 group includes a range of products with various package types.

# Features

| Memory capacity                     | -                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                             |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Shortest instruction execution time | •                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                             |
| Supply voltage                      |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                             |
| Low power consumption               |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                             |
| Interrupts                          |                                                                                                                                                                                                                    | interrunt sources                                                                                                                                                                                                                                           |
|                                     | 4 software interrupt sourc                                                                                                                                                                                         |                                                                                                                                                                                                                                                             |
|                                     | 7 levels (including key inp                                                                                                                                                                                        |                                                                                                                                                                                                                                                             |
| Multifunction 16-bit timer          |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                             |
| Serial I/O                          |                                                                                                                                                                                                                    | · · , · · · · · F · · · · · · · · · · ·                                                                                                                                                                                                                     |
|                                     | 3 for UART or clock synch                                                                                                                                                                                          | nronous (1 channel for I <sup>2</sup> C or SPI)                                                                                                                                                                                                             |
|                                     | 2 for clock synchronous                                                                                                                                                                                            |                                                                                                                                                                                                                                                             |
| • DMAC                              | 2 channels (trigger: 24 sc                                                                                                                                                                                         | ources)                                                                                                                                                                                                                                                     |
| A-D converter                       | 10 bits X 8 channels (exp                                                                                                                                                                                          | andable up to 10 channels)                                                                                                                                                                                                                                  |
| D-A converter                       | 8 bits X 2 channels                                                                                                                                                                                                |                                                                                                                                                                                                                                                             |
| CRC calculation circuit             | 1 circuit                                                                                                                                                                                                          |                                                                                                                                                                                                                                                             |
| Watchdog timer                      | 1 timer                                                                                                                                                                                                            |                                                                                                                                                                                                                                                             |
| Key-on Wake up                      | 8 inputs                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |
| Programmable I/O                    | 54 lines                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |
| Input port                          |                                                                                                                                                                                                                    | • •                                                                                                                                                                                                                                                         |
| Clock generating circuit            | 2 built-in clock generation                                                                                                                                                                                        | n circuits                                                                                                                                                                                                                                                  |
|                                     | (built-in feedback resistor                                                                                                                                                                                        | , and external ceramic or quartz oscillator)                                                                                                                                                                                                                |
| •LCD Drive                          | <ul> <li> 1/2, 1/3 bias</li> <li>4 common outputs</li> <li>40 segment outputs</li> <li>Built-in charge pump</li> <li>1/2, 1/3, 1/4 duty</li> <li>Expansion CLK output</li> <li>Static/direct drive mode</li> </ul> | Specifications written in this manual<br>are believed to be accurate but are<br>not guaranteed to be entirely error<br>free. They may be changed for func-<br>tional or performance improvements.<br>Please make sure your manual is the<br>latest version. |

# Applications

Audio, cameras, office, industrial, communications and, portable equipment

development

Specifications in this manual are tentative and subject to change Rev. G Description



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **Table of Contents**

| Description1-2                      | Timer A 1-71                                       |
|-------------------------------------|----------------------------------------------------|
| Operation of Functional Blocks 1-10 | Timer B 1-85                                       |
| Memory 1-10                         | Timer functions for three-phase motor control 1-93 |
| Central Processing Unit (CPU) 1-11  | Serial Communications                              |
| Reset 1-14                          | (1) Clock synchronous serial I/O mode 1-114        |
| Special function registers 1-15     | (2) Clock Asynchronous Serial I/O (UART) Mode1-120 |
| Software Reset 1-20                 | UART2 in I2C Mode 1-130                            |
| Clock generating Circuit 1-21       | UART2 in SPI mode 1-138                            |
| Clock Output 1-25                   | S I/O 3, 4 1-143                                   |
|                                     |                                                    |
| Stop Mode 1-27                      | A-D Converter 1-157                                |
| Status Transition Of BCLK 1-28      | D-A Converter 1-168                                |
| Voltage Down Converter 1-30         | CRC Calculation Circuit 1-170                      |
| Power control 1-32                  | Programmable I/O Ports 1-172                       |
| Protection1-34                      | Electrical Characteristics 1-179                   |
| Software wait 1-35                  | Flash Memory 1-186                                 |
| Overview of Interrupts 1-36         | CPU Rewrite Mode 1-188                             |
| Watchdog Timer 1-57                 | Parallel I/O Mode 1-202                            |
| DMAC 1-59                           | Standard serial I/O mode 1 1-206                   |
| Timers 1-69                         | Standard serial I/O mode 2 1-226                   |

Under Jeredopment Specifications in this manual are tentative and subject to change Rev. G Description

9° M30222 Group

MITSUBISHI MICROCOMPUTERS

# **Pin Configuration**

Figure 1.1 shows the pin configurations for M30222 group.



Fig. 1.1. Pin configuration (top view)



# M30222 Group 🛩

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **Block Diagram**

Figure 1.2 is a block diagram of the M30222 group.



Fig. 1.2. Block diagram of M30222 group

# **Memory Expansion**

Figure 1.3 shows the Memory expansion for the M30222 group.



Fig. 1.3. Memory Expansion



# MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **Performance Outline**

#### Table 1.1. Performance outline of the M30222 group

|                        | Parameters Function                |             |                                                                                  |  |  |  |  |  |  |
|------------------------|------------------------------------|-------------|----------------------------------------------------------------------------------|--|--|--|--|--|--|
| Number of basic inst   | ructions                           |             | 91                                                                               |  |  |  |  |  |  |
| Shortest instruction e | execution time                     |             | 62.5ns f(Xin) = 16MHz                                                            |  |  |  |  |  |  |
|                        | ROM                                | 260K bytes  |                                                                                  |  |  |  |  |  |  |
| Memory size            | RAM                                |             | 20K bytes                                                                        |  |  |  |  |  |  |
| Input/Output           | P3-P4, P6-P10<br>except P83        | I/O         | 8 bits x 6, 7 bits x 1                                                           |  |  |  |  |  |  |
|                        | P83                                | 1           | 1 bit x 1                                                                        |  |  |  |  |  |  |
| Multifunctional        | TA0, TA1, TA2, TA                  | 3, TA4      | 16 bits x 5                                                                      |  |  |  |  |  |  |
| timer                  | TB0, TB1, TB2, TB3                 | 3, TB4, TB5 | 16 bits x 6, three-phase motor control                                           |  |  |  |  |  |  |
| Serial I/O             | UARTO, UART1, UA                   | ART2        | (UART or clock synchronous) x 3, or I <sup>2</sup> C x 1                         |  |  |  |  |  |  |
|                        | SIO3, SIO4 (Clock synchronous) x 2 |             |                                                                                  |  |  |  |  |  |  |
| A-D converter          |                                    |             | 10 bits x (8 + 2) channels                                                       |  |  |  |  |  |  |
| D-A converter          |                                    |             | 8 bits x 2                                                                       |  |  |  |  |  |  |
| CRC calculation circ   | uit                                |             | CRC-CCITT                                                                        |  |  |  |  |  |  |
| Watchdog timer         |                                    |             | 15 bits x 1 (with prescaler)                                                     |  |  |  |  |  |  |
| Interrupts             |                                    |             | 25 external, 8 internal sources, 4 software, 7 levels                            |  |  |  |  |  |  |
| Clock generating circ  | cuit                               |             | 2 built-in clock generation circuits                                             |  |  |  |  |  |  |
| Supply voltage         |                                    |             | 2.7 to 5.5V f(Xin) = 16 MHz, without software wait                               |  |  |  |  |  |  |
| Power consumption      |                                    |             | ТВД                                                                              |  |  |  |  |  |  |
| I/O characteristics    | I/O withstand voltag               | je          | 5.5V                                                                             |  |  |  |  |  |  |
|                        |                                    | P3, P4      | 0.1 mA (high output), 2.5 mA (low output)                                        |  |  |  |  |  |  |
|                        | Output current                     | P6-P10      | 5 mA at 5V (excluding pins P7 <sub>0</sub> , P7 <sub>1</sub> , P8 <sub>3</sub> ) |  |  |  |  |  |  |
| Device configuration   | •                                  |             | CMOS high performance silicon gate                                               |  |  |  |  |  |  |
| Package                |                                    |             | 100-pin plastic mold QFP                                                         |  |  |  |  |  |  |
|                        | COM0 to COM3                       |             | 4 lines                                                                          |  |  |  |  |  |  |
| LCD                    | SEG0 to SEG39                      |             | 40 lines (16 lines shared with I/O ports)                                        |  |  |  |  |  |  |



MITSUBISHI MICROCOMPUTERS

M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUT

Mitsubishi plans to release the following products in the M30222 group:

- (1) Support for Flash memory version and mask ROM versions
- (2) ROM capacity: 260 K bytes
- (3) Package
  - 100P6S-A : Plastic molded QFP (mask ROM version)

100P6Q-A: Plastic molded QFP

# M16C Family Group

Figure 1.4 shows the M30222 family.



Fig. 1.4. Type No., memory size, and package

Table 1.2 shows the product list for the M30222 family.

## Table 1.2. Product list

| Туре No.   | ROM Capacity | RAM Capacity | Package Type | Remarks |
|------------|--------------|--------------|--------------|---------|
| M30222FGFP |              |              | 100P6S-A     | Flash   |
| M30222FGGP | 260 Kbytes   | 20 Kbytes    | 100P6Q-A     | FIGST   |



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **Pin Description**

#### Table 1.3. Pin Description for M30222 group

| Pin name                                             | Signal name                        | I/O type     | Function                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------|------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc, Vss                                             | Power supply                       | Input        | Supply 2.7 to 5.5V to the Vcc pin and 0V to Vss                                                                                                                                                                                                                                            |
| VDC                                                  | Voltage Down<br>Converter          | Input        | Connects capacitor from VDC to Vss; or if not using VDC, connect 3.3V to VDC pin.                                                                                                                                                                                                          |
| CNVss                                                | CNVss                              |              | This pin is used to enable flash programming. Connect the pull-down resistor from CNVss to Vss. Connect CNVss to enable flash programming.                                                                                                                                                 |
| RESET                                                | Reset input                        | Input        | An "L" on this input resets the microcomputer.                                                                                                                                                                                                                                             |
| Xin, Xout                                            | Main Clock                         | Input/Output | These pins are provided for the main clock generating circuit. Connect a ceramic reso-<br>nator or crystal between the Xin and the Xout pins. To use an externally derived clock,<br>input it to the Xin.                                                                                  |
| P8 <sub>4</sub> /P8 <sub>5</sub>                     | I/O Port                           | Input/Output | These pins are provided for the subclock generating circuit. Connect a ceramic reso-                                                                                                                                                                                                       |
| Xcout/Xcin                                           | Subclock                           | Input/Output | nator or crystal between the Xcin pin and leave the Xcout pin open. These pins also<br>function as CMOS I/O ports.                                                                                                                                                                         |
| AVcc                                                 | Analog power<br>supply + reference | Input        | This pin is a power supply input for the A-D converter. Connect this pin to Vcc.                                                                                                                                                                                                           |
| AVss                                                 | Analog power<br>supply + reference | Input        | This pin is a power supply input for A-D converter. Connect this pin to Vss.                                                                                                                                                                                                               |
| Vref                                                 | Reference voltage input            | Input        | This pin is a reference voltage input for the A-D converter.                                                                                                                                                                                                                               |
|                                                      | I/O Port P3                        | Input/Output | This is an 8-bit CMOS I/O port. It has an input/output direction register that allows the                                                                                                                                                                                                  |
| P3 <sub>0</sub> to P3 <sub>7</sub>                   | RTP0_0 to RTP3_1                   | Output       | user to set each pin for input or output individually. When used for input, the port can<br>be set by software to have or not have a pull resistor in units of four bits.                                                                                                                  |
|                                                      | SEG24 to SEG31                     | Output       | Pins in this port also function as SEG output for LCD and output for Real-time port.                                                                                                                                                                                                       |
|                                                      | I/O Port P4                        | Input/Output | This is an 8-bit I/O port equivalent to P3.                                                                                                                                                                                                                                                |
| P4 <sub>0</sub> to P4 <sub>7</sub>                   | SEG32 to SEG39                     | Output       | Pins in Port 4 also function as SEG outputs for LCD.                                                                                                                                                                                                                                       |
|                                                      | RTP4_0 to RTP7_1                   | Output       | Pins in Port 4 also function as Real-time port.                                                                                                                                                                                                                                            |
|                                                      | I/O Port P6                        | Input/Output | This is an 8-bit I/O port equivalent to P3.                                                                                                                                                                                                                                                |
| P6 <sub>0</sub> to P6 <sub>7</sub>                   | KIO to KI7                         | Input        | Pins in Port 6 also function as key-input interrupts.                                                                                                                                                                                                                                      |
|                                                      | UART0, UART1                       | Input/Output | Pins in Port 6 also function as transmit, receive, clock, and CTS/RTS pins for UART0, UART1.                                                                                                                                                                                               |
|                                                      | I/O Port P7                        | Input/Output | This is an 8-bit I/O port equivalent to P3.                                                                                                                                                                                                                                                |
|                                                      | UART2                              | Input/Output | Some pins in Port 7 serve as transmit, receive, clock, and CTS/RTS for UART2.<br>UART2 provides I <sup>2</sup> C serial communications.                                                                                                                                                    |
| P7 <sub>0</sub> to P7 <sub>7</sub>                   | Timer A/B                          | Input/Output | Some pins in Port 7 serve as input/output for Timer A and Timer B.                                                                                                                                                                                                                         |
|                                                      | INT4                               | Input        | Pins $P7_6$ and $P7_7$ function as inputs for INT4.                                                                                                                                                                                                                                        |
|                                                      |                                    | Output       | Some pins in Port 7 function as three-phase outputs for V, $\overline{V}$ , W, and $\overline{W}$ .                                                                                                                                                                                        |
|                                                      | I/O Port P8                        | Input/Output | $P8_0$ to $P8_2$ , $P8_6$ are I/O ports equivalent to P3.                                                                                                                                                                                                                                  |
| P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>6</sub> |                                    | Input/Output | Some pins in Port 8 serve as input/output for Timer A and Timer B.                                                                                                                                                                                                                         |
| 10010702,706                                         | - <u></u>                          | Input        | Pins P80 and P81 function as inputs for INT5.                                                                                                                                                                                                                                              |
|                                                      | Three-phase                        | Output       | Pins $P8_0$ and $P8_1$ function as inputs three-phase outputs for U and $\overline{U}$ .                                                                                                                                                                                                   |
| P8 <sub>3</sub>                                      | NMI                                | Input        | $P8_3$ is an input only port that also functions for $\overline{NMI}$ . The $\overline{NMI}$ interrupt is generated when the input at this pin changes from "H" to "L". The $\overline{NMI}$ function cannot be cancelled using software. The pull-up resistor cannot be set for this pin. |



Specifications in this manual are tentative and subject to change Rev. G Description



# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| Pin name                             | Signal name                 | I/O type     | Function                                                                                                       |
|--------------------------------------|-----------------------------|--------------|----------------------------------------------------------------------------------------------------------------|
|                                      | I/O Port P9                 | Input/Output | This is an 8-bit I/O equivalent to P3.                                                                         |
|                                      | SIO 3/4                     | Input/Output | Pins in Port 9 function as transmit, receive and clock for SIO3 and SIO4.                                      |
|                                      | Timer B                     | Input        | Some pins in Port 9 serve as TB3 and TB4 pins.                                                                 |
| P9 <sub>0</sub> to P9 <sub>7</sub>   | D-A                         | Output       | $P9_3$ and $P9_4$ can be configured to function as a digital to analog output.                                 |
|                                      | INT2, INT3                  | Input        | Pin P9 <sub>0</sub> and P9 <sub>7</sub> can be configured as $\overline{\rm INT2}$ and $\overline{\rm INT3}$ . |
|                                      | ANEX0                       | Output       | These pins are used to connect to an optional external op amp.                                                 |
|                                      | ANEX1                       | Input        | These plins are used to connect to an optional external op amp.                                                |
|                                      | I/O Port 10                 | Input/Output | This is an 8-bit I/O port equivalent to P3.                                                                    |
| P10 <sub>0</sub> to P10 <sub>7</sub> | AN0 to AN7                  | Input        | Pins in Port 10 function as analog inputs.                                                                     |
|                                      | INT6, INT7                  | Input        | P10 <sub>6</sub> and P10 <sub>7</sub> function as inputs for $\overline{INT6}$ and $\overline{INT7}$ .         |
| SEG0 to SEG23                        | SEG drive pins              |              | Pins in this port function as SEG output for LCD drive circuit.                                                |
| COM0 to COM3                         | COM ports                   |              | Pins in this port function as COM output for LCD drive circuit.                                                |
| VL1 to VL3                           | Power supply for LCD driver |              | Power supply input for LCD drive circuit.                                                                      |

# MITSUBISHI MICROCOMPUTERS M30222 Group

# Operation of Functional Blocks

The M30222 group accommodates certain units in a single chip. These units include ROM and RAM to store instructions and data and the central processing unit (CPU) to execute arithmetic/logic operations. Also included are peripheral units such as timers, serial I/O, D-A converter, DMAC, CRC calculation circuit, A-D converter, LCD, and I/O ports. The following explains each unit.

# Memory

Figure 1.5 is a memory map of the M30222 group. The linear address space of 1M bytes extends from address 0000016 to FFFF16. From FFFF16 down is ROM. For example, in the M30222FG-XXXFP, there is 256K bytes of internal ROM from C000016 to FFFF16. The vector table for fixed interrupts such as the reset and NMI are mapped to FFFDC16 to FFFF16. The starting address of the interrupt routine is stored here. The address of the vector table for timer interrupts, etc., can be set as desired using the internal register (INTB). See the section on interrupts for details.

From 0040016 up is RAM. For example, in the M30222FG-XXXFP, 20K bytes of internal RAM is mapped to the space from 0040016 to 053FF16. In addition to storing data, the RAM also stores the stack used when calling subroutines and when interrupts are generated.

The SFR area is mapped to 0000016 to 003FF16. This area accommodates the control registers for peripheral devices such as I/O ports, A-D converter, serial I/O, and timers, etc. Tables 1.5 to 1.9 show the location of peripheral unit control registers. Any part of the SFR area that is not occupied is reserved and cannot be used for other purposes.



Fig. 1.5. Memory Map



# Central Processing Unit (CPU)

The CPU has a total of 13 registers shown in Figure 1.6. Seven of these registers (R0, R1, R2, R3, A0, A1, and FB) come in two sets; therefore, these have two register banks.



Fig. 1.6. Central Processing Unit Register

# (1) Data registers (R0, R0H, R0L, R1, R1H, R1L, R2, and R3)

Data registers (R0, R1, R2, and R3) are configured with 16 bits, and are used primarily for transfer and arithmetic/logic operations.

Registers R0 and R1 each can be used as separate 8-bit data registers, high-order bits as (R0H/R1H), and low-order bits as (R0L/R1L). In some instructions, registers R2 and R0, as well as R3 and R1 can use as 32-bit data registers (R2R0/R3R1).

# (2) Address registers (A0 and A1)

Address registers (A0 and A1) are configured with 16 bits, and have functions equivalent to those of data registers. These registers can also be used for address register indirect addressing and address register relative addressing. In some instructions, registers A1 and A0 can be combined for use as a 32-bit address register (A1A0).

# (3) Frame base register (FB)

Frame base register (FB) is configured with 16 bits, and is used for FB relative addressing.





## (4) Program counter (PC)

Program counter (PC) is configured with 20 bits, indicating the address of an instruction to be executed.

#### (5) Interrupt table register (INTB)

Interrupt table register (INTB) is configured with 20 bits, indicating the start address of an interrupt vector table.

#### (6) Stack pointer (USP/ISP)

Stack pointer comes in two types: user stack pointer (USP) and interrupt stack pointer (ISP), each configured with 16 bits. Your desired type of stack pointer (USP or ISP) can be selected by a stack pointer select flag (U flag). This flag is located at the position of bit 7 in the flag register (FLG).

#### (7) Static base register (SB)

Static base register (SB) is configured with 16 bits, and is used for SB relative addressing.

#### (8) Flag register (FLG)

Flag register (FLG) is configured with 11 bits, each bit is used as a flag. Figure 1.7 shows the flag register (FLG). The following explains the function of each flag:

Bit 0: Carry flag (C flag)

This flag retains a carry, borrow, or shift-out bit that has occurred in the arithmetic/logic unit.

• Bit 1: Debug flag (D flag)

This flag enables a single-step interrupt.

When this flag is "1", a single-step interrupt is generated after instruction execution. This flag is cleared to "0" when the interrupt is acknowledged.

• Bit 2: Zero flag (Z flag)

This flag is set to "1" when an arithmetic operation resulted in 0; otherwise, cleared to "0".

• Bit 3: Sign flag (S flag)

This flag is set to "1" when an arithmetic operation resulted in a negative value; otherwise, cleared to "0".

• Bit 4: Register bank select flag (B flag)

This flag chooses a register bank. Register bank 0 is selected when this flag is "0"; register bank 1 is selected when this flag is "1".

• Bit 5: Overflow flag (O flag)

This flag is set to "1" when an arithmetic operation resulted in overflow; otherwise, cleared to "0".

• Bit 6: Interrupt enable flag (I flag)

This flag enables a maskable interrupt.

An interrupt is disabled when this flag is "0", and is enabled when this flag is "1". This flag is cleared to "0" when the interrupt is acknowledged.

• Bit 7: Stack pointer select flag (U flag)

Interrupt stack pointer (ISP) is selected when this flag is "0"; user stack pointer (USP) is selected when this flag is "1".

This flag is cleared to "0" when a hardware interrupt is acknowledged or an INT instruction of software interrupt Nos. 0 to 31 is executed.



CPU

MITSUBISHI MICROCOMPUTERS change M30222 Group

Specifications in this manual are tentative and subject to change

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

- Bits 8 to 11: Reserved area
- Bits 12 to 14: Processor interrupt priority level (IPL)

Processor interrupt priority level (IPL) is configured with three bits, for specification of up to eight processor interrupt priority levels from level 0 to level 7.

If a requested interrupt has priority greater than the processor interrupt priority level (IPL), the interrupt is enabled.

• Bit 15: Reserved area.



Fig. 1.7. Flag Register



# Reset

There are two kinds of resets; hardware and software. In both cases, operation is the same after the reset. (See "Software Reset" for details.) This section explains on hardware resets.

When the supply voltage is in the range where operation is guaranteed, a reset is effected by holding the reset pin level "L" (0.2Vcc max.) for at least 20 cycles. When the reset pin level is then returned to the "H" level while main clock is stable, the reset status is cancelled and program execution resumes from the address in the reset vector table.

Figure 1.8 shows an example reset circuit. Figure 1.9 shows a reset sequence. Table 1.4 shows the pin status when reset pin level is "L".



Fig. 1.8. Example of Reset Circuit



Fig. 1.9. Reset sequence

Table 1.4. Pin status when Reset pin level is "L"

| Pin name      | Status                               |
|---------------|--------------------------------------|
| P3, P4        | Input port (with a pull-up resistor) |
| P6 to P10     | Input port (floating)                |
| SEG0 to SEG23 | "H" level is output                  |
| COM0 to COM3  | "H" level is output                  |



Specifications in this manual are tentative and subject to change Rev. G Special function registers

# MITSUBISHI MICROCOMPUTERS M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **Special function registers**

#### Table 1.5. Location and value after reset of peripheral unit control registers (1)

| SFR<br>Address                           | Register Name                           | Acronym |    | Page<br>Number |          |    |                 |    |    |    |              |
|------------------------------------------|-----------------------------------------|---------|----|----------------|----------|----|-----------------|----|----|----|--------------|
|                                          |                                         |         | b7 | b6             | b5       | b4 | b3              | b2 | b1 | ь0 |              |
| 000016                                   | J <u>L</u>                              |         |    |                |          |    |                 |    |    |    |              |
| 0001 <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 0002 <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 0003 <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 0004 <sub>16</sub>                       | Processor mode register 0               | PM0     |    |                |          | 00 | ) <sub>16</sub> |    | _  |    | 1.19         |
| 0005 <sub>16</sub>                       | Processor mode register 1               | PM1     | 0  |                |          |    | _               |    | 0  | 0  | 1.19         |
| 0006 <sub>16</sub>                       | System clock control register 0         | CM0     |    |                |          |    | B <sub>16</sub> |    |    |    | 1.23         |
| 0007 <sub>16</sub>                       | System clock control register 1         | CM1     | _  | 1              |          | 20 | D <sub>16</sub> |    |    |    | 1.23         |
| 0008 <sub>16</sub>                       |                                         |         | _  |                |          |    |                 |    | 0  | 0  | 4 50         |
| 0009 <sub>16</sub>                       | Address match interrupt enable register | AIER    | -  |                |          |    | 0               | 0  | 0  | 0  | 1.53         |
| 000A <sub>16</sub>                       | Protect register                        | PRCR    |    |                | 1        | 1  | 0               | U  | U  | 0  | 1.34         |
| 000B <sub>16</sub><br>000C <sub>16</sub> |                                         |         | _  |                |          |    |                 |    |    |    |              |
|                                          |                                         |         | _  |                |          |    |                 |    |    |    |              |
| 000D <sub>16</sub><br>000E <sub>16</sub> | Watchdog timer start register           | WDTS    |    |                |          |    | -               | -  | -  |    | 1.57         |
| 000E <sub>16</sub>                       | Watchdog timer start register           | WDC     | 0  | 0              | 0        |    |                 |    |    |    | 1.57         |
|                                          |                                         | 1100    | _  | L -            | <u> </u> |    |                 |    |    |    |              |
| 0010 <sub>16</sub>                       | Address match interrupt register 0      | RMAD0   |    |                |          | 00 | ) <sub>16</sub> |    |    |    | 1.53         |
| 0011 <sub>16</sub><br>0012 <sub>16</sub> | Audress match interrupt register 0      | RIVIADU |    |                |          |    |                 |    |    |    | 1.53<br>1.53 |
| 0012 <sub>16</sub><br>0013 <sub>16</sub> |                                         |         | _  |                | 1        | 1  |                 | 1  | 1  |    | 1.55         |
| 0013 <sub>16</sub><br>0014 <sub>16</sub> |                                         |         |    | I              | I        | I  | 1               | I  | I  | 1  | 1.53         |
| 0014 <sub>16</sub><br>0015 <sub>16</sub> | Address match interrupt register 1      | RMAD1   |    |                |          | 00 | ) <sub>16</sub> |    |    |    | 1.53         |
| 001016                                   | Address match interrupt register 1      |         |    |                |          |    |                 |    |    |    | 1.53         |
| 0017 <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    | 1.00         |
| 0018 <sub>16</sub>                       | VDC control register                    | VDCC    |    |                |          | 0  | 0               |    | 0  | 0  | 1.29         |
| 0019 <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 001A <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 001B <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 001C <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 001D <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 001E <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 001F <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 0020 <sub>16</sub>                       |                                         |         |    |                |          |    | _               |    |    |    | 1.62         |
| 0021 <sub>16</sub>                       | DMA0 source pointer                     | SAR0    |    |                |          |    | ?               |    |    |    | 1.62         |
| 002216                                   |                                         |         |    |                |          |    |                 |    |    |    | 1.62         |
| 0023 <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 0024 <sub>16</sub>                       |                                         |         |    |                |          |    | ?               |    |    |    | 1.62         |
| 0025 <sub>16</sub>                       | DMA0 destination pointer                | DAR0    |    |                |          |    | ſ               |    |    |    | 1.62         |
| 0026 <sub>16</sub>                       |                                         |         |    | 1              |          |    |                 |    | 1  |    | 1.62         |
| 0027 <sub>16</sub>                       |                                         | 7700    |    |                | L        | I  | <u> </u>        |    |    |    |              |
| 0028 <sub>16</sub>                       | DMA0 transfer counter                   | TRC0    |    |                |          |    | ?               |    |    |    | 1.62         |
| 0029 <sub>16</sub>                       |                                         |         | _  | 1              | 1        | 1  |                 | 1  | 1  |    | 1.62         |
| 002A <sub>16</sub>                       |                                         |         | _  |                |          |    | -               |    |    |    |              |
| 002B <sub>16</sub>                       | DMA0 control register                   | DMOCON  |    |                | 0        | 0  | 0               | 0  | 0  | 0  | 1.64         |
| 002C <sub>16</sub>                       | DMA0 control register                   | DM0CON  |    |                |          | 0  | 0               |    |    | 0  | 1.61         |
| 002D <sub>16</sub><br>002E <sub>16</sub> |                                         |         | _  |                |          |    | -               |    | -  |    |              |
| 002E <sub>16</sub><br>002F <sub>16</sub> |                                         |         |    |                |          |    |                 |    |    |    |              |
|                                          |                                         |         | _  | I              | I        | I  | I               | I  | I  | L  | 1.62         |
| 0030 <sub>16</sub><br>0031 <sub>16</sub> | DMA1 source pointer                     | SAR1    |    |                |          |    | ?               |    |    |    | 1.62         |
| 0031 <sub>16</sub>                       |                                         | 0,      |    |                |          |    |                 |    |    |    | 1.62         |
| 003216                                   |                                         |         |    |                |          |    |                 |    |    |    | 1.02         |
| 0034 <sub>16</sub>                       |                                         |         |    | I              | I        | I  |                 |    |    | 1  | 1.62         |
| 0035 <sub>16</sub>                       | DMA1 destination pointer                | DAR1    |    |                |          |    | ?               |    |    |    | 1.62         |
| 0036 <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    | 1.62         |
| 0037 <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 0038 <sub>16</sub>                       | DMA1 transfer counter                   | TCR1    |    |                |          |    |                 |    |    |    | 1.62         |
| 0039 <sub>16</sub>                       |                                         |         |    |                |          |    | ?               |    |    |    | 1.62         |
| 003A <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 003B <sub>16</sub>                       |                                         |         |    |                |          |    |                 | 1  | 1  |    |              |
| 003C <sub>16</sub>                       | DMA1 control register                   | DM1CON  |    |                | 0        | 0  | 0               | 0  | 0  | 0  | 1.61         |
| 003D <sub>16</sub>                       |                                         |         |    |                |          |    |                 | 1  | 1  |    |              |
| 003E <sub>16</sub>                       |                                         |         |    |                |          |    |                 |    |    |    |              |
| 003F <sub>16</sub>                       | 1                                       | 1       | -  | 1              | t        | t  | 1               | 1  | 1  | 1  |              |

Special function registers

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Table 1.6. Location and value after reset of peripheral unit control registers (2)

| SFR                                      | Register Name                                                                         | Acronym         | Value after Reset |            |    |         |    |         |          |    | Page         |
|------------------------------------------|---------------------------------------------------------------------------------------|-----------------|-------------------|------------|----|---------|----|---------|----------|----|--------------|
| Address                                  |                                                                                       | -               |                   |            |    |         |    |         |          |    | Numbe        |
|                                          |                                                                                       |                 | b7                | <b>b</b> 6 | b5 | b4      | b3 | b2      | b1       | b0 |              |
|                                          |                                                                                       |                 |                   |            |    |         |    |         |          |    |              |
| 0044 <sub>16</sub>                       | INT3 interrupt control register                                                       | INT3IC          |                   |            | 0  | 0       | 0  | 0       | 0        | 0  | 1 20         |
| 0045                                     | SI/O4 interrupt control register                                                      | S4IC            |                   |            | -  |         | 0  | 0       | 0        | 0  | 1.39<br>1.39 |
| 0045 <sub>16</sub>                       | Timer B5 interrupt control register                                                   | TB5IC           | -                 |            |    |         | 0  | 0       | 0        | 0  |              |
| 0046 <sub>16</sub>                       | Timer B4 interrupt control register                                                   | TB 4IC          | -                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0047 <sub>16</sub>                       | Timer B3 interrupt control register                                                   | TB3IC           | -                 |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.39         |
| 0048 <sub>16</sub>                       | INT7 interrupt control register                                                       | INT7IC          | -                 |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.39         |
| 0049 <sub>16</sub><br>004A <sub>16</sub> | INT6 interrupt control register<br>Bus collision detection interrupt control register | INT6IC<br>BCNIC | -                 |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.39         |
|                                          |                                                                                       |                 | -                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 004B <sub>16</sub>                       | DMA0 interrupt control register                                                       | DM0IC           | -                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 004C <sub>16</sub>                       | DMA1 interrupt control register                                                       | DM1IC           | -                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 004D <sub>16</sub>                       | Key input interrupt control register                                                  | KUPIC           | -                 |            |    |         |    |         |          |    | 1.39         |
| 004E <sub>16</sub>                       | A-D conversion interrupt control register                                             | ADIC            | -                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 004F <sub>16</sub>                       | UART2 transmit interrupt control register                                             | S2TIC           | -                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0050 <sub>16</sub>                       | UART2 receive interrupt control register                                              | S2RIC           | _                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0051 <sub>16</sub>                       | UART0 transmit interrupt control register                                             | SOTIC           | -                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0052 <sub>16</sub>                       | UART0 receive interrupt control register                                              | SORIC           | _                 |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0053 <sub>16</sub>                       | UART1 transmit interrupt control register                                             | S1TIC           |                   |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0054 <sub>16</sub>                       | UART1 receive interrupt control register                                              | S1RIC           |                   |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0055 <sub>16</sub>                       | Timer A0 interrupt control register                                                   | TA0IC           |                   |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0056 <sub>16</sub>                       | Timer A1 interrupt control register                                                   | TA1IC           |                   |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 0057 <sub>16</sub>                       | Timer A2 interrupt control register                                                   | TA2IC           |                   |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 005816                                   | Timer A3 interrupt control register                                                   | TA3IC           |                   |            |    |         | 1  |         |          |    |              |
|                                          | INT4 interrupt control register                                                       | INT4IC          |                   |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.39         |
| 0059 <sub>16</sub>                       | Timer A4 interrupt control register                                                   | TA4IC           |                   |            |    |         |    |         |          |    |              |
|                                          | INT5 interrupt control register                                                       | INT5IC          |                   |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.39         |
| 005A <sub>16</sub>                       | Timer B0 interrupt control register                                                   | TB0IC           |                   |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 005B <sub>16</sub>                       | Timer B1 interrupt control register                                                   | TB1IC           |                   |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 005C <sub>16</sub>                       | Timer B2 interrupt control register                                                   | TB2IC           |                   |            |    |         | 0  | 0       | 0        | 0  | 1.39         |
| 005D <sub>16</sub>                       | INTO interrupt control register                                                       | INTOIC          | -                 |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.39         |
| 005E <sub>16</sub>                       | INT1 interrupt control register                                                       | INT1IC          | -                 |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.39         |
| 005F <sub>16</sub>                       | INT2 interrupt control register                                                       | INT2IC          | -                 |            | -  |         |    |         |          |    | 1.00         |
| 0001 16                                  | SI/O3 interrupt control register                                                      | S3IC            |                   |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.39         |
|                                          |                                                                                       | 00.0            |                   |            |    |         |    |         |          |    |              |
|                                          |                                                                                       |                 |                   |            |    |         |    |         |          |    |              |
| 0100 <sub>16</sub>                       | LCD RAM0                                                                              | LRAM0           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0101 <sub>16</sub>                       | LCD RAM1                                                                              | LRAM1           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0102 <sub>16</sub>                       | LCD RAM2                                                                              | LRAM2           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0103 <sub>16</sub>                       | LCD RAM3                                                                              | LRAM3           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0104 <sub>16</sub>                       | LCD RAM4                                                                              | LRAM4           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0105 <sub>16</sub>                       | LCD RAM5                                                                              | LRAM5           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0106 <sub>16</sub>                       | LCD RAM6                                                                              | LRAM6           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
|                                          | LCD RAM7                                                                              | LRAM7           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.140        |
| 0107 <sub>16</sub>                       | LCD RAM7                                                                              |                 | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  |              |
| 0108 <sub>16</sub>                       |                                                                                       | LRAM8           | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0109 <sub>16</sub>                       | LCD RAM9                                                                              | LRAM9           |                   |            |    |         |    |         |          |    | 1.146        |
| 010A <sub>16</sub>                       | LCD RAM10                                                                             | LRAM10          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 010B <sub>16</sub>                       | LCD RAM11                                                                             | LRAM11          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 010C <sub>16</sub>                       | LCD RAM12                                                                             | LRAM12          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 010D <sub>16</sub>                       | LCD RAM13                                                                             | LRAM13          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 010E <sub>16</sub>                       | LCD RAM14                                                                             | LRAM14          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 010F <sub>16</sub>                       | LCD RAM15                                                                             | LRAM15          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0110 <sub>16</sub>                       | LCD RAM16                                                                             | LRAM16          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0111 <sub>16</sub>                       | LCD RAM17                                                                             | LRAM17          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0112 <sub>16</sub>                       | LCD RAM18                                                                             | LRAM18          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
| 0113 <sub>16</sub>                       | LCD RAM19                                                                             | LRAM19          | ?                 | ?          | ?  | ?       | ?  | ?       | ?        | ?  | 1.146        |
|                                          |                                                                                       |                 |                   |            |    |         |    |         |          |    |              |
|                                          |                                                                                       |                 |                   |            | L  |         |    |         |          |    |              |
| 0120 <sub>16</sub>                       | LCD mode register                                                                     | LCDM            | 0                 |            | 0  | 0       | 0  | 0       | 0        | 0  | 1.143        |
| 0121 <sub>16</sub>                       |                                                                                       |                 | 1                 | I          | I  |         | 1  |         |          |    |              |
| 0122 <sub>16</sub>                       | Segment output enable register                                                        | SEG             |                   |            |    | 00      | 16 |         |          |    | 1.143        |
| 0123 <sub>16</sub>                       |                                                                                       |                 |                   |            |    |         |    |         |          |    |              |
| 0124 <sub>16</sub>                       | LCD frame frequency counter                                                           | LCDTIM          |                   |            |    |         |    |         |          |    | 1.143        |
| 0125 <sub>16</sub>                       |                                                                                       |                 |                   |            |    |         |    |         |          |    |              |
| 0126 <sub>16</sub>                       | Key input mode register                                                               | KUPM            |                   |            | -  | <b></b> |    | <b></b> | 0        | 0  | 1.52         |
|                                          |                                                                                       |                 |                   |            |    |         |    |         | -        | 1  | 1.52         |
| 0127 <sub>16</sub>                       |                                                                                       |                 | 1                 |            |    |         |    |         | <u> </u> |    |              |
| 0128 <sub>16</sub>                       |                                                                                       |                 | 1                 | 1          | 1  |         | 1  |         | 1        |    |              |
| 012916                                   |                                                                                       |                 |                   |            |    | 1       |    | 1       |          | 1  |              |
| 0130 <sub>16</sub>                       | LCD expansion register                                                                | LEXP            | +                 | I          | I  | 00      | 40 | I       | I        | 1  | 1.144        |
|                                          |                                                                                       | LLAF            | -                 | 1          | 1  | 00      | 16 | 1       | r        | 1  | 1.144        |
| 0131 <sub>16</sub>                       |                                                                                       |                 |                   |            |    |         | 1  | 1       |          | 1  |              |
| 0132 <sub>16</sub>                       | LCD clock divide counter                                                              | LCDC            |                   |            |    |         |    |         |          |    | 1.144        |
|                                          |                                                                                       |                 |                   | -          | 1  | 1       | 1  | 1       | 1        | 1  |              |



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| SFR                                                                                                                                                                                                                                                                                                                                                                                        | Register Name                                                                                                                                                                                                                                                                                                                            | Acronym                                                                                                                                                                                                                                                          |    | v  | N Value after Reset |                                         |                                                                                                |    |   |    |                                                                                                                          |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|---------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|----|---|----|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Address                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                          | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | b7 | b6 | b5                  |                                         |                                                                                                | b2 |   | ь0 | Page<br>Numbe                                                                                                            |  |  |  |  |
| 0340 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Timer B3, 4, 5 count start flag                                                                                                                                                                                                                                                                                                          | TBSR                                                                                                                                                                                                                                                             | 0  | 0  | 0                   |                                         |                                                                                                | ]] |   |    | 1.85                                                                                                                     |  |  |  |  |
| 0341 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     |                                         |                                                                                                |    |   | T  | 1.00                                                                                                                     |  |  |  |  |
| 0342 <sub>16</sub><br>0343 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                   | Timer A1-1 register                                                                                                                                                                                                                                                                                                                      | TA11                                                                                                                                                                                                                                                             |    |    |                     |                                         |                                                                                                |    |   |    | 1.94                                                                                                                     |  |  |  |  |
| 0344 <sub>16</sub><br>0345 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                   | Timer A2-1 register                                                                                                                                                                                                                                                                                                                      | TA21                                                                                                                                                                                                                                                             |    |    |                     |                                         |                                                                                                |    |   |    | 1.94                                                                                                                     |  |  |  |  |
| 0346 <sub>16</sub><br>0347 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                   | Timer A4-1 register                                                                                                                                                                                                                                                                                                                      | TA41                                                                                                                                                                                                                                                             |    |    |                     |                                         |                                                                                                |    |   |    | 1.94                                                                                                                     |  |  |  |  |
| 034816                                                                                                                                                                                                                                                                                                                                                                                     | Three-phase PWM control register 0                                                                                                                                                                                                                                                                                                       | INVC0                                                                                                                                                                                                                                                            |    |    |                     | 00                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.92                                                                                                                     |  |  |  |  |
| 0349 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Three-phase PWM control register 1                                                                                                                                                                                                                                                                                                       | INVC1                                                                                                                                                                                                                                                            |    |    |                     | 00                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.92                                                                                                                     |  |  |  |  |
| 034A <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Three-phase output buffer register 0                                                                                                                                                                                                                                                                                                     | IDB0                                                                                                                                                                                                                                                             |    |    |                     | 3F                                      | 16                                                                                             |    |   |    | 1.93                                                                                                                     |  |  |  |  |
| 034B <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Three-phase output buffer register 1                                                                                                                                                                                                                                                                                                     | IDB1                                                                                                                                                                                                                                                             |    |    |                     | 3F                                      | 16                                                                                             |    |   |    | 1.93                                                                                                                     |  |  |  |  |
| 034C <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Dead time timer                                                                                                                                                                                                                                                                                                                          | DTT                                                                                                                                                                                                                                                              |    |    |                     |                                         |                                                                                                |    |   |    | 1.93                                                                                                                     |  |  |  |  |
| 034D <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Timer B2 interrupt occurrence frequency set counter                                                                                                                                                                                                                                                                                      | ICTB2                                                                                                                                                                                                                                                            |    |    |                     |                                         |                                                                                                |    |   |    | 1.93                                                                                                                     |  |  |  |  |
| 034E <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     |                                         |                                                                                                |    |   |    |                                                                                                                          |  |  |  |  |
| 034F <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     |                                         |                                                                                                |    |   |    | -                                                                                                                        |  |  |  |  |
| 0350 <sub>16</sub><br>0351 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                   | Timer B3 register                                                                                                                                                                                                                                                                                                                        | TB3                                                                                                                                                                                                                                                              |    |    |                     |                                         |                                                                                                |    |   |    | 1.85                                                                                                                     |  |  |  |  |
| 0352 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                          | . 50                                                                                                                                                                                                                                                             |    |    |                     |                                         |                                                                                                |    |   |    | 1.00                                                                                                                     |  |  |  |  |
| 035316                                                                                                                                                                                                                                                                                                                                                                                     | Timer B4 register                                                                                                                                                                                                                                                                                                                        | TB4                                                                                                                                                                                                                                                              |    |    |                     |                                         |                                                                                                |    |   |    | 1.85                                                                                                                     |  |  |  |  |
| 0353 <sub>16</sub><br>0354 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     |                                         |                                                                                                |    |   |    | <u> </u>                                                                                                                 |  |  |  |  |
| 035516                                                                                                                                                                                                                                                                                                                                                                                     | Timer B5 register                                                                                                                                                                                                                                                                                                                        | TB5                                                                                                                                                                                                                                                              |    |    |                     |                                         |                                                                                                |    |   |    | 1.85                                                                                                                     |  |  |  |  |
| 000016                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     |                                         |                                                                                                |    |   |    |                                                                                                                          |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     |                                         |                                                                                                |    |   |    | 1.87                                                                                                                     |  |  |  |  |
| 035B <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Timer B3 mode register                                                                                                                                                                                                                                                                                                                   | TB3MR                                                                                                                                                                                                                                                            | 0  | 0  |                     |                                         | 0                                                                                              | 0  | 0 | 0  | 1.88,                                                                                                                    |  |  |  |  |
| 000016                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                          | Domit                                                                                                                                                                                                                                                            |    |    |                     |                                         |                                                                                                |    |   |    | 1.90                                                                                                                     |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    | 1                   |                                         |                                                                                                |    |   |    | 1.87                                                                                                                     |  |  |  |  |
| 035C <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Timer B4 mode register                                                                                                                                                                                                                                                                                                                   | TB4MR                                                                                                                                                                                                                                                            | 0  | 0  |                     |                                         | 0                                                                                              | 0  | 0 | 0  | 1.88,                                                                                                                    |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     |                                         | _                                                                                              |    |   |    | 1.90                                                                                                                     |  |  |  |  |
| 035D <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Timer B5 mode register                                                                                                                                                                                                                                                                                                                   | TB5MR                                                                                                                                                                                                                                                            | 0  | 0  |                     |                                         | 0                                                                                              | 0  | 0 | 0  | 1.87<br>1.88,                                                                                                            |  |  |  |  |
| 033D <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                          | DOMIN                                                                                                                                                                                                                                                            |    |    |                     |                                         |                                                                                                |    |   |    | 1.88,                                                                                                                    |  |  |  |  |
| 035E <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Interrupt cause select register 0                                                                                                                                                                                                                                                                                                        | IFSR0                                                                                                                                                                                                                                                            |    |    |                     | 00                                      | ) <sub>16</sub>                                                                                | 1  | 1 |    | 1.49                                                                                                                     |  |  |  |  |
| 035F <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | Interrupt cause select register 1                                                                                                                                                                                                                                                                                                        | IFSR1                                                                                                                                                                                                                                                            |    |    |                     | 00                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.49                                                                                                                     |  |  |  |  |
| 0360 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | SI/O3 transmit/receive register                                                                                                                                                                                                                                                                                                          | S3TRR                                                                                                                                                                                                                                                            |    |    |                     |                                         |                                                                                                |    |   |    | 1.138                                                                                                                    |  |  |  |  |
| 0361 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     |                                         |                                                                                                |    |   |    |                                                                                                                          |  |  |  |  |
| 0362 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         | SI/O3 control register                                                                                                                                                                                                                                                                                                                   | S3C                                                                                                                                                                                                                                                              |    |    |                     | 40                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138                                                                                                                    |  |  |  |  |
| 036316                                                                                                                                                                                                                                                                                                                                                                                     | SI/O3 bit rate generator                                                                                                                                                                                                                                                                                                                 | S3BRG                                                                                                                                                                                                                                                            |    |    |                     |                                         |                                                                                                |    |   |    | 1.138                                                                                                                    |  |  |  |  |
| 0364 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  | -  |    |                     |                                         |                                                                                                |    |   |    | 1.138                                                                                                                    |  |  |  |  |
| 000-16                                                                                                                                                                                                                                                                                                                                                                                     | SI/O4 transmit/receive register                                                                                                                                                                                                                                                                                                          | S4TRR                                                                                                                                                                                                                                                            |    |    |                     |                                         |                                                                                                |    |   |    | 1.130                                                                                                                    |  |  |  |  |
| 036516                                                                                                                                                                                                                                                                                                                                                                                     | SI/O4 transmit/receive register                                                                                                                                                                                                                                                                                                          | S4TRR                                                                                                                                                                                                                                                            |    |    |                     | T                                       |                                                                                                |    |   |    | 1.130                                                                                                                    |  |  |  |  |
| 036516                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                  |    |    |                     | 40                                      | ) <sub>16</sub>                                                                                | [  |   |    |                                                                                                                          |  |  |  |  |
| 0365 <sub>16</sub><br>0366 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                   | SI/O4 transmit/receive register<br>SI/O4 control register<br>SI/O4 bit rate generator                                                                                                                                                                                                                                                    | S4TRR<br>S4C<br>S4BRG                                                                                                                                                                                                                                            |    |    |                     | 4(                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138                                                                                                                    |  |  |  |  |
| 036516                                                                                                                                                                                                                                                                                                                                                                                     | SI/O4 control register                                                                                                                                                                                                                                                                                                                   | S4C                                                                                                                                                                                                                                                              |    |    |                     | 40                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138                                                                                                                    |  |  |  |  |
| 0365 <sub>16</sub><br>0366 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                   | SI/O4 control register                                                                                                                                                                                                                                                                                                                   | S4C                                                                                                                                                                                                                                                              | 0  |    |                     | 40                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138                                                                                                                    |  |  |  |  |
| $\begin{array}{r} 0365_{16} \\ 0366_{16} \\ 0367_{16} \end{array}$                                                                                                                                                                                                                                                                                                                         | SI/O4 control register<br>SI/O4 bit rate generator                                                                                                                                                                                                                                                                                       | S4C<br>S4BRG                                                                                                                                                                                                                                                     | 0  |    |                     | 40                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138                                                                                                           |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \end{array}$ $\begin{array}{c} 036C_{16} \\ 036D_{16} \\ \end{array}$                                                                                                                                                                                                                                                             | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register                                                                                                                                                                                                                                                     | S4C<br>S4BRG<br>CDCC                                                                                                                                                                                                                                             | 0  |    |                     | 4(                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24                                                                                                   |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \end{array}$                                                                                                                                                                                                                                                                                                                      | SI/O4 control register<br>SI/O4 bit rate generator                                                                                                                                                                                                                                                                                       | S4C<br>S4BRG                                                                                                                                                                                                                                                     | 0  |    |                     |                                         |                                                                                                |    |   |    | 1.138<br>1.138<br>1.24                                                                                                   |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \end{array}$ $\begin{array}{c} 036C_{16} \\ 036D_{16} \\ \end{array}$                                                                                                                                                                                                                                                             | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register                                                                                                                                                                                                                                                     | S4C<br>S4BRG<br>CDCC                                                                                                                                                                                                                                             | 0  |    |                     |                                         | ) <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.24                                                                                   |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \end{array}$                                                                                                                                                                                                                                              | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>Clock divided counter<br>UART2 special mode register 3                                                                                                                                                                                           | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3                                                                                                                                                                                                                            | 0  |    |                     | 00                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.122<br>1.130<br>1.112                                                                |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \end{array} \\ \begin{array}{c} 036C_{16} \\ 036D_{16} \\ \end{array} \\ \begin{array}{c} 036E_{16} \\ \end{array}$                                                                                                                                                                                                               | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>Clock divided counter                                                                                                                                                                                                                            | S4C<br>S4BRG<br>CDCC<br>CDC                                                                                                                                                                                                                                      | 0  |    |                     | 00                                      |                                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.112<br>1.130<br>1.112<br>1.134                                                       |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ \hline \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0376_{16} \\ \hline \end{array}$                                                                                                                                                                                                      | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>Clock divided counter<br>UART2 special mode register 3<br>UART2 special mode register 2                                                                                                                                                          | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3<br>U2SMR2                                                                                                                                                                                                                  | 0  |    |                     | 00                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.24<br>1.112<br>1.130<br>1.112<br>1.134<br>1.111                                      |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \end{array}$                                                                                                                                                                                                                                              | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>Clock divided counter<br>UART2 special mode register 3                                                                                                                                                                                           | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3                                                                                                                                                                                                                            | 0  |    |                     | 00                                      | ) <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.122<br>1.130<br>1.112<br>1.134<br>1.111<br>1.130                                     |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ \hline \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0376_{16} \\ \hline \\ 0377_{16} \\ \end{array}$                                                                                                                                                                                      | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>Clock divided counter<br>UART2 special mode register 3<br>UART2 special mode register 2<br>UART2 special mode register                                                                                                                           | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3<br>U2SMR2<br>U2SMR                                                                                                                                                                                                         | 0  |    |                     |                                         | ) <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.124<br>1.130<br>1.112<br>1.134<br>1.111<br>1.130<br>1.108                            |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ \hline \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0376_{16} \\ \hline \end{array}$                                                                                                                                                                                                      | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>Clock divided counter<br>UART2 special mode register 3<br>UART2 special mode register 2                                                                                                                                                          | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3<br>U2SMR2                                                                                                                                                                                                                  | 0  |    |                     |                                         | D <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.12<br>1.130<br>1.112<br>1.130<br>1.113<br>1.130<br>1.114                             |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ \hline \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0376_{16} \\ \hline \\ 0377_{16} \\ \end{array}$                                                                                                                                                                                      | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>Clock divided counter<br>UART2 special mode register 3<br>UART2 special mode register 2<br>UART2 special mode register                                                                                                                           | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3<br>U2SMR2<br>U2SMR                                                                                                                                                                                                         |    |    |                     |                                         | D <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.12<br>1.130<br>1.112<br>1.130<br>1.113<br>1.133<br>1.114<br>1.114                    |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0376_{16} \\ \hline \\ 0378_{16} \\ \hline \\ 0379_{16} \\ \hline \\ 037A_{16} \\ \hline \\ 037A_{16} \\ \hline \end{array}$                                                                                                                    | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>UART2 special mode register 3<br>UART2 special mode register 2<br>UART2 special mode register<br>UART2 transmit/receive mode register<br>UART2 bit rate generator                                                                                | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3<br>U2SMR2<br>U2SMR<br>U2SMR<br>U2MR<br>U2BRG                                                                                                                                                                               | 0  |    |                     |                                         | D <sub>16</sub>                                                                                |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.112<br>1.130<br>1.112<br>1.134<br>1.111<br>1.130<br>1.108<br>1.114<br>1.120<br>1.107 |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0376_{16} \\ \hline \\ 0377_{16} \\ \hline \\ 0378_{16} \\ \hline \\ 0379_{16} \\ \hline \\ 037A_{16} \\ \hline \\ 037B_{16} \\ \hline \\ 037B_{16} \\ \hline \end{array}$                                                                      | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>UART2 special mode register 3<br>UART2 special mode register 2<br>UART2 special mode register<br>UART2 transmit/receive mode register<br>UART2 bit rate generator<br>UART2 transmit buffer register                                              | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3<br>U2SMR2<br>U2SMR<br>U2SMR<br>U2BRG<br>U2BRG<br>U2TB                                                                                                                                                                      | 0  |    |                     |                                         | D <sub>16</sub><br>D <sub>16</sub><br>D <sub>16</sub><br>D <sub>16</sub>                       |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.112<br>1.130<br>1.112<br>1.134<br>1.111<br>1.130<br>1.108<br>1.114<br>1.120<br>1.107 |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0377_{16} \\ \hline \\ 0378_{16} \\ \hline \\ 037P_{16} \\ \hline \\ 037C_{16} \\ \hline \\ 037C_{16} \\ \hline \end{array}$ | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>UART2 special mode register 3<br>UART2 special mode register 2<br>UART2 special mode register<br>UART2 transmit/receive mode register<br>UART2 bit rate generator<br>UART2 transmit buffer register<br>UART2 transmit/receive control register 0 | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3<br>U2SMR2<br>U2SMR<br>U2SMR<br>U2BRG<br>U2BRG<br>U2TB<br>U2C0                                                                                                                                                              |    |    |                     | 000000000000000000000000000000000000000 | ) <sub>16</sub> ) <sub>16</sub> )<br>) <sub>16</sub> )<br>) <sub>16</sub> )<br>) <sub>16</sub> |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.12<br>1.130<br>1.112<br>1.130<br>1.112<br>1.134<br>1.111<br>1.130<br>1.107<br>1.107  |  |  |  |  |
| $\begin{array}{c} 0365_{16} \\ 0366_{16} \\ 0367_{16} \\ \hline \\ 036C_{16} \\ 036D_{16} \\ 036E_{16} \\ \hline \\ 0375_{16} \\ \hline \\ 0376_{16} \\ \hline \\ 0377_{16} \\ \hline \\ 0378_{16} \\ \hline \\ 0379_{16} \\ \hline \\ 037A_{16} \\ \hline \\ 037B_{16} \\ \hline \\ 037B_{16} \\ \hline \end{array}$                                                                      | SI/O4 control register<br>SI/O4 bit rate generator<br>Clock divided control register<br>UART2 special mode register 3<br>UART2 special mode register 2<br>UART2 special mode register<br>UART2 transmit/receive mode register<br>UART2 bit rate generator<br>UART2 transmit buffer register                                              | S4C<br>S4BRG<br>CDCC<br>CDC<br>U2SMR3<br>U2SMR2<br>U2SMR<br>U2SMR<br>U2BRG<br>U2BRG<br>U2TB                                                                                                                                                                      |    |    |                     | 000000000000000000000000000000000000000 | D <sub>16</sub><br>D <sub>16</sub><br>D <sub>16</sub><br>D <sub>16</sub>                       |    |   |    | 1.138<br>1.138<br>1.24<br>1.24<br>1.112<br>1.130<br>1.112<br>1.134<br>1.111<br>1.130<br>1.108<br>1.114<br>1.120<br>1.107 |  |  |  |  |

#### Table 1.7. Location and value after reset of peripheral unit control registers (3)

Under development

Specifications in this manual are tentative and subject to change Rev. G **Special function registers** 

# MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| SFR<br>Address<br>0380 <sub>16</sub><br>0381 <sub>16</sub><br>0382 <sub>16</sub><br>0383 <sub>16</sub> | Register Name                                                                          | Acronym        | Page Number                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0381 <sub>16</sub><br>0382 <sub>16</sub>                                                               |                                                                                        | 4              | b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                                                                                 |
| 0381 <sub>16</sub><br>0382 <sub>16</sub>                                                               | Count start flag                                                                       | TABSR          | <sup>00</sup> <sup>16</sup> 1.71, 1.85, 1.94                                                                                                                                                                                            |
| 10                                                                                                     | Clock prescaler reset flag                                                             | CPSRF          | 0 1.72, 1.85                                                                                                                                                                                                                            |
| 0383                                                                                                   | One-shot start flag                                                                    | ONSF           | 0 0 0 0 0 0 0 1.72                                                                                                                                                                                                                      |
| 000016                                                                                                 | Trigger select register                                                                | TRGSR          | <sup>00</sup> 16 1.72, 1.94                                                                                                                                                                                                             |
| 038416                                                                                                 | Up-down flag                                                                           | UDF            | 00 <sub>16</sub> 1.71                                                                                                                                                                                                                   |
| 0385 <sub>16</sub>                                                                                     |                                                                                        |                |                                                                                                                                                                                                                                         |
| 0386 <sub>16</sub><br>0387 <sub>16</sub>                                                               | Timer A0                                                                               | TA0            | 1.71                                                                                                                                                                                                                                    |
| 0388 <sub>16</sub><br>0389 <sub>16</sub>                                                               | Timer A1                                                                               | TA1            | 1.71, 1.90                                                                                                                                                                                                                              |
| 038A <sub>16</sub><br>038B <sub>16</sub>                                                               | Timer A2                                                                               | TA2            | 1.71, 1.90                                                                                                                                                                                                                              |
| 038C <sub>16</sub><br>038D <sub>16</sub>                                                               | Timer A3                                                                               | TA3            | 1.71                                                                                                                                                                                                                                    |
| 038E <sub>16</sub><br>038F <sub>16</sub>                                                               | Timer A4                                                                               | TA4            | 1.71, 1.90                                                                                                                                                                                                                              |
| 0390 <sub>16</sub><br>0391 <sub>16</sub>                                                               | Timer B0                                                                               | ТВ0            | 1.83                                                                                                                                                                                                                                    |
| 0392 <sub>16</sub><br>0393 <sub>16</sub>                                                               | Timer B1                                                                               | TB1            | 1.83                                                                                                                                                                                                                                    |
| 0394 <sub>16</sub><br>0395 <sub>16</sub>                                                               | Timer B2                                                                               | TB2            | 1.83, 1.90                                                                                                                                                                                                                              |
| 0396 <sub>16</sub>                                                                                     | Timer A0 mode register                                                                 | TA0MR          | 00 <sub>16</sub> 1.70, 1.73, 1.74<br>1.77, 1.78                                                                                                                                                                                         |
| 0397 <sub>16</sub>                                                                                     | Timer A1 mode register                                                                 | TA1MR          | 00 <sub>16</sub> 1.70, 1.73, 1.74<br>1.77, 1.78, 1.95                                                                                                                                                                                   |
| 0398 <sub>16</sub>                                                                                     | Timer A2 mode register                                                                 | TA2MR          | 00 <sub>16</sub> 1.70, 1.73, 1.74<br>1.77, 1.78, 1.95                                                                                                                                                                                   |
| 0399 <sub>16</sub>                                                                                     | Timer A3 mode register                                                                 | TA3MR          | 00 <sub>16</sub> 1.70, 1.72, 1.73, 1.77, 1.78                                                                                                                                                                                           |
| 039A <sub>16</sub>                                                                                     | Timer A4 mode register                                                                 | TA4MR          | 00 <sub>16</sub> 1.70, 1.73, 1.74<br>1.77, 1.78, 1.95                                                                                                                                                                                   |
| 039B <sub>16</sub>                                                                                     | Timer B0 mode register                                                                 | TBOMR          | 0 0 0 0 0 0 0 1.84, 1.87, 1.90<br>0 0 0 0 0 1.84 1.87, 1.90                                                                                                                                                                             |
| 039C <sub>16</sub><br>039D <sub>16</sub>                                                               | Timer B1 mode register<br>Timer B2 mode register                                       | TB1MR<br>TB2MR | 0         0         0         0         0         0         1.84, 1.87, 1.90           0         0         0         0         0         0         1.84, 1.87, 1.90           1.95         0         0         0         0         1.95 |
| 039E <sub>16</sub><br>039F <sub>16</sub>                                                               |                                                                                        |                |                                                                                                                                                                                                                                         |
| 03A0 <sup>16</sup>                                                                                     | UART0 transmit/receive mode register                                                   | U0MR           | 00 <sub>16</sub> 1.108, 1.114,<br>1.120                                                                                                                                                                                                 |
| 03A1 <sub>16</sub>                                                                                     | UART0 bit rate generator                                                               | U0BRG          | 1.107                                                                                                                                                                                                                                   |
| 03A2 <sub>16</sub>                                                                                     | UART0 transmit buffer register                                                         | U0TB           | 1.107                                                                                                                                                                                                                                   |
| 03A3 <sub>16</sub>                                                                                     |                                                                                        | 11000          | 08 <sub>16</sub> 1.109                                                                                                                                                                                                                  |
| 03A4 <sub>16</sub><br>03A5 <sub>16</sub>                                                               | UART0 transmit/receive control register 0<br>UART0 transmit/receive control register 1 | U0C0<br>U0C1   | 08 <sub>16</sub> 1.109<br>02 <sub>16</sub> 1.110                                                                                                                                                                                        |
| 03A6 <sub>16</sub>                                                                                     | UART0 receive buffer register                                                          | UORB           | 1.107                                                                                                                                                                                                                                   |
| 03A7 <sub>16</sub>                                                                                     |                                                                                        |                |                                                                                                                                                                                                                                         |
| 03A8 <sub>16</sub>                                                                                     | UART1 transmit/receive mode register                                                   | U1MR           | 00 <sub>16</sub> 1.108, 1.114, 1.120                                                                                                                                                                                                    |
| 03A9 <sub>16</sub><br>03AA <sub>16</sub>                                                               | UART1 bit rate generator                                                               | U1BRG          | 1.107                                                                                                                                                                                                                                   |
| 03AB <sub>16</sub>                                                                                     | UART1 transmit buffer register                                                         | U1TB           | 1.107                                                                                                                                                                                                                                   |
| 03AC <sub>16</sub><br>03AD <sub>16</sub>                                                               | UART1 transmit/receive control register 0<br>UART1 transmit/receive control register 1 | U1C0<br>U1C1   | 08 <sub>16</sub> 1.109<br>02 <sub>16</sub> 1.110                                                                                                                                                                                        |
| 03AE <sub>16</sub><br>03AF <sub>16</sub>                                                               | UART1 receive buffer register                                                          | U1RB           | 1.107                                                                                                                                                                                                                                   |
| 03B0 <sub>16</sub>                                                                                     | UART transmit/receive control register 2                                               | UCON           | 0 0 0 0 0 0 0 1.111                                                                                                                                                                                                                     |
| 03B1 <sub>16</sub>                                                                                     |                                                                                        |                |                                                                                                                                                                                                                                         |
| 03B2 <sub>16</sub>                                                                                     |                                                                                        |                |                                                                                                                                                                                                                                         |
| 03B3 <sub>16</sub>                                                                                     | Flack moment control(hl-t)                                                             | FMCD           |                                                                                                                                                                                                                                         |
| 03B4 <sub>16</sub><br>03B5 <sub>16</sub>                                                               | Flash memory control register (Note)                                                   | FMCR           |                                                                                                                                                                                                                                         |
| 03B6 <sub>16</sub><br>03B7 <sub>16</sub>                                                               |                                                                                        |                |                                                                                                                                                                                                                                         |
| 03B8 <sub>16</sub>                                                                                     | DMA0 request cause select register                                                     | DM0SL          | 0016 1.60                                                                                                                                                                                                                               |
| 03B9 <sub>16</sub>                                                                                     |                                                                                        |                |                                                                                                                                                                                                                                         |
| 03BA <sub>16</sub><br>03BB <sub>16</sub>                                                               | DMA1                                                                                   | DM1SL          | 0016 1.61                                                                                                                                                                                                                               |
| 03BC <sub>16</sub><br>03BD <sub>16</sub><br>03BE <sub>16</sub>                                         | CRC data register<br>CRC input register                                                | CRCD<br>CRCIN  | 1.164                                                                                                                                                                                                                                   |

Note: This register only exists in flash memory version

# MITSUBISHI MICROCOMPUTERS M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| SFR                                                                                             | Register Name                                                                          | Acronym              |    | ٧          | /alu | e af | ter                                                   | Res | et |      | Page Numbe                   |
|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|----|------------|------|------|-------------------------------------------------------|-----|----|------|------------------------------|
| Address                                                                                         |                                                                                        |                      | b7 | <b>b</b> 6 | b5   | h4   | h3                                                    | b2  | b1 | b0   |                              |
| 03C0 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      | 101  | 1.00                                                  |     |    | 1.00 | 1.154                        |
| 03C1 <sub>16</sub>                                                                              | A-D register 0                                                                         | AD0                  | _  |            |      |      |                                                       |     |    |      |                              |
| 03C2 <sub>16</sub>                                                                              |                                                                                        | 4.54                 |    |            |      |      |                                                       |     |    |      | 1.154                        |
| 03C3 <sub>16</sub>                                                                              | A-D register 1                                                                         | AD1                  | -  |            |      |      |                                                       |     |    |      | 1.154                        |
| 03C4 <sub>16</sub><br>03C5 <sub>16</sub>                                                        | A-D register 2                                                                         | AD2                  |    |            |      |      |                                                       |     |    |      | 1.154                        |
| 03C6 <sub>16</sub>                                                                              |                                                                                        | 7.02                 | -  |            |      |      |                                                       |     |    |      | 1.154                        |
| 03C7 <sub>16</sub>                                                                              | A-D register 3                                                                         | AD3                  |    |            |      |      |                                                       |     |    |      | 1.104                        |
| 03C8 <sub>16</sub>                                                                              |                                                                                        |                      | -  |            |      |      |                                                       |     |    |      | 1.154                        |
| 03C9 <sub>16</sub>                                                                              | A-D register 4                                                                         | AD4                  |    |            |      |      |                                                       |     |    |      |                              |
| 03CA <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      | 1.154                        |
| 03CB <sub>16</sub>                                                                              | A-D register 5                                                                         | AD5                  | _  |            |      |      |                                                       |     |    |      |                              |
| 03CC <sub>16</sub>                                                                              |                                                                                        | 4.000                |    |            |      |      |                                                       |     |    |      | 1.154                        |
| 03CD <sub>16</sub>                                                                              | A-D register 6                                                                         | AD6                  | -  |            |      |      |                                                       |     |    |      | 1 1 5 4                      |
| 03CE <sub>16</sub>                                                                              | A-D register 7                                                                         | AD7                  |    |            |      |      |                                                       |     |    |      | 1.154                        |
| 03CF <sub>16</sub><br>03D0 <sub>16</sub>                                                        | A-D register 7                                                                         | AD7                  |    |            | 1    | 1    | 1                                                     |     | 1  | T    |                              |
| 03D0 <sub>16</sub><br>03D1 <sub>16</sub>                                                        |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03D2 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03D3 <sub>16</sub>                                                                              | -                                                                                      |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03D4 <sub>16</sub>                                                                              | A-D control register 2                                                                 | ADCON2               | 0  | 0          | 0    | 0    |                                                       |     | -  | 0    | 1.154                        |
| 03D5 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
|                                                                                                 |                                                                                        |                      |    | •          | •    | _    | _                                                     |     |    |      | 1.153, 1.155                 |
| 03D6 <sub>16</sub>                                                                              | A-D control register 0                                                                 | ADCON0               | 0  | 0          | 0    | 0    | 0                                                     |     |    |      | 1.156, 1.157                 |
|                                                                                                 |                                                                                        |                      |    |            |      |      |                                                       |     |    |      | 1.158, 1.159                 |
| 0207                                                                                            | A D control register 1                                                                 |                      |    |            |      | 0    | 016                                                   |     |    |      | 1.153, 1.155                 |
| 03D7 <sub>16</sub>                                                                              | A-D control register 1                                                                 | ADCON1               |    |            |      | 0    | 016                                                   |     |    |      | 1.156, 1.157<br>1.158, 1.159 |
| 03D8 <sub>16</sub>                                                                              | D-A register 0                                                                         | DA0                  | -  |            |      |      |                                                       |     |    |      | 1.163                        |
| 03D9 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      | 1                                                     |     |    | 1    | 1.100                        |
| 03DA <sub>16</sub>                                                                              | D-A register 1                                                                         | DA1                  |    |            |      |      | <u> </u>                                              |     |    |      | 1.163                        |
| 03DB <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      | 1                                                     |     |    | 1    |                              |
| 03DC <sub>16</sub>                                                                              | D-A control register                                                                   | DACON                |    |            |      | 0    | 0 <sub>16</sub>                                       |     |    |      | 1.163                        |
| 03DD <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03DE <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03DF <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03E0 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03E1 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03E2 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03E3 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03E4 <sub>16</sub>                                                                              | Dort D2                                                                                | P3                   |    |            |      |      |                                                       |     |    |      | 1 170                        |
| 03E5 <sub>16</sub><br>03E6 <sub>16</sub>                                                        | Port P3                                                                                | P3                   | -  |            | 1    |      | 1                                                     | 1   | 1  | 1    | 1.170                        |
| 03E7 <sub>16</sub>                                                                              | Port P3 direction register                                                             | PD3                  |    |            |      | 0    | 016                                                   |     |    |      | 1.170                        |
| 03E8 <sub>16</sub>                                                                              | Port P4                                                                                | P4                   |    |            |      |      |                                                       |     |    |      | 1.170                        |
| 03E9 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      | 1                                                     |     |    | 1    |                              |
| 03EA <sub>16</sub>                                                                              | Port P4 direction register                                                             | PD4                  |    |            |      | 0    | 016                                                   |     |    |      | 1.170                        |
| 03EB <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03EC <sub>16</sub>                                                                              | Port P6                                                                                | P6                   | _  |            |      |      |                                                       |     |    |      | 1.170                        |
| 03ED <sub>16</sub>                                                                              | Port P7                                                                                | P7                   | _  |            |      |      |                                                       |     |    |      | 1.170                        |
| 03EE <sub>16</sub>                                                                              | Port P6 direction register                                                             | PD6                  | 4  |            |      |      | 016                                                   |     |    |      | 1.170                        |
| 03EF <sub>16</sub>                                                                              | Port P7 direction register                                                             | PD7                  | -  | 0          | 0    | 0    | 0 <sub>16</sub>                                       | 0   | 0  |      | 1.170                        |
| 03F0 <sub>16</sub><br>03F1 <sub>16</sub>                                                        | Port P8                                                                                | P8<br>P9             | -  | 0          | 0    | 0    | 0                                                     | 0   | 0  | 0    | 1.170                        |
|                                                                                                 | Port P9<br>Port P8 direction register                                                  | P9<br>PD8            | -  | 0          |      | 0    | 0                                                     | 0   | 0  | 0    | 1.170<br>1.170               |
| 03F2 <sub>16</sub><br>03F3 <sub>16</sub>                                                        | Port P9 direction register                                                             | PD9                  |    | U          |      |      | 016                                                   | v   | Ū  | 0    | 1.170                        |
| 03F4 <sub>16</sub>                                                                              | Port P10                                                                               | P10                  |    |            |      | 5    |                                                       |     |    |      | 1.170                        |
| 03F5 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03F6 <sub>16</sub>                                                                              | Port P10 direction register                                                            | PD10                 | 1  |            |      | 0    | 016                                                   |     |    |      | 1.170                        |
| 03F7 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
|                                                                                                 |                                                                                        |                      |    |            |      |      |                                                       |     |    |      | 1                            |
| 03F8 <sub>16</sub>                                                                              |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| 03F8 <sub>16</sub><br>03F9 <sub>16</sub>                                                        |                                                                                        |                      | 1  |            |      |      | 1                                                     |     |    | 1 -  |                              |
| 03F8 <sub>16</sub><br>03F9 <sub>16</sub><br>03FA <sub>16</sub>                                  |                                                                                        |                      | _  |            |      |      |                                                       |     |    |      |                              |
| 03F8 <sub>16</sub><br>03F9 <sub>16</sub><br>03FA <sub>16</sub><br>03FB <sub>16</sub>            |                                                                                        |                      |    |            |      |      |                                                       |     |    |      |                              |
| $\begin{array}{c} 03F8_{16} \\ 03F9_{16} \\ 03FA_{16} \\ 03FB_{16} \\ 03FC_{16} \\ \end{array}$ | Pull-up control register 0                                                             | PUR0                 |    |            |      |      | 016                                                   |     |    |      | 1.171                        |
| 03F8 <sub>16</sub><br>03F9 <sub>16</sub><br>03FA <sub>16</sub><br>03FB <sub>16</sub>            | Pull-up control register 0<br>Pull-up control register 1<br>Pull-up control register 2 | PUR0<br>PUR1<br>PUR2 |    |            |      | 0    | 0 <sub>16</sub><br>0 <sub>16</sub><br>0 <sub>16</sub> |     |    |      | 1.171<br>1.171<br>1.171      |

#### Table 1.9. Location and value after reset of peripheral unit control registers (4)



# Software Reset

Writing "1" to bit 3 of the processor mode register 0 (address 000416) applies a (software) reset to the microcomputer. A software reset has the same effect as a hardware reset. The contents of internal RAM are preserved.









# **Clock generating Circuit**

The clock generating circuit contains two oscillator circuits that supply the operating clock sources to the CPU and internal peripheral units. Table 1.10 shows some examples of the main clock and subclock generating circuits.

|                                           | Main clock generating circuit                                                       | Sub-clock generating circuit                                                                  |  |
|-------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|
| Use of clock                              | Operating clock source for CPU<br>Operating clock source for Internal<br>peripheral | Operating clock source<br>Count clock source for Timers A/B<br>Operating clock source for LCD |  |
| Usable oscillator                         | Ceramic or crystal oscillator                                                       | Crystal oscillator                                                                            |  |
| Pins to connect oscillator                | Xin, Xout                                                                           | Xcin, Xcout                                                                                   |  |
| Oscillation stop/restart function         | Available                                                                           | Available                                                                                     |  |
| Oscillator status immediately after Reset | Oscillating                                                                         | Stopped                                                                                       |  |
| Other                                     | Externally derived clock can be input (Note)                                        |                                                                                               |  |

Note: Max. voltage is the same as VDC

Figure 1.11 shows some examples of the main clock circuit, one using an oscillator connected to the circuit, and the other one using an externally derived clock for input. Figure 1.12 shows some examples of sub-clock circuits, one using an oscillator connected to the circuit, and the other one using an externally derived clock for input. Circuit constants in Figures 1.11 and 1.12 vary with each oscillator used. Use the values recommended by the manufacturer of your oscillator.



Fig. 1.11. Examples of main clock



Specifications in this manual are tentative and subject to change Rev. G Clock Generating Circuit

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

M30222 Group

MITSUBISHI MICROCOMPUTERS









Fig. 1.13. Clock generating circuit



Specifications in this manual are tentative and subject to change Rev. G Clock Generating Circuit

The following paragraphs describes the clocks generated by the clock generating circuit.

#### (1) Main clock

The main clock is generated by the main clock oscillation circuit. After a reset, the clock is divided by 8 to the BCLK. The clock can be stopped using the main clock stop bit (bit 5 at address 000616). Stopping the clock, after switching the operating clock source of CPU to the sub-clock, reduces the power dissipation. After the oscillation of the main clock oscillation circuit has stabilized, the drive capacity of the main clock oscillation circuit can be reduced using the XIN-XOUT drive capacity select bit (bit 5 at address 000716). Reducing the drive capacity of the main clock oscillation circuit reduces the power dissipation. This bit changes to "1" when shifting from high-speed/medium-speed mode to stop mode and at a reset. When shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.

#### (2) Sub-clock

The sub-clock is generated by the sub-clock oscillation circuit. No sub-clock is generated after a reset. After oscillation is started using the port Xc select bit (bit 4 at address 000616), the sub-clock can be selected as the BCLK by using the system clock select bit (bit 7 at address 000616). However, be sure that the sub-clock oscillation has fully stabilized before switching.

After the oscillation of the sub-clock oscillation circuit has stabilized, the drive capacity of the sub-clock oscillation circuit can be reduced using the XCIN-XCOUT drive capacity select bit (bit 3 at address 000616). Reducing the drive capacity of the sub-clock oscillation circuit reduces the power dissipation. This bit changes to "1" when shifting to stop mode and at a reset.

## (3) BCLK

The BCLK is the clock that drives the CPU, and is fc or the clock is derived by dividing the main clock by 1, 2, 4, 8, or 16. The BCLK is derived by dividing the main clock by 8 after a reset.

The main clock division select bit 0(bit 6 at address 000616) changes to "1" when shifting from high-speed/ medium-speed to stop mode and at reset. When shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.

#### (4) Peripheral function clock (f1, f8, f32, fAD)

The clock for the peripheral devices is derived from the main clock or by dividing it by 1, 8, or 32. The peripheral function clock is stopped by stopping the main clock or by setting the WAIT peripheral function clock stop bit (bit 2 at 000616) to "1" and then executing a WAIT instruction.

## (5) fC132

This clock is derived by dividing the sub-clock by 1 or 32. The clock is selected by fc132 clock select bit (bit4 at address 000716). It is used for the Timer A and Timer B counts, intermittent pull up operation of key input.

#### (6) fc

This clock has the same frequency as the sub-clock. It is used for the BCLK and for the Watchdog timer.

Figure 1.14 shows the system clock control registers 0 and 1.

development Under

#### Specifications in this manual are tentative and subject to change Rev. G Clock Generating Circuit

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

M30222 Group

MITSUBISHI MICROCOMPUTERS

| System clock control register 0 (Note 1) |               |                                                |                                                                                                                    |    |
|------------------------------------------|---------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----|
| b7 b6 b5 b4 b3 b2 b1 b0                  | Symbol<br>CM0 | Address<br>000616                              | When reset<br>4816                                                                                                 |    |
|                                          | Bit symbol    | Bit name                                       | Function                                                                                                           | RW |
|                                          | CM00          | Clock output function select bits              | 0 0 : I/O port P75<br>0 1 : fc1 output                                                                             | 00 |
|                                          | CM01          |                                                | 1 0 : f1 output<br>1 1 : Clock divide counter output                                                               | 00 |
|                                          | CM02          | WAIT peripheral function clock stop bit        | 0 : Do not stop peripheral function clock in wait mode<br>1 : Stop peripheral function clock in wait mode (Note 7) | 00 |
|                                          | CM03          | Xcin-Xout drive capacity select bit (Note 2)   | 0 : LOW<br>1 : HIGH                                                                                                | 00 |
|                                          | CM04          | Port Xc Select Bit                             | 0 : I/O port<br>1 : Xcin - Xcout generation                                                                        | 00 |
|                                          | CM05          | Main clock (Xin -Xout)<br>stop bit (Note 3, 4) | 0 : Main clock on<br>1 : Main clock off                                                                            | 00 |
|                                          | CM06          | Main clock division select bit 0 (Note 6)      | 0 : CM16 and CM17 valid<br>1 : Division by 8 mode                                                                  | 00 |
|                                          | CM07          | System clock select bit (Note 5)               | 0 : Xin, Xout<br>1 : Xcin, Xcout                                                                                   | 00 |

Note 1: Set bit 0 of the protect register (address 000A16) to "1" before writing to this register.

Note 2: Changes to "1" when shifting to stop mode and at a reset.

Note 3: When inputting external clock, only clock oscillation buffer is stopped and clock input is acceptable.

Note 4: If this bit is set to "1", Xout turns "H". The built-in feedback resistor remains being connected, so X IN turns pulled up to Xout ("H") via the feedback resistor. Note 5: Set subclock (X<sub>cin</sub> - X<sub>cout</sub>) enable bit (CM04) to "1" and allow the subclock to stabilize before setting CM07 from

Note 5: Set subclock (X<sub>cin</sub> - X<sub>cout</sub>) enable bit (CM04) to "1" and allow the subclock to stabilize before setting CM07 from from "0" to "1". Do not write to both bits at the same time. Likewise, set the main clock stop bit (CM05) to "0" and allow the subclock to stabilize before setting CM07 bit from "1" to "0".

Note 6: This bit changes to "1" when shifting from high-speed/medium-speed mode to stop mode and at a reset. When shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.

Note 7: fC, fC132, fC1, fC32 is not included.

| b7 b6 b5 b4 b3 b2 b1 b0 | Symbol<br>CM1 | Address<br>000716                           | When reset<br>2016                                                     |     |
|-------------------------|---------------|---------------------------------------------|------------------------------------------------------------------------|-----|
|                         | Bit symbol    | Bit name                                    | Function                                                               | RW  |
|                         | CM10          | All clock stop control bit (Note 4)         | 0 : Clock on<br>1 : All clocks off (stop mode)                         | 0,0 |
|                         | Reserved      | bit                                         | Always set to "0"                                                      | 00  |
|                         | CM14          | fC132 clock select bit                      | 0 : fc32<br>1 : fc1                                                    | 00  |
|                         | CM15          | Xin-Xout drive capacity select bit (Note 2) | 0 : LOW<br>1 : HIGH                                                    | 0,0 |
|                         | CM16          | Main clock division select bit 1 (Note 3)   | <sup>b7 b6</sup><br>0 0 : No division mode<br>0 1 : Division by 2 mode |     |
|                         | CM17          |                                             | 1 0 : Division by 4 mode<br>1 1 : Division by 16 mode                  | 00  |

#### System clock control register 1 (Note 1)

Note 1: Set bit 0 of the protect register (address 000A16) to "1" before writing to this register.

Note 2: This bit changes to "1" when shifting from high-speed/medium-speed mode to stop mode and at a reset. When shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.

Note 3: Can be selected when bit 6 of the system clock control register 0 (address 000616) is "0". If "1", division mode is fixed at 8.

Note 4: If this bit is set to "1", Xout goes "H", and the built-in feedback resistor is cut off. Xcin and Xcout goes into high impedance state.

Fig. 1.14. Clock control registers 0 and 1





# **Clock Output**

The M30222 provides for a clock output signal (P73/CLKOUT pin) of user defined frequency. The clock output function select bit (CM00, CM01) allows you to choose the clock source from f1, fc1, or a divide-by-n clock for output to the P73/CLKOUT pin. The clock divide counter is an 8-bit counter whose count source is f32, and its divide ratio can be set in the range of 0016 to FF16. Also, the clock divided counter can be controlled for start or stop by the clock divide counter start flag. Figure 1.15 shows a block diagram of clock output. Figure 1.16 shows a clock divided counter related register.



Fig. 1.15. Block diagram of clock output



Fig. 1.16. Clock divided counter related register



# Wait Mode

When a WAIT instruction is executed, the BCLK stops and the microcomputer enters the wait mode. In this mode, oscillation continues but the BCLK and Watchdog timer stop. Writing "1" to the WAIT peripheral function clock stop bit and executing a WAIT instruction stops the clock being supplied to the internal peripheral functions, allowing power dissipation to be reduced. Table 1.11 shows the status of the ports in wait mode.

Wait mode is cancelled by a hardware reset or an interrupt. If an interrupt is used to cancel wait mode, the microcomputer restarts from the interrupt routine using as BCLK, the clock that had been selected when the WAIT instruction was executed.

# **Usage Precautions**

When switching to either wait mode or stop mode, instructions occupying four bytes either from the WAIT instruction or from the instruction that sets the every-clock stop bit to "1" within the instruction queue are prefetched and then the program stops. So put at least four NOPs in succession either to the WAIT instruction or to the instruction that sets the every-clock stop bit to "1".

| Pin        | Mode                                           | Single-chip mode                                                                                                                                                                                                                                       |
|------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port       |                                                | Retains status before wait mode                                                                                                                                                                                                                        |
| CLKOUT/P75 | When fc1 selected                              | Does not stop                                                                                                                                                                                                                                          |
|            | When f1, clock divided counter output selected | Retains status before stop mode.<br>Does not stop when the WAIT<br>peripheral function clock stop bit is "0".<br>When the WAIT peripheral function<br>clock stop bit is "1", the status im-<br>mediately prior to entering wait mode<br>is maintained. |



# Stop Mode

Writing "1" to all-clock stop control bit (bit 0 at address 000716) stops all oscillation and the microcomputer enters stop mode. In stop mode, the content of the internal RAM is retained provided that Vcc remains above 2V.

Because the oscillation , BCLK, f1 to f32, fC, fC132, fC1, fC32 and fAD stops in stop mode, peripheral functions such as the A-D converter and watchdog timer do not function. However, Timer A and Timer B operate provided that the event counter mode is set to an external pulse, and UART0 to UART2 functions provided an external clock is selected. Table 1.12 shows the status of the ports in stop mode. Stop mode is cancelled by a hardware reset or an interrupt. If an interrupt is to be used to cancel stop mode, that interrupt must first have been enabled. If coming out of stop mode is caused by an interrupt, that interrupt routine is executed.

When shifting from high-speed/medium-speed mode to stop mode and at a reset, the main clock division select bit 0 (bit 6 at address 000616) is set to "1". When shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.

# **Usage Precautions**

(1) When returning from stop mode by hardware reset, RESET pin must be set to "L" level until main clock oscillation is stabilized.

(2) When switching to either wait mode or stop mode, instructions occupying four bytes either from the WAIT instruction or from the instruction that sets the every-clock stop bit to "1" within the instruction queue are prefetched and then the program stops. Put at least four NOPs in succession either to the WAIT instruction or to the instruction that sets the every-clock stop bit to "1".

| Pin     | Mode                                   | Status                          |
|---------|----------------------------------------|---------------------------------|
| Port    |                                        | Retains status before stop mode |
| CLKOUT/ | When fc1 selected                      | "H"                             |
| P75     | When f1, clock divided output selected | Retains status before stop mode |

 Table 1.12 Port status during stop mode



# Status Transition Of BCLK

Power dissipation can be reduced and low-voltage operation achieved by changing the count source for BCLK. Table 1.13 shows the operating modes corresponding to the settings of system clock control registers 0 and 1.

When reset, the device starts in division by 8 mode. The main clock division select bit 0(bit 6 at address 000616) changes to "1" when shifting from high-speed/medium-speed to stop mode and at a reset. When shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained. The following shows the operational modes of BCLK.

# (1) Division by 2 mode

The main clock is divided by 2 to obtain the BCLK.

# (2) Division by 4 mode

The main clock is divided by 4 to obtain the BCLK.

# (3) Division by 8 mode

The main clock is divided by 8 to obtain the BCLK. When reset, the device starts operating from this mode. Before the user can go from this mode to no division mode, division by 2 mode, or division by 4 mode, the main clock must be oscillating stably. When going to low-speed or lower power consumption mode, make sure the sub-clock is oscillating stably.

# (4) Division by 16 mode

The main clock is divided by 16 to obtain the BCLK.

# (5) No-division mode

The main clock is divided by 1 to obtain the BCLK.

# (6) Low-speed mode

fc is used as the BCLK. Note that oscillation of both the main and sub-clocks must have stabilized before transferring from this mode to another or vice versa. At least 2 to 3 seconds are required after the subclock starts. Therefore, the program must be written to wait until this clock has stabilized immediately after powering up and after stop mode is cancelled.

# (7) Low power dissipation mode

fc is the BCLK and the main clock is stopped.

Note : Before the count source for BCLK can be changed from XIN to XCIN or vice versa, the clock to which the count source is going to be switched must be oscillating stably. Allow time in software for the source to stabilize before switching over the clock.



Specifications in this manual are tentative and subject to change Rev. G

MITSUBISHI MICROCOMPUTERS M30222 Group

Status Transition of BCLK

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| CM17    | CM16    | CM07 | CM06    | CM05 | CM04    | BCLK operating mode   |
|---------|---------|------|---------|------|---------|-----------------------|
| 0       | 1       | 0    | 0       | 0    | Invalid | Divide by 2           |
| 1       | 0       | 0    | 0       | 0    | Invalid | Divide by 4           |
| Invalid | Invalid | 0    | 1       | 0    | Invalid | Divide by 8           |
| 1       | 1       | 0    | 0       | 0    | Invalid | Divide by 16          |
| 0       | 1       | 0    | 0       | 0    | Invalid | None                  |
| Invalid | Invalid | 1    | Invalid | 0    | 1       | Low-speed             |
| Invalid | Invalid | 1    | Invalid | 1    | 1       | Low power dissipation |

#### Table 1.13. Operating modes dictated by settings of system clock control registers 0 and 1

development Specifications in this manual are tentative and subject to change Rev. G Voltage Down Converter



# Voltage Down Converter

Under

The Voltage Down Converter (VDC) is a bandgap reference based voltage regulator used for generating a low-voltage supply. The VDC block inputs the external supply VCC (up to 5.5 volts) and generates a 3.3volt (nominal) supply (VDD). Table 1.14 describes the specified voltage regulation. The VDC is programmable in terms of drive limit and power level. In low power mode, the VDC can source up to 20mA and uses less than 10uA bias current. In high-power mode, the VDC can source up to 200mA. There is a programmable option to limit the current of the VDC in high-power mode to about 80mA. The VDC default state (from reset) is high-power mode with current limiting enabled. The current limiting is enabled at reset in order to avoid a large in-rush current to an external hold capacitor (required) on the VDC pin. Once the external hold capacitor is charged, the current limiter can be disabled in software. Figures 1.17 and 1.18 describe the programmable features of the VDC. The external hold capacitor is required to stabilize the VDC and to minimize voltage ripple on the 3.3 volt supply during operation. Table 1.15 describes the external hold capacitor requirements.

#### Table 1.14. VDC voltage regulations

| Signal                | Description                                 |  |
|-----------------------|---------------------------------------------|--|
| Package Supply (Vcc)  | Range: 2.7v to 5.5v (input to VDC)          |  |
| Internal Supply (Vdd) | 3.3v (nominal) +/- 10% (output from VDC) OR |  |
|                       | Vcc - 200mV @ $lcc_{(AVG)}$ <15 mA (Note)   |  |

Note: Whichever is smaller



Figure 1.17. VDC Control/Status Register

**Table 1.15. Required External Components** 

| Component               | Value         | Material |
|-------------------------|---------------|----------|
| External Hold Capacitor | 0.1µF +/- 20% | Ceramic  |

development

Specifications in this manual are tentative and subject to change Rev. G

• M30222 Group

MITSUBISHI MICROCOMPUTERS

Voltage Down Converter





Fig. 1.18. VDC Functional block diagram



Specifications in this manual are tentative and subject to change Rev. G Power Control

# Power control

The following is a description of the three available power control modes:

# Modes

Power control is available in three modes.

# (a) Normal operation mode

## • High-speed mode

Divide-by-1 frequency of the main clock becomes the BCLK. The CPU operates with the internal clock selected. Each peripheral function operates according to its assigned clock.

#### Medium-speed mode

Divide-by-2, divide-by-4, divide-by-8, or divide-by-16 frequency of the main clock becomes the BCLK. The CPU operates according to the internal clock selected. Each peripheral function operates according to its assigned clock.

#### Low-speed mode

fc becomes the BCLK. The CPU operates according to the fc clock. The fc clock is supplied by the secondary clock. Each peripheral function operates according to its assigned clock.

## Low power consumption mode

The main clock operating in low-speed mode is stopped. The CPU operates according to the fc clock. The fc clock is supplied by the secondary clock. The only peripheral functions that operate are those with the subclock selected as the count source.

## (b) Wait mode

The CPU operation is stopped. The oscillators do not stop.

## (c) Stop mode

All oscillators stop. The CPU and all built-in peripheral functions stop. This mode, among the three modes listed here, is the most effective in decreasing power consumption.

Figure 1.19 is the state transition diagram of the above modes.



Specifications in this manual are tentative and subject to change Rev. G Power Control

M30222 Group

MITSUBISHI MICROCOMPUTERS



Fig. 1.19. State Transition diagram of power control mode

# Software wait

A software wait can be inserted by setting the wait bit (bit 7) of the processor mode register 1 (address 000516) (Note) and bits 4 to 7 of the chip select control register (address 000816).

A software wait is inserted in the internal ROM/RAM area by setting the wait bit of the processor mode register 1. When set to "0", each bus cycle is executed in one BCLK cycle. When set to "1", each bus cycle is executed in two or three BCLK cycles. After the microcomputer has been reset, this bit defaults to "0". When set to "1", a wait is applied to all memory areas (two or three BCLK cycles), regardless of the contents of bits 4 to 7 of the chip select control register. Set this bit after referring to the recommended operating conditions (main clock input oscillation frequency) of the electric characteristics.

The SFR area is always accessed in two BCLK cycles regardless of the setting of these control bits. Table 1.16 shows the software wait and bus cycles.

Note: Before attempting to change the contents of the processor mode register 1, set bit 1 of the protect register (address 000A16) to "1".

 Table 1.16.
 Software wait and bus cycles

| Area     | Wait bit | Bus cycle     |
|----------|----------|---------------|
| SFR      | Invalid  | 2 BCLK cycles |
| Internal | 0        | 1 BCLK cycle  |
| ROM/RAM  | 1        | 2 BCLK cycles |





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# Protection

The protection function is provided so that the values in important registers cannot be changed in the event that the program runs out of control. Figure 1.20 shows the protect register. The values in the processor mode register 0 (address 000416), processor mode register 1 (address 000516), system clock control register 0 (address 000616), system clock control register 1 (address 000716), Port P9 direction register (address 03F316) and VDC control register (address 001816)can only be changed when the respective bit in the protect register is set to "1".

The system clock control registers 0 and 1 write-enable bit (bit 0 at 000A16) and processor mode register 0 and 1 write-enable bit (bit 1 at 000A16) do not automatically return to "0" after a value has been written to an address. The program must therefore be written to return these bits to "0".



Fig. 1.20. Protect register



MITSUBISHI MICROCOMPUTERS

# **Overview of Interrupts**

# **Types of Interrupts**

Figure 1.21 lists the types of interrupts.



#### Figure 1.21. Classification of interrupts

- Maskable interrupt : An interrupt which can be enabled (disabled) by the interrupt enable flag (I flag) or whose interrupt priority **can be changed** by priority level.
- Non-maskable interrupt : An interrupt which cannot be enabled (disabled) by the interrupt enable flag (I flag) or whose interrupt priority cannot be changed by priority level.

#### Software Interrupts

A software interrupt occurs when executing certain instructions. Software interrupts are non-maskable interrupts.

#### Undefined instruction interrupt

An undefined instruction interrupt occurs when executing the UND instruction.

#### Overflow interrupt

An overflow interrupt occurs when an executing arithmetic instruction overflows. The following instructions will set an O flag when an overflow occurs :

ABS, ADC, ADCF, ADD, CMP, DIV, DIVU, DIVX, NEG, RMPA, SBB, SHA, SUB

#### BRK interrupt

A BRK interrupt occurs when executing the BRK instruction.

#### INT interrupt

An INT interrupt occurs when specifying one of the software interrupt numbers 0 through 63 and executing the INT instruction. Software interrupt numbers 0 through 31 are assigned to peripheral I/O interrupts, so executing the INT instruction executes the same interrupt routine as the peripheral I/O interrupt.

The stack pointer (SP), used for the INT interrupt, is dependent on which software interrupt number is selected.

As far as software interrupt numbers 0 through 31 are concerned, the microcomputer saves the stack pointer assignment flag (U flag) when it accepts an interrupt request. The U flag is set to "0" selecting the interrupt stack pointer then the interrupt sequence is executed. When returning from the interrupt routine, the U flag is returned to its previous state before accepting the interrupt request.

As far as software numbers 32 through 63 are concerned, the stack pointer does not change.



Specifications in this manual are tentative and subject to change Rev. G Overview of Interrupts MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Hardware Interrupts

Hardware interrupts are classified into two types - special interrupts and peripheral I/O interrupts.

#### (1) Special interrupts

Special interrupts are non-maskable interrupts.

#### Reset

Reset occurs if an "L" is input to the RESET pin.

#### NMI interrupt

An  $\overline{\text{NMI}}$  interrupt occurs if an "L" is input to the  $\overline{\text{NMI}}$  pin.

DBC interrupt

This interrupt is exclusively for the debugger, do not use it in other circumstances.

- Watchdog timer interrupt
- Generated by the watchdog timer.

#### Single-step interrupt

This interrupt is exclusively for the debugger, do not use it in other circumstances. With the debug flag (D flag) set to "1", a single-step interrupt occurs after one instruction is executed.

#### Address match interrupt

An address match interrupt occurs immediately before the instruction held in the address indicated by the address match interrupt register is executed with the address match interrupt enable bit set to "1". If an address other than the first address of the instruction in the address match interrupt register is set, no address match interrupt occurs.

#### (2) Peripheral I/O interrupts

A peripheral I/O interrupt is generated by one of built-in peripheral functions. Built-in peripheral functions are dependent on classes of products, so the interrupt factors too are dependent on classes of products. The interrupt vector table is the same as the one for software interrupt numbers 0 through 31 the INT instruction uses. Peripheral I/O interrupts are maskable interrupts.

#### Bus collision detection interrupt

This is an interrupt that the serial I/O bus collision detection generates.

#### • DMA0 interrupt, DMA1 interrupt

These are interrupts that DMA generates.

Key-input interrupt

A key-input interrupt occurs if an "L" is input to the  $\overline{KI}$  pin.

#### • A-D conversion interrupt

This is an interrupt that the A-D converter generates.

#### SIO3, SIO4 interrupt

These are the interrupts for SIO3, SIO4

#### • UART0, UART1, UART2/NACK transmission interrupt

These are interrupts that the serial I/O transmission generates.

#### • UART0, UART1, UART2/ACK reception interrupt

These are interrupts that the serial I/O reception generates.

#### • Timer A0 interrupt through Timer A4 interrupt

These are interrupts that Timer A generates

#### Timer B0 interrupt through Timer B5 interrupt

These are interrupts that Timer B generates.

#### • INT0 interrupt through INT7 interrupt

An INT interrupt occurs if either a rising edge or a falling edge or a both edge is input to one of the INT pins.



#### Interrupts and Interrupt Vector Tables

If an interrupt request is accepted, program execution branches to the interrupt routine set in the interrupt vector table. Set the first address of the interrupt routine in each vector table. Figure 1.22 shows the format for specifying the address.

Two types of interrupt vector tables are available — fixed vector table in which addresses are fixed and variable vector table in which addresses can be varied by the setting.





#### • Fixed vector tables

The fixed vector table is a table in which addresses are fixed. The vector tables are located in an area extending from FFFDC16 to FFFFF16. One vector table comprises four bytes. Set the first address of interrupt routine in each vector table. Table 1.17 shows the interrupts assigned to the fixed vector tables and addresses of vector tables.

Table 1.17. Interrupts assigned to the fixed vector tables and addresses of vector tables

| Interrupt source      | Vector table addresses<br>Address (L) to address (H) | Remarks                                                                                                                    |
|-----------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Undefined instruction | FFFDC16 to FFFDF16                                   | Interrupt on UND instruction                                                                                               |
| Overflow              | FFFE016 to FFFE316                                   | Interrupt on overflow                                                                                                      |
| BRK instruction       | FFFE416 to FFFE716                                   | If this vector contains FFFF16, program execution starts from the address shown by the vector in the variable vector table |
| Address match         | FFFE816 to FFFEB16                                   | Requires address-matching interrupt enable bit                                                                             |
| Single step (Note)    | FFFEC16 to FFFEF16                                   | Do not use                                                                                                                 |
| Watchdog timer        | FFFF016 to FFFF316                                   |                                                                                                                            |
| DBC (Note)            | FFFF416 to FFFF716                                   | Do not use                                                                                                                 |
| NMI                   | FFFF816 to FFFFB16                                   | External interrupt by input to MII pin                                                                                     |
| Reset                 | FFFFC 16 to FFFFF16                                  |                                                                                                                            |

Note: Interrupts used for debugging purposes only.



MITSUBISHI MICROCOMPUTERS

#### Variable vector tables

The addresses in the variable vector table can be modified, according to the user's settings. Before enabling interrupts, the user msut load the INTB register with the address of the first entry in the table. The 256-byte area subsequent to the address the INTB indicates becomes the area for the variable vector tables. One vector table comprises four bytes. Set the first address of the interrupt routine in each vector table. Table 1.18 shows the interrupts assigned to the variable vector tables and addresses of vector tables. shows the interrupts assigned to the variable vector tables and addresses of vector tables.

| Table 1.18. | Interrupts assigned to the variable vector tables and addresses of vector tab | les |
|-------------|-------------------------------------------------------------------------------|-----|
|             | interrupts assigned to the variable vector tables and addresses of vector tab | 103 |

| Software interrupt number          | Vector table address<br>Address (L) to address (H) | Interrupt source         | Remarks              |  |
|------------------------------------|----------------------------------------------------|--------------------------|----------------------|--|
| Software interrupt number 0        | +0 to +3 (Note 1)                                  | BRK instruction          | Not masked by I flag |  |
| :                                  |                                                    |                          |                      |  |
| Software interrupt number 4        | +16 to +19 (Note 1)                                | INT3 / SIO4 (Note 3)     |                      |  |
| Software interrupt number 5        | +20 to +23 (Note 1)                                | Timer B5                 |                      |  |
| Software interrupt number 6        | +24 to +27 (Note 1)                                | Timer B4                 |                      |  |
| Software interrupt number 7        | +28 to +31 (Note 1)                                | Timer B3                 |                      |  |
| Software interrupt number 8        | +32 to +35 (Note 1)                                | INT7                     |                      |  |
| Software interrupt number 9        | +36 to +39 (Note 1)                                | INT6                     |                      |  |
| Software interrupt number 10       | +40 to +43 (Note 1)                                | Bus collision detection  |                      |  |
| Software interrupt number 11       | +44 to +47 (Note 1)                                | DMA0                     |                      |  |
| Software interrupt number 12       | +48 to +51 (Note 1)                                | DMA1                     |                      |  |
| Software interrupt number 13       | +52 to +55 (Note 1)                                | Key input interrupt      |                      |  |
| Software interrupt number 14       | +56 to +59 (Note 1)                                | A-D                      |                      |  |
| Software interrupt number 15       | +60 to + 63 (Note 1)                               | UART2 transmit (Note 2)  |                      |  |
| Software interrupt number 16       | +64 to +67 (Note 1)                                | UART2 receive (Note 2)   |                      |  |
| Software interrupt number 17       | +68 to +71 (Note 1)                                | UART0 transmit           |                      |  |
| Software interrupt number 18       | +72 to +75 (Note 1)                                | UART0 receive            |                      |  |
| Software interrupt number 19       | +76 to +79 (Note 1)                                | UART1 transmit           |                      |  |
| Software interrupt number 20       | +80 to +83 (Note 1)                                | UART1 receive            |                      |  |
| Software interrupt number 21       | +84 to +87 (Note 1)                                | Timer A0                 |                      |  |
| Software interrupt number 22       | +88 to +91 (Note 1)                                | Timer A1                 |                      |  |
| Software interrupt number 23       | +92 to +95 (Note 1)                                | Timer A2                 |                      |  |
| Software interrupt number 24       | +96 to +99 (Note 1)                                | Timer A3/ INT4 (Note 3)  |                      |  |
| Software interrupt number 25       | +100 to +103 (Note 1)                              | Timer A4 / INT5 (Note 3) |                      |  |
| Software interrupt number 26       | +104 to +107 (Note 1)                              | Timer B0                 |                      |  |
| Software interrupt number 27       | +108 to +111 (Note 1)                              | Timer B1                 |                      |  |
| Software interrupt number 28       | +112 to +115 (Note 1)                              | Timer B2                 |                      |  |
| Software interrupt number 29       | +116 to +119 (Note 1)                              | INTO                     |                      |  |
| Software interrupt number 30       | +120 to +123 (Note 1)                              | INT1                     |                      |  |
| Software interrupt number 31       | +124 to +127 (Note 1)                              | INT2 / SIO3 (Note 3)     |                      |  |
| Software interrupt number 32       | +128 to +131 (Note 1)                              |                          |                      |  |
| to<br>Software interrupt number 63 | to<br>+252 to +255 (Note 1)                        | Software interrupt       | Not masked by I flag |  |

Note 1: Address relative to address in interrupt table register (INTB). Note 2: When IIC mode is selected, NACK and ACK interrupts are selected.

Note 3: Selected by Interrupt Request Cause Select bit (bits 4, 5, 6, 7 at address 035F16)





#### **Interrupt Control**

Descriptions are given here regarding how to enable or disable maskable interrupts and how to set the priority to be accepted. What is described here does not apply to non-maskable interrupts.

Enable or disable a maskable interrupt using the interrupt enable flag (I flag), interrupt priority level selection bits, or processor interrupt priority level (IPL). Whether an interrupt request is present or absent is indicated by the interrupt request bit. The interrupt request bit and the interrupt priority level selection bit are located in the interrupt control register of each interrupt. Also, the interrupt enable flag (I flag) and the IPL are located in the CPU flag register (FLG). Figure 1.23 shows the memory map of the interrupt control registers.



Figure 1.23. Memory map of the interrupt control registers.



MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Interrupt Enable Flag (I flag)

The interrupt enable flag (I flag) controls the enabling and disabling of maskable interrupts. Setting this flag to "1" enables all maskable interrupts; setting it to "0" disables all maskable interrupts. This flag is set to "0" after reset.

#### **Interrupt Request Bit**

The interrupt request bit is set to "1" by hardware when an interrupt is requested. After the interrupt is accepted and jumps to the corresponding interrupt vector, the request bit is set to "0" by hardware. The interrupt request bit can also be set to "0" by software. (Do not set this bit to "1").

#### Interrupt Priority Level Select Bit and Processor Interrupt Priority Level (IPL)

Set the interrupt priority level using the interrupt priority level select bits, which consists of three interrupt control register bits. When an interrupt request occurs, the interrupt priority level is compared with the IPL of the CPU flag register. The interrupt is enabled only when the priority level of the interrupt is higher than the IPL. Therefore, setting the interrupt priority level to "0" disables the interrupt.

Table 1.19 shows the settings of interrupt priority levels and Table 1.20 shows the interrupt levels enabled, according to the contents of the IPL.

The following are conditions under which an interrupt is accepted: •interrupt enable flag (I flag) = 1 •interrupt request bit = 1 (set by hardware) •interrupt priority level > IPL

The interrupt enable flag (I flag), the interrupt request bit, the interrupt priority select bit, and the IPL are independent, and they are not affected by one another.

#### Table 1.19. Settings of interrupt priority levels

| Interrupt priority level select bit | Interrupt priority<br>level  | Priority<br>order |
|-------------------------------------|------------------------------|-------------------|
| b2 b1 b0                            |                              |                   |
| 0 0 0                               | Level 0 (interrupt disabled) |                   |
| 0 0 1                               | Level 1                      | Low               |
| 0 1 0                               | Level 2                      |                   |
| 0 1 1                               | Level 3                      |                   |
| 1 0 0                               | Level 4                      |                   |
| 1 0 1                               | Level 5                      |                   |
| 1 1 0                               | Level 6                      |                   |
| 1 1 1                               | Level 7                      | High              |

## Table 1.20. Interrupt levels enabledaccording to the contents of the IPL

| IPL            | Enabled interrupt priority levels        |
|----------------|------------------------------------------|
| IPL2 IPL1 IPL0 |                                          |
| 0 0 0          | Interrupt levels 1 and above are enabled |
| 0 0 1          | Interrupt levels 2 and above are enabled |
| 0 1 0          | Interrupt levels 3 and above are enabled |
| 0 1 1          | Interrupt levels 4 and above are enabled |
| 1 0 0          | Interrupt levels 5 and above are enabled |
| 1 0 1          | Interrupt levels 6 and above are enabled |
| 1 1 0          | Interrupt levels 7 and above are enabled |
| 1 1 1          | All maskable interrupts are disabled     |



# <sup>1ge</sup> M30222 Group

MITSUBISHI MICROCOMPUTERS

#### Modifying the interrupt control register

When modifying the interrupt control register, do so at a point that does not generate the interrupt request for that register. If there is a possibility of the interrupt request occurring, access the interrupt control register after the interrupt is disabled. The program examples are described below:



When modifying an interrupt control register, it is recommended to use only the instructions: AND, OR, BCLR and BSET. Using the "MOV" or other instruction may cause an interrupt to be missed.



Inge M30222 Group

MITSUBISHI MICROCOMPUTERS

#### Interrupt Sequence

The interrupt sequence, described below, is performed over a period from the instant an interrupt is accepted to the instant the interrupt routine is executed.

If an interrupt occurs during execution of an instruction, the processor determines its priority when the execution of the instruction is completed, and transfers control to the interrupt sequence from the next cycle. If an interrupt occurs during execution of either the SMOVB, SMOVF, SSTR or RMPA instruction, the processor temporarily suspends the instruction being executed, and transfers control to the interrupt sequence.

The processor carries out the following in sequence after an interrupt request:

- (1) CPU gets the interrupt information (the interrupt number and interrupt request level) by reading address 0000016.
- (2) Saves the contents of the flag register (FLG) as it was immediately before the start of interrupt sequence in the temporary register (Note) within the CPU.
- (3) Sets the interrupt enable flag (I flag), the debug flag (D flag), and the stack pointer select flag (U flag) to "0" (the U flag, however does not change if the INT instruction, in software interrupt numbers 32 through 63, is executed).
- (4) Saves the contents of the temporary register (Note) within the CPU in the stack area.
- (5) Saves the contents of the program counter (PC) in the stack area.
- (6) Sets the interrupt priority level of the accepted instruction in the IPL.

After the interrupt sequence is completed, the processor resumes executing instructions from the first address of the interrupt routine.

Note: This register cannot be utilized by the user.

#### Interrupt Response Time

'Interrupt response time' is the period between the instant an interrupt occurs and the instant the first instruction within the interrupt routine has been executed. This time comprises the period from the occurrence of an interrupt to the completion of the instruction under execution at that moment (a) and the time required for executing the interrupt sequence (b). Figure 1.24 shows the interrupt response time.



Figure 1.24. Interrupt response time



MITSUBISHI MICROCOMPUTERS

Time (a) is dependent on the instruction under execution. Thirty cycles is the maximum required for the DIVX instruction (without wait).

Time (b) is as shown in Table 1.21.

| Table 1.21. | Time required for executing the interrupt sequence |
|-------------|----------------------------------------------------|
|-------------|----------------------------------------------------|

| Interrupt vector address | nterrupt vector address Stack pointer (SP) value 16-bit bus, without wa |                    | 8-bit bus, without wait |
|--------------------------|-------------------------------------------------------------------------|--------------------|-------------------------|
| Even                     | Even                                                                    | 18 cycles (Note 1) | 20 cycles (Note 1)      |
| Even                     | Odd                                                                     | 19 cycles (Note 1) | 20 cycles (Note 1)      |
| Odd (Note 2)             | Even                                                                    | 19 cycles (Note 1) | 20 cycles (Note 1)      |
| Odd (Note 2)             | Odd                                                                     | 20 cycles (Note 1) | 20 cycles (Note 1)      |

Note 1: Add 2 cycles in the case of a DBC interrupt.

Add 1 cycle in the case of either an address coincidence interrupt or a single-step interrupt. Note 2: If possible, locate an interrupt vector address in an even address.

Figure 1.25 shows the time required for executing the interrupt sequence



Fig. 1.25. Time required for executing the interrupt sequence

#### Variation of IPL when Interrupt Request is Accepted

If an interrupt request is accepted, the interrupt priority level of the accepted interrupt is set in the IPL. If an interrupt request, that does not have an interrupt priority level, is accepted, one of the values shown in Table 1.22 is set in the IPL.

Table 1.22. Relationship between interrupts without interrupt priority levels and IPL

| Interrupt sources without priority levels | Value set in the IPL |
|-------------------------------------------|----------------------|
| Watchdog timer, NMI                       | 7                    |
| RESET                                     | 0                    |
| Other                                     | No change            |



**MITSUBISHI MICROCOMPUTERS** 

#### Saving Registers

In the interrupt sequence, only the contents of the flag register (FLG) and that of the program counter (PC) are saved in the stack area.

First, the processor saves the four higher-order bits of the program counter, and 4 upper-order bits and 8 lower-order bits of the FLG register, 16 bits in total, in the stack area, then saves 16 lower-order bits of the program counter. Figure 1.26 shows the state of the stack as it was before the acceptance of the interrupt request, and the state the stack after the acceptance of the interrupt request.

Save other necessary registers at the beginning of the interrupt routine using software. Using the PUSHM instruction alone can save all the registers except the stack pointer (SP).



Figure 1.26. State of stack before and after acceptance of interrupt request



<sup>1ge</sup> M30222 Group

MITSUBISHI MICROCOMPUTERS

The operation of saving registers carried out in the interrupt sequence is dependent on whether the content of the stack pointer, at the time of acceptance of an interrupt request, is even or odd. If the content of the stack pointer (Note) is even, the content of the flag register (FLG) and the content of the program counter (PC) are saved, 16 bits at a time. If odd, their contents are saved in two steps, 8 bits at a time. Figure 1.27 shows the operation of the saving registers.

Note: When any INT instruction in software number 32 to 63 is executed, the stack pointer is indicated by the U Flag, otherwise, it is the interrupt stack pointer (ISP)



Figure 1.27. Operation of saving registers



## 🛚 M30222 Group 🛃

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### **Returning from an Interrupt Routine**

Executing the REIT instruction at the end of an interrupt routine returns the contents of the flag register (FLG) as it was immediately before the start of interrupt sequence and the contents of the program counter (PC), both of which have been saved in the stack area. Then control returns to the program that was being executed before the acceptance of the interrupt request, so that the suspended process resumes.

Return the other registers saved by software within the interrupt routine using the POPM or similar instruction before executing the REIT instruction.

#### **Interrupt Priority**

If there are two or more interrupt requests occurring at a point in time within a single sampling (checking whether interrupt requests are made), the interrupt assigned a higher priority is accepted.

Assign an arbitrary priority to maskable interrupts (peripheral I/O interrupts) using the interrupt priority level select bits. If the same interrupt priority level is assigned, however, the interrupt assigned a higher hardware priority is accepted.

Priorities of the special interrupts, such as Reset (dealt with as an interrupt assigned the highest priority), watchdog timer interrupt, etc. are regulated by hardware.

Software interrupts are not affected by the interrupt priority. If an instruction is executed, control is distributed to the interrupt routine. Figure 1.28 shows the priorities of hardware interrupts.

```
Reset > \overline{\text{NMI}} > DBC > Watchdog timer > Peripheral I/O > Single step > Address match
```

Figure 1.28. Hardware interrupts priorities

#### Interrupt resolution circuit

When two or more interrupts are generated simultaneously, this circuit selects the interrupt with the highest priority level. Figure 1.29 shows the circuit that judges the interrupt priority level.

development

Specifications in this manual are tentative and subject to change Rev. G

Overview of Interrupts

## MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Figure 1.29. Maskable interrupts priorities (peripheral I/O interrupts)

Under development

MITSUBISHI MICROCOMPUTERS<sup>-</sup>

#### **INT** Interrupt

**INTO** to INT7 are triggered by the edges of external inputs. The edge polarity is selected using the polarity select bit. The interrupt control registers, 005816 is used both as Timer A3 and external interrupt INT4 input control register, and 005916 is used both as Timer A4 and as external interrupt INT5 input control register. Also, 005F16 is used as both SIO3 and external interrupt INT2 input control register and 004416 is used as both SIO4 and external interrupt INT3 input control register. Use the interrupt request cause select bits - bits 4, 5, 6 and 7 of the interrupt request cause select register 0 (address 035E16) - to specify which interrupt request cause to select. When INT4 is selected as an interrupt source, the input port for it can be selected by bits 0 and 1 of the interrupt source select register 0 (address 035E16). Similarly, when INT5 is selected as an interrupt source, the input port for it can be selected by bits 2 and 3 of the interrupt source select register 0 (address 035E16). After having set an interrupt request cause and interrupt input ports, be sure to set the corresponding interrupt request bit to "0" before enabling an interrupt.

The interrupt control registers - 005816, 005916, 005F16, and 004416 - have the polarity-switching bit. Be sure to set this bit to "0" to select a timer or SIO as the interrupt request cause.

The external interrupt input can be generated both at the rising edge and at the falling edge by setting "1" in the INTi interrupt polarity switching bit of the interrupt request cause select register 1 (035F16). To select two edges, set the polarity switching bit of the corresponding interrupt control register to 'falling edge' ("0").

When INT4 input pin select bits = "11", INT4 interupt polarity switching bit = "0", and polarity select bit = "1" of the INT4 interrupt control register, an interrupt is generated by a rising edge on the input port when the exclusive pin is "H", as shown by "Single edge, Rise" in Figure 1.32. When the exclusive pin is "H", interrupts can only be generated by an active transition on a single edge. The same applies to INT5.

Figure 1.30 shows the Interrupt request cause select registers. Figure 1.31 shows the block diagram of  $\overline{INT4}$  and  $\overline{INT5}$ .



## M30222 Group

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| 7 b6 b5 b4 b3 b2 b1 b0 | Symbo<br>IFSR0 |                                    | When reset<br>0016                                    |    |
|------------------------|----------------|------------------------------------|-------------------------------------------------------|----|
|                        | Bit symbol     | Bit name                           | Fumction                                              | RW |
|                        | IFSR00         | INT4 input pin select bit          | 0 0 : No INT4 input<br>0 1 : P76 input enable         | 00 |
|                        | IFSR01         |                                    | 1 0 : P77 input enable<br>1 1 : P76, P77 input enable | 00 |
|                        | IFSR02         |                                    | 0 0 : No INT5 input<br>0 1 : P80 input enable         | 00 |
|                        | IFSR03         | INT5 input pin select bit          | 1 0 : P81 input enable<br>1 1 : P80, P81 input enable | 00 |
|                        | IFSR04         | Interrupt request cause select bit | 0 : SIO3<br>1 : INT2                                  | 00 |
|                        | IFSR05         | Interrupt request cause select bit | 0 : SIO4<br>1 : INT3                                  | 00 |
|                        | IFSR06         | Interrupt request cause select bit | 0 : Timer A3<br>1 : INT4                              | 00 |
|                        | IFSR07         | Interrupt request cause select bit | 0 : Timer A4<br>1 : INT5                              | 00 |

#### Interrupt request cause select register 1

|      | Symb<br>IFSR |                                      | When reset<br>0016                |    |
|------|--------------|--------------------------------------|-----------------------------------|----|
|      | Bit symbol   | Bit name                             | Function                          | RW |
|      | IFSR10       | INT0 interrupt polarity swiching bit | 0 : Single edge<br>1 : Both edges | 00 |
|      | IFSR11       | INT1 interrupt polarity swiching bit | 0 : Single edge<br>1 : Both edges | 00 |
|      | IFSR12       | INT2 interrupt polarity swiching bit | 0 : Single edge<br>1 : Both edges | 00 |
|      | IFSR13       | INT3 interrupt polarity swiching bit | 0 : Single edge<br>1 : Both edges | 00 |
|      | IFSR14       | INT4 interrupt polarity swiching bit | 0 : Single edge<br>1 : Both edges | 00 |
|      | IFSR15       | INT5 interrupt polarity swiching bit | 0 : Single edge<br>1 : Both edges | 00 |
| <br> | IFSR16       | INT6 interrupt polarity swiching bit | 0 : Single edge<br>1 : Both edges | 00 |
| <br> | IFSR17       | INT7 interrupt polarity swiching bit | 0 : Single edge<br>1 : Both edges | 00 |



Under development

M30222 Group 🥏

MITSUBISHI MICROCOMPUTERS<sup>-</sup>

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Figure 1.31. INT4 and INT5 block diagram



Figure 1.32. Typical timing of interrupts INT4 and INT5



#### **NMI** Interrupt

An  $\overline{\text{NMI}}$  interrupt is generated when the input to the P83/ $\overline{\text{NMI}}$  pin changes from "H" to "L". The  $\overline{\text{NMI}}$  interrupt is a non-maskable external interrupt. The pin level can be checked in the Port P83 register (bit 3 at address 03F016). This pin cannot be used as a normal port input. (See Interrupt Precautions section).

#### **Key Input Interrupt**

All bits of Port 6 can be used as Key Input interrupts. Enable the interrupts using the KUPIC register, then set the direction register of any of P60 to P67 bits for input, and a falling edge to that port will generate a key input interrupt. A key input interrupt can also be used as a key-on wakeup function for cancelling the wait mode or stop mode.

Figure 1.33 shows the block diagram of the key input interrupt. Note that if an "L" level is input to any pin that has not been disabled for input, inputs to the other pins are not detected as an interrupt.



Figure 1.33. Block diagram of key input interrupt



nge M30222 Group

**MITSUBISHI MICROCOMPUTERS** 

Figure 1.34 shows the Key input mode register. With bits 0 and 1 of this register, it is possible to select both edges or the fall edge of the key input for P6. Port P6 is set for pull-up using the pll-up control register.



Fig. 1.34. Key input mode register



**Overview of Interrupts** 

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### **Address Match Interrupt**

An address match interrupt is generated when the address match interrupt address register contents match the program counter value. Two address match interrupts can be set, each of which can be enabled and disabled by an address match interrupt enable bit. Address match interrupts are not affected by the interrupt enable flag (I flag) and processor interrupt priority level (IPL). The stack value of the program counter (PC) for an address match interrupt varies depending on the instruction being executed.

Figure 1.35 shows the address match interrupt-related registers.



Figure 1.35. Address match interrupt-related registers.



### MITSUBISHI MICROCOMPUTERS M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### **Precautions for Interrupts**

#### (1) Reading address 0000016

 When a maskable interrupt occurs, the CPU reads the interrupt information (the interrupt number and interrupt request level)from address 0000016 in the interrupt sequence.

The interrupt request bit of the interrupt written in address 0000016 will then be set to "0". Reading address 0000016 by software enables the highest priority interrupt source request bit. Though the interrupt is generated, the interrupt routine may not be executed. Do not read address 0000016 by software.

#### (2) Setting the stack pointer

• The stack pointers immediately after reset are initialized to 000016. The stack pointers must nbe set to valid RAM areas for proper operation. An interrupt occurring immediately after reset will cause a runaway condition.

#### (3) The NMI interrupt

•The NMI interrupt can not be disabled. Be sure to connect NMI pin to Vcc via a pull-up resistor if unused.

• The NMI pin also serves as P85, which is exclusively input. Reading the contents of the P8 register allows reading the pin value. Use the reading of this pin only for establishing the pin level at the time when the NMI interrupt is input.

• Do not reset the CPU with the input to the NMI pin being in the "L" state.

• Do not attempt to go into stop mode with the input to the NMI pin being in the "L" state. With the input to the NMI being in the "L" state, the CM10 is fixed to "0", so attempting to go into stop mode is ignored.

• Do not attempt to go into wait mode with the input to the NMI pin being in the "L" state. With the input to the NMI pin being in the "L" state, the CPU stops but the oscillation does not stop, so no power is saved. In this instance, the CPU is returned to the normal state by a later interrupt.

• Minimum NMI pulse width is 1 BCLK cycle.

#### (4) External interrupts

 A minimum of 250ns pulse width is necessary for the signal input to pins INTo through INT7 regardless of the CPU operation clock.

• When the polarity of the INTo to INT7 pins is changed, the interrupt request bit is sometimes set to "1". After changing the polarity, set the interrupt request bit to "0". Figure 1.36 shows the procedure for changing the INT interrupt generate factor.



Specifications in this manual are tentative and subject to change Rev. G Interrupt Precautions

M30222 Group

MITSUBISHI MICROCOMPUTERS



Figure 1.36. Switching condition of INT interrupt request

#### (5) Rewrite the interrupt control register

• To rewrite the interrupt control register, do so at a point that does not generate the interrupt request for that register. If there is possibility of the interrupt request occur, rewrite the interrupt control register after the interrupt is disabled. The program examples are described below:

|                | IT_SWITCH1:<br>FCLR | I           | :Disable interrupts.                                              |
|----------------|---------------------|-------------|-------------------------------------------------------------------|
|                | AND.B               | #00h, 0055h | ;Clear TA0IC int. priority level and int. request bit.            |
|                | NOP<br>NOP          |             | ;Four NOP instructions are required when using the HOLD function. |
|                | FSET                | I           | ;Enable interrupts.                                               |
| Example 2:     |                     |             |                                                                   |
| IN             | IT_SWITCH2:         |             |                                                                   |
|                | FCLR                | I           | :Disable interrupts.                                              |
|                | AND.B               | #00h, 0055h | ;Clear TA0IC int. priority level and int. request bit.            |
|                | MOV.W               | MEM, R0     | ;Dummy read.                                                      |
|                | FSET                | I É         | ;Enable interrupts.                                               |
| Example 3:     |                     |             |                                                                   |
| IN             | IT_SWITCH3:         |             |                                                                   |
|                | PUSHC               | FLG         | ;Push Flag register onto stack                                    |
|                | FCLR                | I           | ;Diable interrupts.                                               |
|                | AND.B               | #00h. 0055h | Clear TA0IC int. priority level and int. request bit.             |
|                | POPC                | FLG         | ;Enable interrupts.                                               |
| The second why |                     |             | the HOLD function) or dummy read is inserted before FSET I in     |

• When modifying an interrupt control register, it is recommended to use only the instructions: AND, OR, BCLR, BSET. Using the "MOV" or other instruction may cause an interrupt to be missed.



### Watchdog Timer

The Watchdog timer has the function of detecting when the program is out of control. The Watchdog timer is a 15-bit counter which down-counts the clock derived by dividing the BCLK using the prescaler. A Watchdog timer interrupt is generated when an underflow occurs in the Watchdog timer. When XIN is selected for the BCLK, bit 7 of the Watchdog timer control register (address 000F16) selects the prescaler division ratio (by 16 or by 128). When XCIN is selected as the BCLK, the prescaler is set for division by 2 regardless of bit 7 of the Watchdog timer control register (address 000F16). Thus the Watchdog timer's period can be calculated as given below. The Watchdog timer's period is, however, subject to an error due to the prescaler.

With XIN chosen for BCLK

| Watchdog timer period =   | prescaler dividing ratio (16 or 128) X Watchdog timer count (32768) |
|---------------------------|---------------------------------------------------------------------|
| Watchdog timer period -   | BCLK                                                                |
| With XCIN chosen for BCLK |                                                                     |
| Watchdog timer period =   | prescaler dividing ratio (2) X Watchdog timer count (32768)         |
|                           | BCLK                                                                |
|                           |                                                                     |

For example, suppose that BCLK runs at 16 MHz and that 16 has been chosen for the dividing ratio of the prescaler, then the Watchdog timer's period becomes approximately 32.8 ms.

The Watchdog timer is initialized by writing to the watchdog timer start register (address 000E16) and when a Watchdog timer interrupt request is generated. The prescaler must be set before initializing the Watchdog timer. Once initialized, the Watchdog timer can only be stopped by a reset. The counter is reset to 7EEE16 by writing any value to the Watchdog timer start register (address 000E16). Figure 1.37 shows the Watchdog timer block diagram. Figure 1.38 shows the Watchdog timer-related registers.



Fig. 1.37. Block diagram of Watchdog timer



Specifications in this manual are tentative and subject to change Rev. G

Watchdog Timer

## 💀 🛛 M30222 Group 📥

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP16-BIT CMOS MICROCOMPUTER



Fig. 1.38. Watchdog timer control and start registers



Specifications in this manual are tentative and subject to change Rev. G Direct Memory Access Controller



#### DMAC

This microcomputer has two DMAC (direct memory access controller) channels that allow data to be sent to memory without using the CPU. The DMAC shares the same data bus with the CPU. The DMAC uses a high speed cycle-stealing method because it has a higher right to use the bus than the CPU. DMA transfers word (16-bit) or a byte (8-bit) data. Figure 1.39 shows the block diagram of the DMAC. Table 1.23 shows the DMAC specifications. Figures 1.40 to 1.42 show the registers used by the DMAC.



Figure 1.39. Block diagram of DMAC

Either a write signal to the software DMA request bit or an interrupt request signal is used as a DMA transfer request signal. The DMA transfers are not affected by the interrupt enable flag (I flag) or by the interrupt priority level and the DMA transfer doesn't affect any interrupt.

If the DMAC is active (the DMA enable bit is set to 1), data transfer starts every time a DMA transfer request signal occurs. If the cycle of the occurrences of DMA transfer request signals is higher than the DMA transfer cycle, there can be instances in which the number of transfer requests doesn't agree with the number of transfers. For details, see the description of the DMA request bit.



## MITSUBISHI MICROCOMPUTERS M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## Table 1.23. DMAC specifications

| Item                                                           | Specification                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of channels                                             | 2 (cycle-stealing method)                                                                                                                                                                                                                                                                                                                                                                                                          |
| Transfer memory space                                          | From any address in the 1m byte space to a fixed address<br>From a fixed address to any address in the 1 M byte space<br>From a fixed address to a fixed address<br>DMA-related registers (0020 <sub>16</sub> to 003F <sub>16</sub> ) cannot be accessed                                                                                                                                                                           |
| Maximum number of bytes transferred                            | 128K bytes (with 16-bit transfers) or 64K bytes (with 8-bit transfers)                                                                                                                                                                                                                                                                                                                                                             |
| DMA request factors (Note)                                     | Falling edge of INT0 or INT1 or both edges<br>(INT0 can be selected by DMA0, INT1 by DMA1)<br>Timer A0 to Timer A4 interrupt requests<br>Timer B0 to Timer B5 interrupt requests<br>UART0 transfer and receive interrupt requests<br>UART1 transfer and receive interrupt requests<br>UART2 transfer and receive interrupt requests<br>Serial I/O 3,4 interrupt requests<br>A-D conversion interrupt requests<br>Software triggers |
| Channel priority                                               | DMA0 has priority if DMA0 and DMA1 requests are generated simultaneously                                                                                                                                                                                                                                                                                                                                                           |
| Transfer unit                                                  | 8 bit or 16 bit                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Transfer address direction                                     | Forward/Fixed<br>(Forward direction cannot be specified for both source and destination simultaneously)                                                                                                                                                                                                                                                                                                                            |
| Transfer mode                                                  | Single transfer mode<br>After the transfer counter underflows, the DMA enable becomes 0 and the<br>DMAC becomes inactive.<br>Repeat transfer mode<br>After the transfer counter underflows, the value of the transfer counter<br>reload register is reloaded to the transfer counter. The DMAC remains<br>active unless a 0 is written to the DMA enable bit.                                                                      |
| DMA interrupt request generation timing                        | When an underflow occurs in the transfer counter                                                                                                                                                                                                                                                                                                                                                                                   |
| Active                                                         | When the DMA enable bit is set to 1 , the DMA is active.<br>When the DMA is active, data transfer starts each time the DMA transfer request signal occurs.                                                                                                                                                                                                                                                                         |
| Inactive                                                       | When the DMA enable bit is set to 0 , the DMAC is inactive.<br>After the transfer counter underflows in single transfer mode.                                                                                                                                                                                                                                                                                                      |
| Forward address pointer and reload timing for transfer counter | When the DMAC is enabled, the DMA source pointer is loaded to the DMA forward address pointer. The DMA transfer load pointer is copied to the DMA transfer counter at that time.                                                                                                                                                                                                                                                   |
| Writing to register                                            | Registers specified for forward direction transfer are always write enabled. Registers specified for fixed address transfer are write enabled when the DMA enable bit is 0.                                                                                                                                                                                                                                                        |
| Reading the register                                           | Can be read anytime. However, when the DMA enable bit is 1, reading the register set up as the forward register is the same as reading the value of the forward address pointer.                                                                                                                                                                                                                                                   |

Note: DMA transfers do not effect any interrupt and are not affected by the interrupt enable flag (I flag) or by any interrupt priority level.



Specifications in this manual are tentative and subject to change Rev. G **Direct Memory Access Controller** 

M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

MITSUBISHI MICROCOMPUTERS



Fig. 1.40. DMAC register (1)

development

Specifications in this manual are tentative and subject to change Rev. G Direct Memory Access Controller

### MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

DMA0 request cause select register Symbol Address When reset b3 b2 b1 b0 DM1SL 03BA16 0016 Bit symbol Bit name Function (Note) R W i b3 b2 b1 b0 DSEL0  $0 \ 0 \ 0 \ 0$  : Falling edge of  $\overline{\text{INT1}}$  pin 0 0 0 0 0 1 : Software trigger 0 0 1 0 : Timer A0 0 0 1 1 : Timer A1 0 1 0 0 : Timer A2 0 1 0 0 : Timer A3 (DMS=0) /serial I/O3 (DMS=1) 0 1 1 1 : Timer A3 (DMS=0) /serial I/O4 (DMS=1) 0 1 1 1 : Timer B0 (DMS=0)/two edges of INT1 (DMS=1) 0:0 DSEL1 DMA request cause select bits 1 0 0 0 : Timer B1 DSFI 2 1 0 0 1 : Timer B2 0 0 1 0 1 0 : UART0 transmit 1 0 1 1 : UART0 receive 1 1 0 0 : UART2 transmit 1 1 0 1 : UART2 receive i., DSEL3 οi 0 1 1 1 0 : A-D conversion 1 1 1 1 : UART1 transmit Nothing is assigned. Write "0" when writing to these bits. If read, the value is "0". 0: Normal DMA request cause 0 0 DMS 1: DMA is caused by setting DSEL0 to DSEL3 (Expanded cause) expansion bit If software trigger is selected, a DMA request is generated by Software DMA 0 0 DSR setting this bit to "1" (When read, the value is always "0") request bit Note: When the selected functions of the interrupt request are set, a DMA transfer request will occur. DMAi control register b3 Symbol Address When reset b2 b1 bC DMiCON(i=0,1) 002C16, 003C16 XX0000002 Bit symbol Bit name Function R W 0:16 bits DMBIT Transfer unit bit select bit 0 0 1:8 bits Repeat transfer mode 0 : Single transfer 0 DMASL 0 1 : Repeat transfer select bit 0 0 0 : DMA not requested DMA request bit (Note 1) DMAS 1 : DMA requested (Note 2 DMA enable bit 0 : Disabled 0 0 DMAE 1 : Enabled Source address direction 0 : Fixed DSD 0 0 select bit (Note 3) 1 : Forward Destination address 0: Fixed DAD 0 0 direction select bit (Note 3) 1 : Forward Nothing is assigned. Write "0" when writing to these bits. If read, the value is "0". Note 1: DMA request can be cleared by resetting the bit. Note 2: This bit can only be set to "0". Note 3: Source address direction select bit and destination address direction select bit cannot be set to "1" simultaneously.

Fig. 1.41. DMAC register (2)



Specifications in this manual are tentative and subject to change  ${\ensuremath{\mathsf{Rev.}}}\xspace{\ensuremath{\mathsf{G}}}$ 

MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

**Direct Memory Access Controller** 



Fig. 1.42. DMAC register (3)



#### (1) Transfer cycle

The transfer cycle consists of the bus cycle in which data is read from memory or from the SFR area (source read) and the bus cycle in which the data is written to memory or to the SFR area (destination write). The number of read and write bus cycles depends on the source and destination addresses. Also, the bus cycle itself is longer when software waits are inserted.

(a) Effect of source and destination addresses

When 16-bit data is transferred on a 16-bit data bus, and the source and destination starts at odd addresses, there is one more source read cycle and destination write cycle than when the source and destination both start at even addresses.

(b) Effect of software wait

When the SFR area or a memory area with a software wait is accessed, the number of cycles is increased for the wait by 1 bus cycle. The length of the cycle is determined by BCLK.

Figure 1.43 shows the transfer cycles for a source read. For convenience, the destination write cycle is shown as one cycle and the source read cycles for the different conditions are shown. In reality, the destination write cycle is subject to the same conditions as the source read cycle, with the transfer cycle changing accordingly. When calculating the transfer cycle, remember to apply the respective conditions to both the destination write cycle and the source read cycle.



Specifications in this manual are tentative and subject to change Rev. G **Direct Memory Access Controller** 

MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| BCLK                   |                                                                           |
|------------------------|---------------------------------------------------------------------------|
| Address bus            | CPU use Source Destination Note 2 CPU use                                 |
| RD                     |                                                                           |
| WR                     |                                                                           |
| Data<br>bus            | CPU use Source Destination Note 2 CPU use                                 |
| (2) 16-bit tra         | ansfers and the source address is odd                                     |
| BCLK                   |                                                                           |
| Address<br>bus         | CPU use Source + 1 Destination Note 2 CPU use                             |
| RD                     |                                                                           |
| WR                     |                                                                           |
| Data -<br>bus -        | CPU use Source + 1 Destination Note 2 CPU use                             |
| BCLK<br>Address<br>bus | CPU use         Source         Destination         Note 2         CPU use |
| RD                     |                                                                           |
| WR                     |                                                                           |
| Data<br>bus            | CPU use CPU use CPU use                                                   |
| (4) One wait           | t is inserted into the source read under the conditions in (2)            |
| BCLK                   |                                                                           |
| Address<br>bus         | CPU use Source Source + 1 CPU use CPU use                                 |
| RD .                   |                                                                           |
| WR                     |                                                                           |
|                        |                                                                           |

Fig. 1.43. Example of the transfer cycle for a source read





#### (2) DMAC transfer cycles

Any combination of even or odd transfer read and write addresses is possible. Table 1.24 shows the number of DMAC transfer cycles. The number of DMAC transfer cycles can be calculated as follows:

No. of transfer cycles per transfer unit = No. of read cycles x j + No. of write cycles x k

#### Table 1.24. No. of DMAC transfer cycles

| Transfer unit    | Bus width    | Access<br>address | No. of read cycles | No. of write cycles |
|------------------|--------------|-------------------|--------------------|---------------------|
| 8-bit transfers  | 16-bit       | Even              | 1                  | 1                   |
| (DMBIT= "1")     | (BYTE= "L")  | Odd               | 1                  | 1                   |
| 16-bit transfers | 16-bit       | Even              | 1                  | 1                   |
| (DMBIT= "0")     | (BYTE = "L") | Odd               | 2                  | 2                   |

#### Coefficient j, k

| Inter                       | nal memory                    |          |
|-----------------------------|-------------------------------|----------|
| Internal ROM/RAM<br>No Wait | Internal ROM/RAM<br>With Wait | SFR area |
| 1                           | 2                             | 2        |



#### DMA enable bit

Setting the DMA enable bit to "1" makes the DMAC active. The DMAC carries out the following operations at the time data transfer starts immediately after DMAC is turned active.

(1) Reloads the value of one of the source pointer and the destination pointer - the one specified for the forward direction - to the forward direction address pointer.

(2) Reloads the value of the transfer counter reload register to the transfer counter.

Thus overwriting "1" to the DMA enable bit with the DMAC being active carries out the operations given above, so the DMAC operates again from the initial state at the instant "1" is overwritten to the DMA enable bit.

#### DMA request bit

The DMA request bit is set by a DMA transfer request signal. This signal is triggered by a factor selected in advance by the DAMi Request Cause select bits.

DMA request factors include the following:

•Factors effected by using the interrupt request signals from the built-in peripheral functions and software DMA factors (internal factors) effected by a program.

• External factors effected by utilizing the input from external interrupt signals.

For the selection of DMA request factors, see the descriptions of the DMAi register.

The DMA request bit turns to "1" if the DMA transfer request signal occurs regardless of the DMAC's state (regardless of whether the DMA enable bit is set "1" or to "0"). It turns to "0" immediately before data transfer starts.

In addition, it can be set to "0" by use of a program, but cannot be set to "1".

There can be instances in which a change in DMA request factor selection bit causes the DMA request bit to turn to "1". Be sure to set the DMA request bit to "0" after the DMA request factor selection bit is changed.

The DMA request bit turns to "1" if a DMA transfer request signal occurs, and turns to "0" immediately before data transfer starts. If the DMAC is active, data transfer starts immediately, so the value of the DMA request bit, if read by use of a program, turns out to be "0" in most cases. To examine whether the DMAC is active, read the DMA enable bit.

The timing of changes in the DMA request bit is explained below.

#### (1) Internal factors

Except the DMA request factors triggered by software, the timing for the DMA request bit to turn to "1" due to an internal factor is the same as the timing for the interrupt request bit of the interrupt control register to turn to "1" due to several factors. Turning the DMA request bit to "1" due to an internal factor is timed to be effected immediately before the transfer starts.



nge M30222 Group

MITSUBISHI MICROCOMPUTERS

#### (2) External factors

An external factor is a factor caused to occur by the leading edge of input from the INTi pin (i depends on which DMAC channel is used).

Selecting the INTi pins as external factors using the DMA request factor selection bit causes input from these pins to become the DMA transfer request signals.

The timing for the DMA request bit to turn to "1" when an external factor is selected synchronizes with the signal's edge applicable to the function specified by the DMA request factor selection bit (synchronizes with the trailing edge of the input signal to each INTi pin, for example).

With an external factor selected, the DMA request bit is timed to turn to "0" immediately before data transfer starts similarly to the state in which an internal factor is selected.

#### (3) The priorities of channels and DMA transfer timing

If a DMA transfer request signal falls on a single sampling cycle (a sampling cycle means one period from the leading edge to the trailing edge of BCLK), the DMA request bits of applicable channels concurrently turn to "1". If the channels are active at that moment, DMA0 is given a high priority to start data transfer. When DMA0 finishes data transfer, it gives the bus right to the CPU. When the CPU finishes single bus access, then DMA1 starts data transfer and gives the bus right to the CPU.

Figure 1.44 shows an example in which DMA transfer is carried out in minimum cycles at the time when DMA transfer request signals due to external factors concurrently occur.

| Exam<br>at the      | pple of DMA transmission that is carried out in minimum cycles<br>time DMA transmission occur concurrently. |
|---------------------|-------------------------------------------------------------------------------------------------------------|
| BCLK                |                                                                                                             |
| DMA0                |                                                                                                             |
| DMA1                | Bus                                                                                                         |
| CPU                 |                                                                                                             |
| INTO                |                                                                                                             |
| DMA0<br>request bit |                                                                                                             |
| INT1                |                                                                                                             |
| DMA1<br>request bit |                                                                                                             |
|                     |                                                                                                             |

Fig. 1.44. An example of DMA transfer affected by external factors



Specifications in this manual are tentative and subject to change Rev. G Timers



#### Timers

There are eleven 16-bit timers. These timers can be classified by function into Timers A (five) and Timers B (six). All these timers function independently. Figures 1.45 and 1.46 show the block diagram of timers.



Figure 1.45. Timer A block diagram

development

Specifications in this manual are tentative and subject to change Rev. G Timers

## MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Figure 1.46. Timer B block diagram



Specifications in this manual are tentative and subject to change Rev. G Timer A

#### Timer A

Figure 1.47 shows the block diagram of Timer A. Figures 1.48 to 1.50 show the Timer A-related registers. Except in event counter mode, Timers A0 through A4 all have the same function. Use the Timer Ai mode register (i = 0 to 4) bits 0 and 1 to choose the desired mode.

Timer A has the four operation modes listed as follows:

- Timer mode: The timer counts an internal count source.
- Event counter mode: The timer counts pulses from an external source or a timer over flow.
- One-shot timer mode: The timer stops counting when the count reaches "000016".
- Pulse width modulation (PWM) mode: The timer outputs pulses of a given width.
- Data bus high-order bits Clock source Data bus low-order bits selection Timer One shot f1 High-order  $\overline{}$ Low-order • PWM 8 bits 8 bits f8 -0 • Timer f32 -0 Reload register (16) (gate function) fC32 -O - Event counter 0 Counter (16) Polarity  $\mathbf{O}$ selection Up count/down count Clock selection TAi IN (i = 0 to 4) Count start flag Always down count except in event counter mode (Address 038016) TAi Addresses TAj TAk Down count Timer A0 038716 Timer A1 038916 Timer A4 Timer A0 Timer A1 Timer A2 038616 TB2 overflow  $\cap$ 038816 External Up/down flag O Timer A2 038B16 038A16 Timer A1 Timer A3 TAj overflow 0 trigger Timer A3 038D16 038C16 Timer A2 Timer A4 (Address 038416) (j = i - 1. Note that j = 4 when i = 0) (k = i + 1. Note that k = 0 when i = 4) Q Timer A3 Timer A4 038F16 038E16 Timer A0 TAk overflow -0 Pulse output TAi out (i = 0 to 4)O Toggle flip-flop
- Real-time port mode.

Fig. 1.47. Block diagram of Timer A



Fig. 1.48. Timer A-related registers (1)

Under development

#### Specifications in this manual are tentative and subject to change

Rev. G Timer A

## MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| (b15) (b8)<br>b7 b0b7   | ote)                                                                                                                                              | TA1 0<br>TA2 03<br>TA3 03                                                                                                                                                                                                                                                                                                                                                                                          | Address<br>38716,038616<br>38916,038816<br>38B16,038A16<br>38D16,038C16<br>38F16,038E16                                                                                                                                                                   | When reset<br>Indeterminate<br>Indeterminate<br>Indeterminate<br>Indeterminate                  |     |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|
|                         |                                                                                                                                                   | Function                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                           | Values that can be set                                                                          | RW  |
| i                       | Timer mode<br>Counts an ir                                                                                                                        | iternal count source                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                           | 000016 to FFFF16                                                                                | 00  |
|                         | Event count<br>Counts pulse                                                                                                                       | er mode<br>es from an external source of                                                                                                                                                                                                                                                                                                                                                                           | r timer overflow                                                                                                                                                                                                                                          | 000016 to FFFF16                                                                                | oc  |
|                         | One-shot tin<br>Counts a on                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                           | 000016 to FFFF16                                                                                | ×o  |
|                         |                                                                                                                                                   | modulation mode (16-bit PW<br>s a 16-bit pulse width modula                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                           | 000016 to FFFE16                                                                                | ×c  |
|                         | Pulse width     Timer low-or                                                                                                                      | modulation mode (8-bit PWM<br>der address functions as an<br>d high-order address function                                                                                                                                                                                                                                                                                                                         | Л)<br>8-bit                                                                                                                                                                                                                                               | 0016 to FE16<br>(Both high-order<br>and low-order<br>addresses)                                 | ×c  |
| Count start flag        | Note: Read a                                                                                                                                      | nd write data in 16-bit uni                                                                                                                                                                                                                                                                                                                                                                                        | ts.                                                                                                                                                                                                                                                       |                                                                                                 |     |
| b7 b6 b5 b4 b3 b2 b1 b0 | Symbol<br>TABSR                                                                                                                                   | Address N<br>038016                                                                                                                                                                                                                                                                                                                                                                                                | When reset<br>0016                                                                                                                                                                                                                                        |                                                                                                 |     |
|                         | Bit symbol                                                                                                                                        | Bit name                                                                                                                                                                                                                                                                                                                                                                                                           | E FI                                                                                                                                                                                                                                                      |                                                                                                 |     |
|                         |                                                                                                                                                   | Dichamo                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                           | unction                                                                                         | R W |
|                         | TAOS                                                                                                                                              | Timer A0 count start flag                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                           |                                                                                                 | 00  |
|                         | -                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                    | 0 : Stops cou<br>1 : Starts cou                                                                                                                                                                                                                           | nting                                                                                           | oc  |
|                         | TAOS                                                                                                                                              | Timer A0 count start flag                                                                                                                                                                                                                                                                                                                                                                                          | 0 : Stops cou                                                                                                                                                                                                                                             | nting                                                                                           | 000 |
|                         | TA0S<br>TA1S                                                                                                                                      | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag                                                                                                                                                                                                                                                                                                                                | 0 : Stops cou                                                                                                                                                                                                                                             | nting                                                                                           |     |
|                         | TA0S<br>TA1S<br>TA2S                                                                                                                              | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag                                                                                                                                                                                                                                                                                                   | 0 : Stops cou                                                                                                                                                                                                                                             | nting                                                                                           |     |
|                         | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S                                                                                                              | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag                                                                                                                                                                                                                                                                      | 0 : Stops cou                                                                                                                                                                                                                                             | nting                                                                                           |     |
|                         | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S                                                                                                      | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag                                                                                                                                                                                                                                         | 0 : Stops cou                                                                                                                                                                                                                                             | nting                                                                                           |     |
|                         | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S                                                                                                              | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag                                                                                                                                                                                                                                                                      | 0 : Stops cou                                                                                                                                                                                                                                             | nting                                                                                           |     |
| Up/down flag            | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF                                                                     | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Address<br>038416                                                                                                                                                          | 0 : Stops cou<br>1 : Starts cou<br>When reset<br>0016                                                                                                                                                                                                     | nting                                                                                           |     |
| 1 0                     | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF                                                                     | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Address<br>038416<br>Bit name                                                                                                                                              | 0 : Stops cou<br>1 : Starts cou<br>When reset<br>0016                                                                                                                                                                                                     | nting                                                                                           |     |
| 1 0                     | TA0S<br>TA1S<br>TA2S<br>TA2S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF<br>Bit symbol<br>TA0UD                                              | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Address<br>038416<br>Bit name<br>Timer A0 up/down flag                                                                                                                     | 0 : Stops cou<br>1 : Starts cou<br>When reset<br>0016                                                                                                                                                                                                     | nting                                                                                           |     |
| 1 0                     | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF<br>Bit symbol<br>TA0UD<br>TA1UD                                     | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Timer B2 count start flag<br>Bit name<br>Timer A0 up/down flag<br>Timer A1 up/down flag                                                                                    | 0 : Stops cou<br>1 : Starts cou<br>When reset<br>0016<br>0 : Down count<br>1 : Up count                                                                                                                                                                   | nting                                                                                           |     |
| 1 0                     | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF<br>Bit symbol<br>TA0UD<br>TA1UD<br>TA2UD                            | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Bit name<br>Bit name<br>Timer A0 up/down flag<br>Timer A1 up/down flag                                                                                                     | 0 : Stops cou<br>1 : Starts cou<br>1 : Starts cou<br>When reset<br>0016<br>Fit<br>0 : Down count<br>1 : Up count<br>This specificati<br>when the up/dc                                                                                                    | nting<br>nting<br>unction<br>t<br>on becomes valid<br>own flag content is                       |     |
| 1 0                     | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF<br>Bit symbol<br>TA0UD<br>TA1UD<br>TA2UD<br>TA2UD                   | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Bit name<br>Bit name<br>Timer A0 up/down flag<br>Timer A1 up/down flag<br>Timer A3 up/down flag                                                                            | 0 : Stops cou<br>1 : Starts cou<br>1 : Starts cou<br>When reset<br>0016<br>Fit<br>0 : Down count<br>1 : Up count<br>This specificati<br>when the up/dc                                                                                                    | nting<br>nting<br>unction                                                                       |     |
| 1 0                     | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF<br>Bit symbol<br>TA0UD<br>TA1UD<br>TA2UD                            | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Bit name<br>Bit name<br>Timer A0 up/down flag<br>Timer A1 up/down flag                                                                                                     | 0 : Stops cou<br>1 : Starts cou<br>1 : Starts cou<br>When reset<br>0016<br>0 : Down count<br>1 : Up count<br>This specificati<br>when the up/dc<br>selected for up<br>cause                                                                               | nting<br>nting<br>unction<br>t<br>on becomes valid<br>own flag content is<br>/down switching    |     |
| 1 0                     | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF<br>Bit symbol<br>TA0UD<br>TA1UD<br>TA2UD<br>TA2UD                   | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Bit name<br>Bit name<br>Timer A0 up/down flag<br>Timer A1 up/down flag<br>Timer A3 up/down flag                                                                            | 0 : Stops cou<br>1 : Starts cou<br>1 : Starts cou<br>0 : Starts cou<br>0 : Down count<br>1 : Up count<br>1 : Up count<br>This specificati<br>when the up/dc<br>selected for up<br>cause<br>0 : two-phase p<br>processing<br>1 : two-phase p               | unction<br>t<br>t<br>on becomes valid<br>own flag content is<br>/down switching<br>oulse signal |     |
| 1 0                     | TA0S<br>TA1S<br>TA2S<br>TA3S<br>TA4S<br>TB0S<br>TB1S<br>TB2S<br>Symbol<br>UDF<br>Bit symbol<br>TA0UD<br>TA1UD<br>TA1UD<br>TA2UD<br>TA3UD<br>TA3UD | Timer A0 count start flag<br>Timer A1 count start flag<br>Timer A2 count start flag<br>Timer A3 count start flag<br>Timer A4 count start flag<br>Timer B0 count start flag<br>Timer B1 count start flag<br>Timer B2 count start flag<br>Bit name<br>Bit name<br>Timer A0 up/down flag<br>Timer A1 up/down flag<br>Timer A2 up/down flag<br>Timer A3 up/down flag<br>Timer A4 up/down flag<br>Timer A4 up/down flag | 0 : Stops cou<br>1 : Starts cou<br>1 : Starts cou<br>0 : Starts cou<br>0 : Down count<br>1 : Up count<br>1 : Up count<br>This specificati<br>when the up/dd<br>selected for up<br>cause<br>0 : two-phase p<br>processing<br>1 : two-phase p<br>processing | unction<br>t<br>t<br>on becomes valid<br>own flag content is<br>/down switching<br>oulse signal |     |

Fig. 1.49. Timer A-related registers (2)



Specifications in this manual are tentative and subject to change

Rev. G Timer A

### MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.50. Timer A-related registers (3)





#### (1) Timer mode

In this mode, the timer counts an internally generated count source. (See Table 1.25.) Figure 1.51 shows the Timer Ai mode register in timer mode.

#### **Usage Precautions**

Reading the Timer Ai register while a count is in progress allows reading, with arbitrary timing, the value of the counter. Reading the Timer Ai register with the reload timing gets "FFFF16". Reading the Timer Ai register after setting a value in theTimer Ai register with a count halted but before the counter starts counting gets a proper value.

#### Table 1.25. Timer mode specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                    |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                        | f1, f8, f32, fc32                                                                                                                                                                                                                                                                                |
| Count operation                     | Count down<br>When the timer underflows, it reloads the reload register contents before count-<br>ing continues.                                                                                                                                                                                 |
| Divide ratio                        | 1/(n+1) n: Set value                                                                                                                                                                                                                                                                             |
| Count start condition               | Count start flag is set (=1)                                                                                                                                                                                                                                                                     |
| Count stop condition                | Count start flag is reset (=0)                                                                                                                                                                                                                                                                   |
| Interrupt request generation timing | When timer underflows                                                                                                                                                                                                                                                                            |
| TAiIN pin function                  | Programmable I/O port or gate input                                                                                                                                                                                                                                                              |
| TAiOUT pin function                 | Programmable I/O port or pulse output                                                                                                                                                                                                                                                            |
| Read from timer                     | Count value can be read out by reading Timer Ai register                                                                                                                                                                                                                                         |
| Write to timer                      | When counting stops<br>When a value is written to Timer Ai register, it is written to both reload register<br>and counter<br>When counting is in progress<br>When a value is written to Timer Ai regiser, it is written to only reload register<br>(Transferred to counter at next reload time). |
| Select function                     | Gate function<br>Counting can be started and stopped by the TAiIN pin s input signal.<br>Pulse output function<br>Each timer the timer underflows, the TAiOUT pin s polarity is reversed.                                                                                                        |



Specifications in this manual are tentative and subject to change Rev. G SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER **Timer A** 



**MITSUBISHI MICROCOMPUTERS** 

M30222 Group

Fig. 1.51. Timer Ai mode register in timer mode

#### (2) Event counter mode

In this mode, the timer counts an external signal or an internal timer's overflow. Timers A0 and A1 can count a single-phase external signal. Timers A2, A3, and A4 can count a single-phase and a two-phase external signal. Table 1.26 lists timer specifications when counting a single-phase external signal. Figure 1.52 shows the Timer Ai mode register in event counter mode. Table 1.27 lists timer specifications when counting a two-phase external signal. Figure 1.53 shows the Timer Ai mode register in event counter mode.

#### **Usage Precautions**

(1) Reading the Timer Ai register while a count is in progress allows reading, with arbitrary timing, the value of the counter. Reading the Timer Ai register with the reload timing gets "FFFF16" by underflow or "000016" by overflow. Reading the Timer Ai register after setting a value in the Timer Ai register with a count halted but before the counter starts counting gets a proper value.

(2) When stop counting in free run type, set timer again.

development

Timer A

Specifications in this manual are tentative and subject to change Rev. G

ange M30222 Group

MITSUBISHI MICROCOMPUTERS

#### Table 1.26. Timer specifications in event counter mode (when not processing two-phase pulse signal)

| Item                                | Specification                                                                                                                                                                                                                                                                                     |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                        | External signals input to TAilN pin (effective edge can be selected by software)<br>TB2 overflow, TAj overflow                                                                                                                                                                                    |
| Count operation                     | Up count or down count can be selected by external signal or software.<br>When the timer overflows or underflows, it reloads the reload register contents<br>before counting continues (Note)                                                                                                     |
| Divide ratio                        | 1/(FFFF16 - n+1) for up count1/(n + 1) for down countn: Set value                                                                                                                                                                                                                                 |
| Count start condition               | Count start flag is set (=1)                                                                                                                                                                                                                                                                      |
| Count stop condition                | Count start flag is reset (=0)                                                                                                                                                                                                                                                                    |
| Interrupt request generation timing | The timer overflows or underflows.                                                                                                                                                                                                                                                                |
| TAiIN pin function                  | Programmable I/O port or count source input                                                                                                                                                                                                                                                       |
| TAiOUT pin function                 | Programmable I/O port or pulse output, or up/down count select input                                                                                                                                                                                                                              |
| Read from timer                     | Count value can be read out by reading Timer Ai register                                                                                                                                                                                                                                          |
| Write to timer                      | When counting stops<br>When a value is written to Timer Ai register, it is written to both reload register<br>and counter<br>When counting is in progress<br>When a value is written to Timer Ai register, it is written to only reload register<br>(Transferred to counter at next reload time). |
| Select function                     | Free-run count function<br>Even when the timer overflows or underflows, the reload register content is not<br>reloaded to it.<br>Pulse output function<br>Each timer the timer overflows or underflows, the TAiOUT pin s polarity is<br>reversed.                                                 |

Note: This does not apply when the free-fun function is selected.



Fig. 1.52. Timer Ai mode register in event counter mode



Specifications in this manual are tentative and subject to change Rev. G Timer A



## Table 1.27. Timer specifications in event counter mode (when processing two-phase pulse signal with Timers A2, A3, and A4)

| Item                                | Specification                                                                        |  |  |  |  |  |
|-------------------------------------|--------------------------------------------------------------------------------------|--|--|--|--|--|
| Count source                        | <ul> <li>Two-phase pulse signals input to TAi IN or TAi OUT pin</li> </ul>           |  |  |  |  |  |
| Count operation                     | <ul> <li>Up count or down count can be selected by two-phase pulse signal</li> </ul> |  |  |  |  |  |
|                                     | • When the timer overflows or underflows, the reload register content is             |  |  |  |  |  |
|                                     | reloaded and the timer starts over again (Note)                                      |  |  |  |  |  |
| Divide ratio                        | 1/ (FFFF16 - n + 1) for up count                                                     |  |  |  |  |  |
|                                     | 1/ (n + 1) for down count n : Set value                                              |  |  |  |  |  |
| Count start condition               | Count start flag is set (= 1)                                                        |  |  |  |  |  |
| Count stop condition                | Count start flag is reset (= 0)                                                      |  |  |  |  |  |
| Interrupt request generation timing | Timer overflows or underflows                                                        |  |  |  |  |  |
| TAi IN pin function                 | Two-phase pulse input                                                                |  |  |  |  |  |
| TAi OUT pin function                | Two-phase pulse input                                                                |  |  |  |  |  |
| Read from timer                     | Count value can be read out by reading Timer A2, A3, or A4 register                  |  |  |  |  |  |
| Write to timer                      | When counting stopped                                                                |  |  |  |  |  |
|                                     | When a value is written to Timer A2, A3, or A4 register, it is written to both       |  |  |  |  |  |
|                                     | reload register and counter                                                          |  |  |  |  |  |
|                                     | When counting in progress                                                            |  |  |  |  |  |
|                                     | When a value is written to Timer A2, A3, or A4 register, it is written to only       |  |  |  |  |  |
|                                     | reload register. (Transferred to counter at next reload time.)                       |  |  |  |  |  |
|                                     | Normal processing operation                                                          |  |  |  |  |  |
| Select function                     | The timer counts up rising edges or counts down falling edges on the TAi IN          |  |  |  |  |  |
|                                     | pin when input signal on the TAi O∪⊤ pin is "H"                                      |  |  |  |  |  |
|                                     |                                                                                      |  |  |  |  |  |
|                                     |                                                                                      |  |  |  |  |  |
|                                     |                                                                                      |  |  |  |  |  |
|                                     |                                                                                      |  |  |  |  |  |
|                                     | Up Up Up Down Down<br>(i=2,3) Count Count Count Count Count                          |  |  |  |  |  |
|                                     | (                                                                                    |  |  |  |  |  |
|                                     | <ul> <li>Multiply-by-4 processing operation</li> </ul>                               |  |  |  |  |  |
|                                     | If the phase relationship is such that the TAi IN pin goes "H" when the input        |  |  |  |  |  |
|                                     | signal on the TAi OUT pin is "H", the timer counts up rising and falling edges       |  |  |  |  |  |
|                                     | on the TAi OUT and TAi IN pins. If the phase relationship is such that the           |  |  |  |  |  |
|                                     | TAi IN pin goes "L" when the input signal on the TAiO∪⊤ pin is "H", the timer        |  |  |  |  |  |
|                                     | counts down rising and falling edges on the TAiOUT and TAiIN pins.                   |  |  |  |  |  |
|                                     |                                                                                      |  |  |  |  |  |
|                                     | Count up all edges Count down all edges                                              |  |  |  |  |  |
|                                     |                                                                                      |  |  |  |  |  |
|                                     | Count up all edges Count down all edges                                              |  |  |  |  |  |

Note: This does not apply when the free-run function is selected



Specifications in this manual are tentative and subject to change Rev. G SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Timer A

#### Timer Ai mode register (When not using two-phase pulse signal processing) Symbol Address When reset TÁiMR(i = 2 to 4) 039816 to 039A16 0016 0 0 1 Bit symbol RW Bit name Function 00 TMOD0 b1 b0 Operation mode select bit 01: Event counter mode 00 TMOD1 0 : Pulse is not output (TAi OUT pin is a normal port pin) 0:0 MR0 Pulse output function Pulse is output (Note 1) select bit (TAi OUT pin is a pulse output pin) Count polarity 0 : Counts external signal's falling edges MR1 00 select bit (Note 2) 1 : Counts external signal's rising edges Up/down switching 0 : Up/down flag's content MR2 oio 1 : TA IOUT pin's input signal (Note 3) cause select bit 00 MR3 0 : (Must always be "0" in event counter mode) TCK0 Count operation type 0 : Reload type 00 select bit 1 : Free-run type Two-phase pulse signal TCK1 0 : Normal processing operation processing operation select bit (Note 4)(Note 5) oio 1 : Multiply-by-4 processing operation Note 1: The settings of the corresponding port register and port direction register are invalid. Note 2: This bit is valid when only counting an external signal. Note 3: Set the corresponding port direction register to "0". Note 4: This bit is valid for the timer A3 mode register. For timer A2 and A4 mode registers, this bit can be "0 "or "1". Note 5: When performing two-phase pulse signal processing, make sure the two-phase pulse signal processing operation select bit (address 0384 16) is set to "1". Also, always be sure to set the event/trigger select bit (addresses 0382 16 and 038316) to "00". Timer Ai mode register (When using two-phase pulse signal processing) Symbol Address When reset b3 b2 b1 b5 TAiMR(i = 2 to 4) 039816 to 039A16 0016 0 1 0 0 0 1 Bit symbol Bit name Function RİW TMOD0 00 b1 b0 Operation mode select bit 01: Event counter mode 00 TMOD1 0 (Must always be "0" when using two-phase pulse signal MR0 olo processing) 0 (Must always be "0" when using two-phase pulse signal MR1 oio processing) 1 (Must always be "1" when using two-phase pulse signal MR2 oio processing) 0 (Must always be "0" when using two-phase pulse signal MR3 00 processing) Count operation type 0 : Reload type TCK0 O¦C select bit 1 : Free-run type Two-phase pulse TCK1 0: Normal processing operation 00 processing operation 1 : Multiply-by-4 processing operation select bit (Note 1)(Note 2) This bit is valid for Timer A3 mode register. Note1: For Timer A2 and A4 mode registers, this bit can be "0" or "1". Note 2: When performing two-phase pulse signal processing, make sure the two-phase pulse signal processing operation select bit (address 038416) is set to "1". Always be sure to set the event/trigger select bit (address 038216) to "00".

MITSUBISHI MICROCOMPUTERS

M30222 Group

Fig. 1.53. Timer Ai mode register in event counter mode



Specifications in this manual are tentative and subject to change Rev. G Timer A

#### (3) One-shot timer mode

In this mode, the timer operates only once as shown in Table 1.28. When a trigger occurs, the timer starts up and continues operating for a given period. Figure 1.54 shows the Timer Ai mode register in one-shot timer mode.

#### **Usage Precautions**

- (1) Setting the count start flag to "0" while a count is in progress causes as follows:
- The counter stops counting and a content of reload register is reloaded.
- The TAIOUT pin outputs "L" level.
- The interrupt request generated and the Timer Ai interrupt request bit goes to "1".

(2) The Timer Ai interrupt request bit goes to "1" if the timer's operation mode is set using any of the following procedures:

- Selecting one-shot timer mode after reset.
- Changing operation mode from timer mode to one-shot timer mode.
- Changing operation mode from event counter mode to one-shot timer mode.

Therefore, to useTimer Ai interrupt (interrupt request bit), set Timer Ai interrupt request bit to "0" after the above listed changes have been made.

| Item                                | Specification                                                                                                                                                                                                                                                                                     |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                        | f1, f8, f32, fc32                                                                                                                                                                                                                                                                                 |
| Count operation                     | Timer counts down<br>When the count reaches 0000 <sub>16</sub> , the timer stops counting after reloading a new<br>count.<br>If a trigger occurs when counting, the timer reloads a new count and restarts<br>counting.                                                                           |
| Divide ratio                        | 1/n n: Set value                                                                                                                                                                                                                                                                                  |
| Count start condition               | An external trigger is input<br>Timer overflows<br>One-shot start flag is set (=1)                                                                                                                                                                                                                |
| Count stop condition                | A new count is reloaded after the count has reached 0000 <sub>16</sub><br>The count start flag is reset (=0)                                                                                                                                                                                      |
| Interrupt request generation timing | The count reaches 0000 <sub>16</sub>                                                                                                                                                                                                                                                              |
| TAiIN pin function                  | Programmable I/O port or trigger input                                                                                                                                                                                                                                                            |
| TAiOUT pin function                 | Programmable I/O port or pulse output                                                                                                                                                                                                                                                             |
| Read from timer                     | When Timer Ai register is read, it indicates an indeterminate value.                                                                                                                                                                                                                              |
| Write to timer                      | When counting stops<br>When a value is written to Timer Ai register, it is written to both reload register<br>and counter<br>When counting is in progress<br>When a value is written to Timer Ai register, it is written to only reload register<br>(Transferred to counter at next reload time). |

#### Table 1.28. Timer specifications in one-shot timer mode

development

Specifications in this manual are tentative and subject to change

Rev. G Timer A

# change M30222 Group

MITSUBISHI MICROCOMPUTERS

| 7 b6 b5 b4 b3 b2 b1<br>0 1 | 0 Symbol<br>TAiMR(i    | Address<br>= 0 to 4) 039616 to 039A16   | When reset<br>0016                                                                                                                              |    |
|----------------------------|------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                            | Bit symbol             | Bit name                                | Function                                                                                                                                        | RW |
|                            | - TMOD0                | Operation mode select bit               | b1 b0                                                                                                                                           | 00 |
|                            | TMOD1                  | Operation mode select bit               | 1 0 : One-shot timer mode                                                                                                                       | 00 |
|                            | MR0                    | Pulse output function select bit        | 0 : Pulse is not output<br>(TA io∪⊤ pin is a normal port pin)<br>1 : Pulse is output (Note 1)<br>(TAi o∪⊤ pin is a pulse output pin)            | 00 |
|                            | MR1                    | External trigger select<br>bit (Note 2) | 0 : Falling edge of TAi ın pin's input signal (Note 3)<br>1 : Rising edge of TAi ın pin's input signal (Note 3)                                 | 00 |
|                            | MR2                    | Trigger select bit                      | 0 : One-shot start flag is valid<br>1 : Selected by event/trigger select<br>register                                                            | 00 |
|                            | MR3                    | 0 (Must always be "0" in o              | ne-shot timer mode)                                                                                                                             | 00 |
|                            | тско                   | Count source select bit                 | <sup>b7 b6</sup><br>0 0 : f1<br>0 1 : f8                                                                                                        | 00 |
|                            | тск1                   | Count source select bit                 | 1 0 : f32<br>1 1 : fC32                                                                                                                         | 00 |
|                            | Note 2: Valid<br>and 0 | only when the TAilN pin is se           | port register and port direction register are inva<br>lected by the event/trigger select bit (address 0<br>elected, this bit can be "1" or "0". |    |

Fig. 1.54. Timer Ai mode register in one-shot timer mode

#### (4) Pulse width modulation (PWM) mode

In this mode, the timer outputs pulses of a given width in succession. (See Table 1.29.) In this mode, the counter functions as either a 16-bit pulse width modulator or an 8-bit pulse width modulator. Figure 1.55 shows theTimer Ai mode register in pulse width modulation mode. Figure 1.56 shows the example of how a 16-bit pulse width modulator operates. Figure 1.57 shows the example of how an 8-bit pulse width modulator operates.

#### Usage Precautions

(1) The timer Ai interrupt request bit becomes "1" if setting operation mode of the timer in compliance with any of the following procedures:

- Selecting PWM mode after reset.
- Changing operation mode from timer mode to PWM mode.
- Changing operation mode from event counter mode to PWM mode.

Therefore, to useTimer Ai interrupt (interrupt request bit), set Timer Ai interrupt request bit to "0" after the above listed changes have been made.

(2) Setting the count start flag to "0" while PWM pulses are being output causes the counter to stop counting. If the TAiOUT pin is outputting an "H" level in this instance, the output level goes to "L", and the Timer Ai interrupt request bit goes to "1". If the TAiOUT pin is outputting an "L" level in this instance, the level does not change, and theTimer Ai interrupt request bit does not becomes "1".



Specifications in this manual are tentative and subject to change Rev. G Timer A

### MITSUBISHI MICROCOMPUTERS M30222 Group 7 SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Table 1.29. Timer specifications in pulse width modulation mode

| Item                                | Specification                                                                                                                                                                                                                                                                                      |  |  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Count source                        | f1, f8, f32, fc32                                                                                                                                                                                                                                                                                  |  |  |
| Count operation                     | Timer counts down (operating as an 8-bit or 16-bit pulse modulator)<br>Timer reloads new count at a rising edge of PWM pulse and continues counting.<br>Timer is not affected by a trigger that occurs when counting.                                                                              |  |  |
| 16-bit PWM                          | High level width n/fi n: Set value<br>Cycle time (2 <sup>16</sup> -1)/fi fixed                                                                                                                                                                                                                     |  |  |
| 8-bit PWM                           | High level widthn x (m + 1)/fin: values set Timer Ai s high-order addressCycle time(28-1) x (m+1)/fim: values set Timer Ai s low-order address                                                                                                                                                     |  |  |
| Count start condition               | External trigger is input<br>Timer overflows<br>Count start flag is set (=1)                                                                                                                                                                                                                       |  |  |
| Count stop condition                | Count start flag is reset (=0)                                                                                                                                                                                                                                                                     |  |  |
| Interrupt request generation timing | PWM pulse goes L                                                                                                                                                                                                                                                                                   |  |  |
| TAiIN pin function                  | Programmable I/O port or trigger input                                                                                                                                                                                                                                                             |  |  |
| TAiOUT pin function                 | Pulse output                                                                                                                                                                                                                                                                                       |  |  |
| Read from timer                     | When Timer Ai register is read, it indicates an indeterminate value.                                                                                                                                                                                                                               |  |  |
| Write to timer                      | When counting stops<br>When a value is written to Timer Ai register, it is written to both reload register and<br>counter.<br>When counting is in progress<br>When a value is written to Timer Ai register, it is written to only reload register<br>(Transferred to counter at next reload time). |  |  |

| b7         b6         b5         b4         b3         b2         b1         b0           1         1         1         1         1         1         1         1 | Symb<br>TAiMI | ool Address<br>R(i=0 to 4) 039616 to 039 | When reset<br>9A16 0016                                                                                       |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------|----|
|                                                                                                                                                                   | Bit symbol    | Bit name                                 | Function                                                                                                      | RW |
|                                                                                                                                                                   | TMOD0         | Operation mode                           | b1 b0                                                                                                         | 00 |
|                                                                                                                                                                   | TMOD1         | select bit                               | 1 1 : PWM mode                                                                                                | 00 |
|                                                                                                                                                                   | MR0           | 1 (Must always be "1" in P               | WM mode)                                                                                                      | 00 |
|                                                                                                                                                                   | MR1           | External trigger select<br>bit (Note 1)  | 0: Falling edge of TAi IN pin's input signal (Note 2)<br>1: Rising edge of TAi IN pin's input signal (Note 2) | 00 |
|                                                                                                                                                                   | MR2           | Trigger select bit                       | 0: Count start flag is valid<br>1: Selected by event/trigger select register                                  | 00 |
|                                                                                                                                                                   | MR3           | 16/8-bit PWM mode select bit             | 0: Functions as a 16-bit pulse width modulator<br>1: Functions as an 8-bit pulse width modulator              | 00 |
|                                                                                                                                                                   | TCK0          |                                          | <sup>b7 b6</sup><br>0 0 : f1<br>0 1 : f8                                                                      | 00 |
|                                                                                                                                                                   | TCK1          | Count source select bit                  | 1 0 : f32<br>1 1 : fC32                                                                                       | 00 |

Note 2: Set the corresponding port direction register to "0".

Fig. 1.55. Timer Ai mode register in pulse width modulation mode

development

Specifications in this manual are tentative and subject to change

Rev. G Timer A In ange M30222 Group

MITSUBISHI MICROCOMPUTERS



Fig. 1.56. Example of how a 16-bit pulse width modulator operates



Fig. 1.57. Example of how an 8-bit pulse width modulator operates



Specifications in this manual are tentative and subject to change Rev. G Timer A S

## ange MITSUBISHI MICROCOMPUTERS ANGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (5) Real-time port mode

When Real-time port output is selected, the data previously written to the port Pm latch is clocked into the Real-time port latch each time the corresponding Timer Ai underflows. The Real-time port data is written to the corresponding port Pm register. When the Real-time port mode select bit changes state from "0" to "1", the value of the Real-time port latch becomes "0", which is ouput from the corresponding pin. It is when Timer Ai underflows first that the Real-time port data is ouput. If the Real-time port data is modified when the Real-time port function is enabled, the modified value is output when Timer Ai underflows next time. The port functions as an ordinary port when the Real-time port function is disabled.

Make sure Timer Ai for Real-time port output is set for timer mode, and is set to have "no gate function" using the gate function select bit. Also, before setting the Real-time port mode select bit to "1", temporarily turn off Timer Ai and write its set value to the register. Figure 1.58 shows the block diagram for Real-time port output. Figure 1.59 shows the Real-time control register. Figure 1.60 shows timing in Real-time port output operation.



Fig. 1.58. Block diagram of Real-time port output

development

Specifications in this manual are tentative and subject to change Rev. G Timer A

# M30222 Group

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Figure 1.59. Real-time port control register



Figure 1.60. Timing in Real-time port output operation



Specifications in this manual are tentative and subject to change Rev. G Timer B

#### Timer B

Figure 1.61shows the block diagram of Timer B. Figures 1.62 and 1.63 show the Timer B-related registers. Use the Timer Bi mode register (i= 0 to 5) bits 0 and 1 to choose the desired mode.

Timer B has three operation modes listed as follows:

•Timer mode: The timer counts an internal count source.

•Event counter mode: The timer counts pulses from an external source or a timer overlfow.

•Pulse period/pulse width measuring mode: The timer measures an external signal's pulse period or pulse width.



Fig. 1.61. Block diagram of Timer B



Fig. 1.62. Timer B-related registers (1)

development



## M30222 Group 🥒

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.63. Timer B-related registers (2)





#### (1) Timer mode

In this mode, the timer counts an internally generated count source. (See Table 1.30). Figure 1.64 shows the Timer Bi mode register in timer mode.

#### **Usage Precaution**

Reading the Timer Bi register while a count is in progress allows reading , with arbitrary timing, the value of the counter. Reading the Timer Bi register with the reload timing gets "FFFF16". Reading the Timer Bi register after setting a value in the Timer Bi register with a count halted but before the counter starts counting gets a proper value.

| Table 1.30. Timer mode specification |
|--------------------------------------|
|--------------------------------------|

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                        | f1, f8, f32, fc32                                                                                                                                                                                                                                                                                                                                                                             |
| Count operation                     | <ul> <li>Count down</li> <li>When the timer underflows, it reloads the reload register contents before continuous counting</li> </ul>                                                                                                                                                                                                                                                         |
| Divide ratio                        | 1/(n+1) n: Set value                                                                                                                                                                                                                                                                                                                                                                          |
| Count start condition               | Count start flag is set (=1)                                                                                                                                                                                                                                                                                                                                                                  |
| Count stop condition                | Count start is reset (=0)                                                                                                                                                                                                                                                                                                                                                                     |
| Interrupt request generation timing | When the timer underflows                                                                                                                                                                                                                                                                                                                                                                     |
| TBilN pin function                  | Programmable I/O port or gate input                                                                                                                                                                                                                                                                                                                                                           |
| Read from timer                     | Count value can be read out by reading Timer Bi register                                                                                                                                                                                                                                                                                                                                      |
| Write to timer                      | <ul> <li>When counting stopped<br/>When a value is written to Timer Bi register, it is written to both reload register and counter</li> <li>When the timer underflows, it reloads the reload register contents before continuous counting<br/>When a value is written to Timer Bi register, it is written to only reload register<br/>(Transferred to counter at next reload time)</li> </ul> |



Specifications in this manual are tentative and subject to change Rev. G Timer B

## M30222 Group 📥

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| b7 b6 b5 b4 b3 b2 b1 b0               | Symbol<br>TBiMR(i= | Address<br>0 to 5) 039B16 to 039D16<br>035B16 to 035D16                                 | When reset<br>00XX00002<br>00XX00002               |               |   |
|---------------------------------------|--------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------|---------------|---|
|                                       | Bit symbol         | Bit name                                                                                | Function                                           | R             | W |
|                                       | TMOD0              | Operation mode select bit                                                               | 0 0 : Timer mode                                   | 0             | 0 |
| · · · · · · · · · · · · · · · · · · · | TMOD1              | Operation mode select bit                                                               |                                                    | 0             | 0 |
|                                       | MR0                | Invalid in timer mode                                                                   | •                                                  | 0             | 0 |
|                                       | MR1                | Can be "0" or "1"                                                                       |                                                    | 0             | 0 |
|                                       |                    | 0 (Fixed to "0" in timer mode                                                           | e ; i = 0, 3)                                      | O<br>(Note 1) | 0 |
| · · · · · · · · · · · · · · · · · · · | MR2                | Nothing is assigned (i=1, 2, 4<br>Write "0" when writing to this                        | 4, 5)<br>bit. If read, the value is indeterminate. | X<br>(Note 2) | × |
|                                       | MR3                | Invalid in timer mode.<br>Write "0" when writing to this<br>the value is indeterminate. | bit. If read in timer mode,                        | 0             | × |
|                                       | TCK0               | Count source select bit                                                                 | <sup>b7 b6</sup><br>0 0 : f1<br>0 1 : f8           | 0             | 0 |
| L                                     | TCK1               |                                                                                         | 1 0 : f32<br>1 1 : fC32                            | 0             | 0 |

Fig. 1.64. Timer Bi mode register in timer mode

#### (2) Event counter mode

In this mode, the timer counts an external signal or an internal timer's overflow. (See Table 1.31). Figure 1.65. shows the Timer Bi mode register in event counter mode.

#### **Usage Precaution**

Reading the Timer Bi register while a count is in progress allows reading , with arbitrary timing, the value of the counter. Reading the Timer Bi register with the reload timing gets "FFFF16". Reading the Timer Bi register after setting a value in the Timer Bi register with a count halted but before the counter starts counting gets a proper value



Specifications in this manual are tentative and subject to change Rev. G Timer B

# M30222 Group

MITSUBISHI MICROCOMPUTERS

#### Table 1.31. Timer specifications in event counter mode

| ltem                                | Specification                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Count source                        | <ul> <li>External signals input to TBiIN pin</li> <li>Effective edge of count source can be a rising edge or falling edge or both as selected by software</li> </ul>                                                                                                                                                              |  |  |  |
| Count operation                     | <ul> <li>Count down</li> <li>When the timer underflows, it reloads the reload register content before continuous counting.</li> </ul>                                                                                                                                                                                             |  |  |  |
| Divide ratio                        | 1/(n + 1) n: Set value                                                                                                                                                                                                                                                                                                            |  |  |  |
| Count start condition               | Count start flag is set (=i)                                                                                                                                                                                                                                                                                                      |  |  |  |
| Count stop condition                | Count start flag is reset (=0)                                                                                                                                                                                                                                                                                                    |  |  |  |
| Interrupt request generation timing | The timer underflows.                                                                                                                                                                                                                                                                                                             |  |  |  |
| TBiIN pin function                  | Count source input                                                                                                                                                                                                                                                                                                                |  |  |  |
| Read from timer                     | Count value can be read out by reading Timer Bi register                                                                                                                                                                                                                                                                          |  |  |  |
| Write to timer                      | <ul> <li>When counting stops<br/>When a value is written to Timer Bi register, it is written to both reload register<br/>and counter.</li> <li>When counting is in progress<br/>When a value is written to Timer Bi register, it is written to only reload register.<br/>(Transferred to counter at next reload time).</li> </ul> |  |  |  |



Fig. 1.65. Timer Bi mode register in event counter mode

development



#### (3) Pulse period/pulse width measurement mode

In this mode, the timer measures the pulse period or pulse width of an external signal. (See Table 1.32). Figure 1.66 shows the Timer Bi mode register in pulse period/pulse width measurement mode. Figure 1.67 shows the operation timing when measuring a pulse period. Figure 1.68 shows the operation timing when measuring a pulse period.

#### **Usage Precautions**

(1) If changing the measurement mode select bit is set after a count is started, the Timer Bi interrupt request bit goes to "1".

(2) When the first effective edge is input after a count is started, an indeterminate value is transferred to the reload register. At this time, Timer Bi interrupt request is not generated.

Table 1.32. Timer specifications in pulse period/pulse width measurement mode

| Item                                | Specification                                                                                                                                                                                                                                                                              |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                        | f1, f8, f32, fc32                                                                                                                                                                                                                                                                          |
| Count operation                     | Count up<br>Counter value 0000 <sub>16</sub> is transferred to reload register at measurement pulse s effec-<br>tive edge and the timer continues counting.                                                                                                                                |
| Count start condition               | Count start flag is set (=1)                                                                                                                                                                                                                                                               |
| Count stop condition                | Count start flag is reset (=0)                                                                                                                                                                                                                                                             |
| Interrupt request generation timing | When measurement pulse s effective edge is input (Note 1)<br>When an overflow occurs. (Simultaneously, the Timer Bi overflow flag changes to<br>1. The timer Bi overlfow changes to 0 when the count start flag is 1 and the<br>value is written to another Timer Bi timer mode register). |
| TBiIN pin function                  | Measurement pulse input                                                                                                                                                                                                                                                                    |
| Read from timer                     | When Timer Bi register is read, it indicates the reload register s content (measurement result) (Note 2)                                                                                                                                                                                   |
| Write to timer                      | Cannot write to timer                                                                                                                                                                                                                                                                      |

Note 1: An interrupt requst is not generated when the first effective edge is input after the timer has started counting. Note 2: The value read out from the Timer Bi register is indeterminate until the second effective edge is input.



Specifications in this manual are tentative and subject to change Rev. G

Timer B



Note 3: Timer B1, Timer B2, Timer B4, Timer B5.

Fig. 1.66. Timer Bi mode register in pulse period/pulse width measurement mode



Fig. 1.67. Operation timing when measuring a pulse period

M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

MITSUBISHI MICROCOMPUTERS



Specifications in this manual are tentative and subject to change Rev. G Timer B

# M30222 Group

**MITSUBISHI MICROCOMPUTERS** 

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.68. Operation timing when measuring a pulse width



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Timer functions for three-phase motor control

Use of more than one built-in Timer A and Timer B provides the means of outputting three-phase motor driving waveforms.

Figures 1.69 to 1.71 show registers related to timers for three-phase motor control.

|                   | b5 b                                                                                               | 4 b                                                                                                                             | 53 b2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2 b1                                                          | ь0                                                                                             | Symbol                                                                                                                                                                                                                                                                                                  | Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | When reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                |                                                |
|-------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------|
| μĻ                |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ļ                                                             | L.                                                                                             | INVC0                                                                                                                                                                                                                                                                                                   | 034816                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0016                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                |                                                |
|                   |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                | Bit symbol                                                                                                                                                                                                                                                                                              | Bit name                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R                                              | W                                              |
|                   |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                | INV00                                                                                                                                                                                                                                                                                                   | Effective interrupt output<br>polarity select bit<br>(Note 4)                                                                                                                                                                                                                                                                                                                                                                                                                      | 0: A Timer B2 interrupt occurs when the time<br>A1 reload control signal is "1".<br>1: A Timer B2 interrupt occurs when the time<br>A1 reload control signal is "0".<br>Effective only in three-phase mode 1                                                                                                                                                                                                                                                                                                                                                                                                   | r 0                                            | 0                                              |
|                   |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                | INV01                                                                                                                                                                                                                                                                                                   | Effective interrupt output<br>specification bit<br>(Note4)                                                                                                                                                                                                                                                                                                                                                                                                                         | 0: Not specified.<br>1: Selected by the effective interrupt output<br>polarity selection bit.<br>Effective only in three-phase mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                                              | 0                                              |
|                   |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                | INV02                                                                                                                                                                                                                                                                                                   | Mode select bit<br>(Note 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0: Normal mode<br>1: Three-phase PWM output mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                              | 0                                              |
|                   |                                                                                                    |                                                                                                                                 | l                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                               |                                                                                                | INV03                                                                                                                                                                                                                                                                                                   | Output control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0: Output disabled<br>1: Output enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                              | 0                                              |
|                   |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                | INV04                                                                                                                                                                                                                                                                                                   | Positive and negative<br>phases concurrent L<br>output disable function<br>enable bit                                                                                                                                                                                                                                                                                                                                                                                              | 0: Feature disabled<br>1: Feature enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                              | 0                                              |
|                   |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                | INV05                                                                                                                                                                                                                                                                                                   | Positive and negative<br>phases concurrent L<br>output detect flag                                                                                                                                                                                                                                                                                                                                                                                                                 | 0: Not detected yet<br>1: Already detected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                              | O<br>(Note                                     |
|                   |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                | INV06                                                                                                                                                                                                                                                                                                   | Modulation mode select<br>bit (Note 3)                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0: Triangular wave modulation mode<br>1: Sawtooth wave modulation mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                              | 0                                              |
| l                 |                                                                                                    |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                                                                                | INV07                                                                                                                                                                                                                                                                                                   | Software trigger bit                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1: Trigger generated<br>The value, when read, is "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                              | 0                                              |
|                   | Sele<br>time<br>freque<br>In tr<br>The<br>The                                                      | ectir<br>uen<br>ian<br>sho<br>dat                                                                                               | ng thi<br>ir set<br>icy.<br>i <b>gula</b><br>ort ci<br>ta tra                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ree-<br>ting<br>r wa<br>rcuit                                 | pha<br>sho<br>ave<br>t pre<br>er fro                                                           | rt circuit preven<br>modulation mo<br>vention timer st<br>om the three-ph                                                                                                                                                                                                                               | mode causes P8 0, P81, au<br>tion time, the U, V, W phas<br>ode:<br>arts in synchronization with<br>ase buffer register to the th                                                                                                                                                                                                                                                                                                                                                  | And P72 through P75 to output U, U, V, V, w, and P72 through P75 to output U, U, V, V, W, and e output control circuits, and the circuit for set the falling edge of Timer Ai output.<br>The phase output shift register is made only or youtput buffer register.                                                                                                                                                                                                                                                                                                                                              | ing Ti                                         | mer E                                          |
| Note 3:<br>Note 4 | : Sele<br>time<br>frequ<br>In tr<br>The<br>The<br>with<br>In sa<br>The<br>trans<br>: To v<br>B2 in | ectir<br>r fo<br>uen<br>sho<br>dat<br>the<br>awt<br>sho<br>dat<br>sfer<br>vrite<br>nter                                         | ng th<br>r set<br>icy.<br>gula<br>ort cii<br>ta tra<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta ta tra<br>ta ta tra<br>ta ta tra<br>ta ta t | ree-<br>ting<br>rcuit<br>nsfe<br>sfer<br>occit<br>both<br>occ | pha:<br>sho<br>ave<br>t pre-<br>t rig<br>ve i<br>t pre-<br>t pre-<br>t pre-<br>t fro<br>n to l | se PWM output<br>rt circuit preven<br>modulation me<br>vention timer st<br>m the three-ph<br>ger signal after<br>nodulation mc<br>vention timer st<br>m the three-ph<br>oit 0 (INV00) ar<br>cces frequency<br>ontrol regis                                                                              | mode causes P8 o, P81, at<br>tion time, the U, V, W phas<br><b>bde:</b><br>arts in synchronization with<br>ase buffer register to the th<br>writing to the three-phase of<br><b>de:</b><br>arts in synchronization with<br>ase output buffer register to<br>db bit 1 (INV01) of the three<br>set counter.<br>ter 1                                                                                                                                                                 | e output control circuits, and the circuit for set<br>the falling edge of Timer Ai output.<br>ree-phase output shift register is made only or<br>output buffer register.<br>In the falling edge of Timer Aoutput and with the<br>to the three-phase output shift register is made<br>-phase PWM control register, set in advance t                                                                                                                                                                                                                                                                             | ing Ti<br>nce in<br>trans<br>with r            | mer E<br>syncl<br>fer tri<br>espec             |
| Note 3:<br>Note 4 | : Sele<br>time<br>frequ<br>In tr<br>The<br>The<br>with<br>In sa<br>The<br>trans<br>: To v<br>B2 in | ectir<br>for fo<br>uen<br>ian<br>sho<br>dat<br>the<br>awt<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat | ng th<br>r set<br>icy.<br>gula<br>ort cii<br>ta tra<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta ta tra<br>ta ta tra<br>ta ta tra<br>ta ta t | ree-<br>ting<br>rcuit<br>nsfe<br>sfer<br>occit<br>both<br>occ | pha:<br>sho<br>ave<br>t pre-<br>t rig<br>ve i<br>t pre-<br>t pre-<br>t pre-<br>t fro<br>n to l | se PWM output<br>rt circuit preven<br>modulation m<br>vention timer st<br>im the three-ph<br>ger signal after<br>modulation mc<br>vention timer st<br>im the three-ph<br>bit 0 (INV00) ar<br>ncces frequency                                                                                            | mode causes P8 o. P81, an<br>tion time, the U, V, W phas<br><b>ode:</b><br>arts in synchronization with<br>ase buffer register to the th<br>writing to the three-phase or<br><b>de:</b><br>arts in synchronization with<br>ase output buffer register to<br>ad bit 1 (INV01) of the three<br>set counter.                                                                                                                                                                          | e output control circuits, and the circuit for set<br>the falling edge of Timer Ai output.<br>ree-phase output shift register is made only or<br>output buffer register.<br>the falling edge of Timer Aoutput and with the<br>the three-phase output shift register is made                                                                                                                                                                                                                                                                                                                                    | ing Ti<br>nce in<br>trans<br>with r<br>ne cor  | mer E<br>synch<br>fer tri<br>espec             |
| Note 3<br>Note 4  | : Sele<br>time<br>freque<br>In tr<br>The<br>The<br>trans<br>The<br>trans<br>: To v<br>B2 in        | ectir<br>for fo<br>uen<br>ian<br>sho<br>dat<br>the<br>awt<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat | ng th<br>r set<br>icy.<br>gula<br>ort cii<br>ta tra<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta ta tra<br>ta ta tra<br>ta ta tra<br>ta ta t | ree-<br>ting<br>rcuit<br>nsfe<br>sfer<br>occit<br>both<br>occ | pha:<br>sho<br>ave<br>t pre-<br>t rig<br>ve i<br>t pre-<br>t pre-<br>t pre-<br>t fro<br>n to l | se PWM output<br>rt circuit preven<br>modulation m<br>wention timer st<br>im the three-ph<br>ger signal after<br>modulation mo-<br>vention timer st<br>im the three-ph<br>bit 0 (INV00) an<br>inces frequency<br>pontrol regis<br>Symbol                                                                | mode causes P8 o. P81, at<br>tion time, the U, V, W phas<br>ode:<br>arts in synchronization with<br>ase buffer register to the th<br>writing to the three-phase of<br>de:<br>arts in synchronization with<br>ase output buffer register to<br>db it 1 (INV01) of the three<br>set counter.<br>ter 1<br>Address                                                                                                                                                                     | e output control circuits, and the circuit for set<br>the falling edge of Timer Ai output.<br>ree-phase output shift register is made only or<br>putput buffer register.<br>the falling edge of Timer Aoutput and with the<br>the three-phase output shift register is made<br>-phase PWM control register, set in advance t<br>When reset<br>0016<br>Description                                                                                                                                                                                                                                              | ing Ti<br>nce in<br>trans<br>with r<br>ne cor  | mer E<br>syncl<br>fer tri<br>espec             |
| Note 3<br>Note 4  | : Sele<br>time<br>freque<br>In tr<br>The<br>The<br>trans<br>The<br>trans<br>: To v<br>B2 in        | ectir<br>for fo<br>uen<br>ian<br>sho<br>dat<br>the<br>awt<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat | ng th<br>r set<br>icy.<br>gula<br>ort cii<br>ta tra<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta ta tra<br>ta ta tra<br>ta ta tra<br>ta ta t | ree-<br>ting<br>rcuit<br>nsfe<br>sfer<br>occit<br>both<br>occ | pha:<br>sho<br>ave<br>t pre-<br>t rig<br>ve i<br>t pre-<br>t pre-<br>t pre-<br>t fro<br>n to l | se PWM output<br>rt circuit preven<br>modulation me<br>vention timer st<br>m the three-ph<br>ger signal after<br>modulation mc<br>vention timer st<br>m the three-ph<br>bit 0 (INV00) an<br>inces frequency<br>ontrol regis<br>Symbol<br>INVC1                                                          | mode causes P8 0, P81, at<br>tion time, the U, V, W phas<br><b>bde:</b><br>arts in synchronization with<br>ase buffer register to the th<br>writing to the three-phase do<br><b>bde:</b><br>arts in synchronization with<br>ase output buffer register to<br>db bit 1 (INV01) of the three<br>set counter.<br>ter 1<br>Address<br>034916                                                                                                                                           | e output control circuits, and the circuit for set<br>the falling edge of Timer Ai output.<br>ree-phase output shift register is made only or<br>output buffer register.<br>In the falling edge of Timer Aoutput and with the<br>to the three-phase output shift register is made<br>-phase PWM control register, set in advance t<br>Othe                                                                                                                                                                                                                                                                     | ing Ti<br>nce in<br>trans<br>with r<br>ne cor  | mer E<br>synch<br>fer tri<br>espec             |
| Note 3<br>Note 4  | : Sele<br>time<br>freque<br>In tr<br>The<br>The<br>trans<br>The<br>trans<br>: To v<br>B2 in        | ectir<br>for fo<br>uen<br>ian<br>sho<br>dat<br>the<br>awt<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat | ng th<br>r set<br>icy.<br>gula<br>ort cii<br>ta tra<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta ta tra<br>ta ta tra<br>ta ta tra<br>ta ta t | ree-<br>ting<br>rcuit<br>nsfe<br>sfer<br>occit<br>both<br>occ | pha:<br>sho<br>ave<br>t pre-<br>t rig<br>ve i<br>t pre-<br>t pre-<br>t pre-<br>t fro<br>n to l | se PWM output<br>rt circuit preven<br>modulation m<br>wention timer st<br>im the three-ph<br>ger signal after<br>modulation mo-<br>vention timer st<br>im the three-ph<br>bit 0 (INV00) an<br>inces frequency<br>ontrol regis<br>Symbol<br>INVC1<br>Bit symbol                                          | mode causes P8 0, P81, at<br>tion time, the U, V, W phas<br>bde:<br>arts in synchronization with<br>ase buffer register to the th<br>writing to the three-phase of<br>de:<br>arts in synchronization with<br>ase output buffer register to<br>d bit 1 (INV01) of the three<br>set counter.<br>ter 1<br>Address<br>034916<br>Bit name<br>Timer Ai start trigger                                                                                                                     | e output control circuits, and the circuit for set<br>the falling edge of Timer Ai output.<br>ree-phase output shift register is made only or<br>output buffer register.<br>the falling edge of Timer Aoutput and with the<br>the three-phase output shift register is made<br>-phase PWM control register, set in advance t<br>When reset<br>0016<br>Description<br>0: Timer B2 overflow signal<br>1: Timer B2 overflow signal                                                                                                                                                                                | ing Ti<br>ace in<br>trans<br>with r<br>ne col  | mer E<br>synch<br>fer tri<br>espect<br>ntent ( |
| Note 3:<br>Note 4 | : Sele<br>time<br>freque<br>In tr<br>The<br>The<br>trans<br>The<br>trans<br>: To v<br>B2 in        | ectir<br>for fo<br>uen<br>ian<br>sho<br>dat<br>the<br>awt<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat | ng th<br>r set<br>icy.<br>gula<br>ort cii<br>ta tra<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta ta tra<br>ta ta tra<br>ta ta tra<br>ta ta t | ree-<br>ting<br>rcuit<br>nsfe<br>sfer<br>occit<br>both<br>occ | pha:<br>sho<br>ave<br>t pre-<br>t rig<br>ve i<br>t pre-<br>t pre-<br>t pre-<br>t fro<br>n to l | se PWM output<br>rt circuit preven<br>modulation m<br>wention timer st<br>m the three-ph<br>ger signal after<br>nodulation mc<br>vention timer st<br>m the three-ph<br>boit 0 (INV00) an<br>ncces frequency<br>ontrol regis<br>Symbol<br>INVC1<br>Bit symbol<br>INV10                                   | mode causes P8 0, P81, at<br>tion time, the U, V, W phas<br>bde:<br>arts in synchronization with<br>ase buffer register to the th<br>writing to the three-phase of<br>de:<br>arts in synchronization with<br>ase output buffer register to<br>d bit 1 (INV01) of the three<br>set counter.<br>ter 1<br>Address<br>034916<br>Bit name<br>Timer Ai start trigger<br>signal select bit<br>Timer A1-1, A2-1, A4-1                                                                      | e output control circuits, and the circuit for set<br>the falling edge of Timer Ai output.<br>ree-phase output shift register is made only or<br>output buffer register.<br>the falling edge of Timer Aoutput and with the<br>the three-phase output shift register is made<br>-phase PWM control register, set in advance t<br>When reset<br>0016<br>Description<br>0: Timer B2 overflow signal<br>1: Timer B2 overflow signal,<br>signal for writing to timer B2<br>0: Three-phase mode 0                                                                                                                    | ing Ti<br>ace in<br>trans<br>with r<br>ne col  | mer E<br>synch<br>fer tri<br>espec<br>ntent    |
| Note 3:<br>Note 4 | : Sele<br>time<br>freque<br>In tr<br>The<br>The<br>trans<br>The<br>trans<br>: To v<br>B2 in        | ectir<br>for fo<br>uen<br>ian<br>sho<br>dat<br>the<br>awt<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat | ng th<br>r set<br>icy.<br>gula<br>ort cii<br>ta tra<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta ta tra<br>ta ta tra<br>ta ta tra<br>ta ta t | ree-<br>ting<br>rcuit<br>nsfe<br>sfer<br>occit<br>both<br>occ | pha:<br>sho<br>ave<br>t pre-<br>t rig<br>ve i<br>t pre-<br>t pre-<br>t pre-<br>t fro<br>n to l | se PWM output<br>rt circuit preven<br>modulation m<br>wention timer st<br>im the three-ph<br>ger signal after<br>modulation mo-<br>vention timer st<br>im the three-ph<br>oit 0 (INV00) an<br>inces frequency<br>ontrol regis<br>Symbol<br>INVC1<br>Bit symbol<br>INV10<br>INV11<br>INV12<br>Nothing is | mode causes P8 0, P81, at<br>tion time, the U, V, W phas<br>bde:<br>arts in synchronization with<br>ase buffer register to the th<br>writing to the three-phase of<br>de:<br>arts in synchronization with<br>ase output buffer register to<br>db it 1 (INV01) of the three<br>set counter.<br>ter 1<br>Address<br>034916<br>Bit name<br>Timer Ai start trigger<br>signal select bit<br>Short circuit timer count<br>source select bit                                              | e output control circuits, and the circuit for set<br>the falling edge of Timer Ai output.<br>ree-phase output shift register is made only or<br>output buffer register.<br>the falling edge of Timer Aoutput and with the<br>the three-phase output shift register is made<br>-phase PWM control register, set in advance t<br>When reset<br>0016<br>Description<br>0: Timer B2 overflow signal<br>1: Three-phase mode 0<br>1: Three-phase mode 1<br>0: Not to be used<br>1: tr/2 | Ing Ti<br>Ince in<br>trans<br>with r<br>ne col | mer E<br>synch<br>fer tri<br>espec<br>ntent    |
| Note 3<br>Note 4  | : Sele<br>time<br>freque<br>In tr<br>The<br>The<br>trans<br>The<br>trans<br>: To v<br>B2 in        | ectir<br>for fo<br>uen<br>ian<br>sho<br>dat<br>the<br>awt<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat<br>sho<br>dat | ng th<br>r set<br>icy.<br>gula<br>ort cii<br>ta tra<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta tra<br>tran<br>tooth<br>ort cii<br>ta tra<br>ta ta tra<br>ta ta tra<br>ta ta tra<br>ta ta t | ree-<br>ting<br>rcuit<br>nsfe<br>sfer<br>occit<br>both<br>occ | pha:<br>sho<br>ave<br>t pre-<br>t rig<br>ve i<br>t pre-<br>t pre-<br>t pre-<br>t fro<br>n to l | se PWM output<br>rt circuit preven<br>modulation m<br>wention timer st<br>im the three-ph<br>ger signal after<br>modulation mo-<br>vention timer st<br>im the three-ph<br>oit 0 (INV00) an<br>inces frequency<br>ontrol regis<br>Symbol<br>INVC1<br>Bit symbol<br>INV10<br>INV11<br>INV12<br>Nothing is | mode causes P8 o, P81, at<br>tion time, the U, V, W phas<br>bde:<br>arts in synchronization with<br>ase buffer register to the th<br>writing to the three-phase of<br>de:<br>arts in synchronization with<br>ase output buffer register to<br>db it 1 (INV01) of the three<br>set counter.<br>ter 1<br>Address<br>034916<br>Bit name<br>Timer Ai start trigger<br>signal select bit<br>Short circuit timer count<br>source select bit<br>assigned.<br>then writing to this bit. If | e output control circuits, and the circuit for set<br>the falling edge of Timer Ai output.<br>ree-phase output shift register is made only or<br>output buffer register.<br>the falling edge of Timer Aoutput and with the<br>the three-phase output shift register is made<br>-phase PWM control register, set in advance t<br>When reset<br>0016<br>Description<br>0: Timer B2 overflow signal<br>1: Three-phase mode 0<br>1: Three-phase mode 1<br>0: Not to be used<br>1: tr/2 | Ing Ti<br>Ince in<br>trans<br>with r<br>ne col | mer E<br>synch<br>fer tri<br>espec<br>ntent    |

#### Fig. 1.69. Registers related to timers for three-phase motor control



### MITSUBISHI MICROCOMPUTERS M30222 Group

Specifications in this manual are tentative and subject to change Rev. G Timer Functions For Three-phase Motor Control

#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.70. Registers related to timers for three-phase motor control



MITSUBISHI MICROCOMPUTERS M30222 Group

Specifications in this manual are tentative and subject to change Rev. G Timer Functions for Three-phase Motor Control

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.71. Registers related to timers for three-phase motor control



#### Three-phase motor driving waveform output mode (three-phase waveform mode)

Setting "1" in the mode select bit (bit 2 at 034816) shown in Figure 1.69, causes three-phase waveform mode that uses four Timers A1, A2, A4, and B2 to be selected. As shown in Figure 1.72, set Timers A1, A2, and A4 in one-shot timer mode, set the trigger in Timer B2, and setTimer B2 in timer mode using the respective timer mode registers.

|                                       | er<br>Symbol<br>TA1MR<br>TA2MR<br>TA3MR                              | 039716<br>039816                                                                                                                 | When reset<br>0016<br>0016<br>0016                                                          |     |
|---------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|
|                                       | Bit symbol                                                           | Bit name                                                                                                                         | Function                                                                                    | RW  |
|                                       | TMOD0                                                                | Operation mode                                                                                                                   | b1 b0                                                                                       | 00  |
|                                       | TMOD1                                                                | select bit                                                                                                                       | 1 0 : One-shot timer mode                                                                   | 00  |
|                                       | MR0                                                                  | Pulse output function select bit                                                                                                 | 0 (Must always be "0" in three-phase PWM output mode)                                       | oc  |
|                                       | MR1                                                                  | External trigger select<br>bit                                                                                                   | Invalid in three-phase PWM output mode                                                      | оc  |
| · · · · · · · · · · · · · · · · · · · | MR2                                                                  | Trigger select bit         1 : Selected by event/trigger select register                                                         |                                                                                             |     |
|                                       | MR3                                                                  | 0 (Must always be "0" in or                                                                                                      | e-shot timer mode)                                                                          | ОC  |
|                                       | ТСК0                                                                 | Count source select bit                                                                                                          | b7 b6<br>0 0 : f1<br>0 1 : f8                                                               | оc  |
|                                       | TCK1                                                                 |                                                                                                                                  | 1 0 : f32<br>1 1 : fC32                                                                     | оc  |
|                                       |                                                                      |                                                                                                                                  | 11.1032                                                                                     |     |
| •                                     | ter<br>Symbo<br>TB2MF                                                |                                                                                                                                  | When reset<br>00XX00002                                                                     |     |
| Timer B2 mode regis                   | Symbo<br>TB2MF                                                       | R 039D16                                                                                                                         | When reset<br>00XX00002                                                                     |     |
| <u>b7 b6 b5 b4 b3 b2 b1 b0</u>        | Symbo<br>TB2MF<br>Bit symbol                                         | 8 039D16<br>Bit name                                                                                                             | When reset<br>00XX00002<br>Function                                                         | RW  |
| b7 b6 b5 b4 b3 b2 b1 b0               | Symbo<br>TB2MF<br>Bit symbol<br>TMOD0                                | R 039D16                                                                                                                         | When reset<br>00XX00002                                                                     | 00  |
| <u>b7 b6 b5 b4 b3 b2 b1 b0</u>        | Symbo<br>TB2MF<br>Bit symbol<br>TMOD0<br>TMOD1                       | Bit name Operation mode select bit                                                                                               | When reset<br>00XX00002<br>Function                                                         | 000 |
| <u>b7 b6 b5 b4 b3 b2 b1 b0</u>        | Symbo<br>TB2MF<br>Bit symbol<br>TMOD0<br>TMOD1<br>MR0                | Bit name Bit name Operation mode select bit Invalid in timer mode                                                                | When reset<br>00XX00002<br>Function                                                         |     |
| <u>b7 b6 b5 b4 b3 b2 b1 b0</u>        | Symbo<br>TB2MF<br>Bit symbol<br>TMOD0<br>TMOD1<br>MR0<br>MR1         | Bit name Deration mode select bit Invalid in timer mode Can be "0" or "1"                                                        | When reset<br>00XX00002<br>Function<br>b1 b0<br>0 0 : Timer mode                            |     |
| <u>b7 b6 b5 b4 b3 b2 b1 b0</u>        | Symbo<br>TB2MF<br>Bit symbol<br>TMOD0<br>TMOD1<br>MR0                | Bit name Bit name Operation mode select bit Invalid in timer mode                                                                | When reset<br>00XX00002<br>Function<br>b1 b0<br>0 0 : Timer mode                            |     |
| <u>b7 b6 b5 b4 b3 b2 b1 b0</u>        | Symbo<br>TB2MF<br>Bit symbol<br>TMOD0<br>TMOD1<br>MR0<br>MR1         | Bit name Deration mode select bit Invalid in timer mode Can be "0" or "1"                                                        | When reset<br>00XX00002<br>Function<br>$b^{1} b^{0}$<br>$0 \ 0$ : Timer mode<br>de ; i = 0) |     |
| <u>b7 b6 b5 b4 b3 b2 b1 b0</u>        | Symbol<br>TB2MF<br>Bit symbol<br>TMOD0<br>TMOD1<br>MR0<br>MR1<br>MR2 | 8 039D16<br>Bit name<br>Operation mode select bit<br>Invalid in timer mode<br>Can be "0" or "1"<br>0 (Fixed to "0" in timer mode | When reset<br>00XX00002<br>Function<br>b1 b0<br>0 0 : Timer mode                            |     |

Fig. 1.72. Timer mode registers in three-phase waveform mode



MITSUBISHI MICROCOMPUTERS

Figure 1.73 shows the block diagram for three-phase waveform mode. In three-phase waveform mode, the positive-phase waveforms (U phase, V phase, and W phase) and negative waveforms ( $\overline{U}$  phase,  $\overline{V}$  phase, and  $\overline{W}$  phase), six waveforms in total, are output from P80, P81, P72, P73, P74, and P75 as active on the "L" level. Of the timers used in this mode, Timer A4 controls the U phase and  $\overline{U}$  phase, timer A1 controls the V phase and  $\overline{V}$  phase, and Timer A2 controls the W phase and  $\overline{W}$  phase respectively; Timer B2 controls the periods of one-shot pulse output from Timers A4, A1, and A2.

In outputting a waveform, dead time can be set so as to cause the "L" level of the positive waveform output (U phase, V phase, and W phase) not to lap over the "L" level of the negative waveform output  $(\overline{U} \text{ phase}, \overline{V} \text{ phase}, \text{ and } \overline{W} \text{ phase})$ .

To set the dead time, use three 8-bit timers sharing the reload register. A value from 1 through 255 can be set as the count of the timer for setting dead time. The timer for setting dead time works as a one-shot timer. If a value is written to the timer (034C16), the value is written to the reload register shared by the three timers for setting dead time.

Any of the timers for setting dead time takes the value of the reload register into its counter, if a start trigger comes from its corresponding timer, and performs a down count in line with the clock source selected by the dead time timer count source select bit (bit 2 at 034916). The timer can receive another trigger again before the count from the previous trigger is completed. In this instance, the timer reloads the reload register's contents aand starts the down count again.

Because the timer for setting dead time works as a one-shot timer, it starts outputting pulses if triggered; it stops outputting pulses as soon as its content becomes 0016, and waits for the next trigger.

The positive waveforms (U phase, V phase, and W phase) and the negative waveforms ( $\overline{U}$  phase,  $\overline{V}$  phase, and  $\overline{W}$  phase) in three-phase waveform mode are output from respective ports by means of setting "1" in the output control bit (bit 3 at 034816). Setting "0" in this bit causes the ports to return to a general purpose I/O port. This bit can be set to "0" by use of the applicable instruction, entering a falling edge in the  $\overline{NMI}$  terminal, or by resetting. Also, if "1" is set in the positive and negative phases concurrently, the L output disable function enable bit (bit 4 at 034816) causes one of the pairs of U phase and  $\overline{U}$  phase, V phase and  $\overline{V}$  phase, and W phase and  $\overline{W}$  phase to go to "L". As a result, the port becomes the state set by the port direction register.

development

### Specifications in this manual are tentative and subject to change Rev. G

# Be M30222 Group

MITSUBISHI MICROCOMPUTERS

**Timer Functions For Three-phase Motor Control** 



Fig. 1.73. Block diagram for three-phase waveform mode





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### **Delta modulation**

To generate a PWM waveform of triangular wave modulation, set "0" in the modulation mode select bit (bit 6 at 034816). Also, set "1" in the Timers A4-1, A1-1, A2-1 control bit (bit 1 at 034916). In this mode, each of Timers A4, A1, and A2 has two timer registers, and alternately reloads the timer register's content to the counter every time Timer B2 counter's content becomes 000016. If "1" is set to the effective interrupt output specification bit (bit 1 at 034816), the frequency of interrupt requests that occur every time the Timer B2 counter's value becomes 000016 can be set by use of the Timer B2 counter (034D16). The frequency of occurrences is dependent on the reload value of Timer B2. The reload value cannot be "0".

Setting "1" in the effective interrupt output specification bit (bit 1 at 034816) provides the means to choose which value of the Timer A1 reload control signal to use, "0" or "1", to cause Timer B2's interrupt request to occur. To make this selection, use the effective interrupt output polarity selection bit (bit 0 at 034816).

An example of U phase waveform is shown in Figure 1.74, and the description of waveform output workings is given below. Set "1" in DU0 (bit 0 at 034A16). And set "0" in DUB0 (bit 1 at 034A16). In addition, set "0" in DU1 (bit 0 at 034B16) and set "1" in DUB1 (bit 1 at 034B16). Also, set "0" in the effective interrupt output specification bit (bit 1 at 034816) to set a value in the timer B2 interrupt occurrence frequency set counter. By this setting, a Timer B2 interrupt occurs when the Timer B2 counter's content becomes 000016 as many as (setting) times. Furthermore, set "1" in the effective interrupt output specification bit (bit 1 at 034816), set in the effective interrupt polarity select bit (bit 0 at 034816) and set "1" in the interrupt occurrence frequency set counter (034D16). These settings cause a Timer B2 interrupt to occur every other interval when the U phase output goes to "H".

When the Timer B2 counter's content becomes 000016, Timer A4 starts outputting one-shot pulses. In this instance, the content of DU1 (bit 0 at 034B16) and that of DU0 (bit 0 at 034A16) are set in the threephase output shift register (U phase), the content of DUB1 (bit 1 at 034B16) and that of DUB0 (bit 1 at 034A16) are set in the three-phase shift register (U phase). After triangular wave modulation mode is selected, however, no setting is made in the shift register even though the Timer B2 counter's content becomes 000016.

The value of DU0 and that of DUB0 are output to the U terminal (P80) and to the U terminal (P81) respectively. When the Timer A4 counter counts the value written to Timer A4 (038F16, 038E16) and when Timer A4 finishes outputting one-shot pulses, the three-phase shift register's content is shifted one position, and the value of DU1 and that of DUB1 are output to the U phase output signal and to U phase output signal respectively. At this time, one-shot pulses are output from the timer for setting dead time used for setting the time over which the "L" level of the U phase waveform does not lap over the "L" level of the U phase waveform, which has the opposite phase of the former. The U phase waveform output that started from the "H" level keeps its level until the timer for setting dead time finishes outputting one-shot pulses even though the three-phase output shift register's content changes from "1" to "0" by the effect of the one-shot pulses. When the timer for setting dead time

development

MITSUBISHI MICROCOMPUTERS

finishes outputting one-shot pulses, "0" already shifted in the three-phase shift register goes effective, and the U phase waveform changes to the "L" level. When the Timer B2 counter's content becomes 000016, the Timer A4 counter starts counting the value written to Timer A4-1 (034716, 034616), and starts outputting one-shot pulses. When Timer A4 finishes outputting one-shot pulses, the threephase shift register's content is shifted one position, but if the three-phase output shift register's content changes from "0" to "1" as a result of the shift, the output level changes from "L" to "H" without waiting for the timer for setting dead time to finish outputting one-shot pulses. A U phase waveform is generated by these workings repeatedly. With the exception that the three-phase output shift register on the U phase side is used, the workings in generating a U phase waveform, which has the opposite phase of the U phase waveform, are the same as in generating a U phase waveform. In this way, a waveform can be picked up from the applicable terminal in a manner in which the "L" level of the U phase waveform doesn't lap over that of the U phase waveform, which has the opposite phase of the U phase waveform. The width of the "L" level too can be adjusted by varying the values of Timer B2, Timer A4, and Timer A4-1. In dealing with the V and W phases, and V and W phases, the latter are of opposite phase of the former, have the corresponding timers work similarly to dealing with the U and U phases to generate an intended waveform.



Fig. 1.74. Timing chart operation (1)



MITSUBISHI MICROCOMPUTERS ange M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Assigning certain values to DU0 (bit 0 at 034A16) and DUB0 (bit 1 at 034A16), and to DU1 (bit 0 at 034B16) and DUB1 (bit 1 at 034B16) allows the user to output the waveforms as shown in Figure 1.75, that is, to output the U phase alone, to fix U phase to "H", to fix the U phase to "H," or to output the U phase alone.



Fig. 1.75. Timing chart of operation (2)



### • MITSUBISHI MICROCOMPUTERS • M30222 Group

strol SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Sawtooth modulation

To generate a PWM waveform of sawtooth wave modulation, set "1" in the modulation mode select bit (bit 6 at 034816). Also, set "0" in the Timers A4-1, A1-1, and A2-1 control bit (bit 1 at 034916). In this mode, the timer registers of Timers A4, A1, and A2 comprise conventional Timers A4, A1, and A2 alone, and reload the corresponding timer register's content to the counter every time the Timer B2 counter's content becomes 000016. The effective interrupt output specification bit (bit 1 at 034816) and the effective interrupt output polarity select bit (bit 0 at 034816) go nullified.

An example of U phase waveform is shown in Figure 1.76, and the description of waveform output workings is given below. Set "1" in DU0 (bit 0 at 034A16), and set "0" in DUB0 (bit 1 at 034A16). In addition, set "0" in DU1 (bit 0 at 034A16) and set "1" in DUB1 (bit 1 at 034A16).

When the Timer B2 counter's content becomes 000016, Timer B2 generates an interrupt, and Timer A4 starts outputting one-shot pulses at the same time. In this instance, the contents of the three-phase buffer registers DU1 and DU0 are set in the three-phase output shift register (U phase), and the contents of DUB1 and DUB0 are set in the three-phase output register (U phase). After this, the three-phase buffer register's content is set in the three-phase shift register every time the Timer B2 counter's content becomes 000016.

The value of DU0 and that of DUB0 are output to the U terminal (P80) and to the U terminal (P81) respectively. When the timer A4 counter counts the value written to Timer A4 (038F16, 038E16) and when Timer A4 finishes outputting one-shot pulses, the three-phase output shift register's content is shifted one position, and the value of DU1 and that of DUB1 are output to the U phase output signal and to the U output signal respectively. At this time, one-shot pulses are output from the timer for setting dead time used for setting the time over which the "L" level of the U phase waveform doesn't lap over the "L" level of the U phase waveform doesn't lap over the "L" level of the U phase waveform doesn't lap over the "L" level of the U phase waveform the "H" level keeps its level until the timer for setting dead time finishes outputting one-shot pulses even though the three-phase output shift register's content changes from "1" to "0 "by the effect of the one-shot pulses. When the timer for setting dead time finishes outputting one-shot pulses, 0 already shifted in the three-phase shift register goes effective, and the U phase waveform changes to the "L" level. When the Timer B2 counter's content becomes 000016, the contents of the three-phase buffer registers DU1 and DU0 are set in the three-phase shift register (U phase), and the contents of DUB1 and DUB0 are set in the three-phase shift register (U phase) again.

A U phase waveform is generated by these workings repeatedly. With the exception that the threephase output shift register on the U phase side is used, the workings in generating a U phase waveform, which has the opposite phase of the U phase waveform, are the same as in generating a U phase waveform. In this way, a waveform can be picked up from the applicable terminal in a manner in which the "L" level of the U phase waveform doesn't lap over that of the U phase waveform, which has the opposite phase of the U phase waveform. The width of the "L" level too can be adjusted by varying the values of Timer B2 and Timer A4. In dealing with the V and W phases, and V and W phases, the latter are of opposite phase of the former, have the corresponding timers work similarly to dealing with the U and U phases to generate an intended waveform.

Setting "1" both in DUB0 and in DUB1 provides a means to output the U phase alone and to fix the U phase output to "H" as shown in Figure 1.77.



Specifications in this manual are tentative and subject to change Rev. G Timer Functions for Three-phase Motor Control

98 M30222 Group

MITSUBISHI MICROCOMPUTERS



Fig. 1.76. Timing chart of operation (3)



Specifications in this manual are tentative and subject to change Rev. G **Timer Functions For Three-phase Motor Control** 



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

MITSUBISHI MICROCOMPUTERS



Fig. 1.77. Timing chart of operation (4)



#### **Serial Communications**

The five channels of serial communication that are available are: UART0, UART1, UART2, SI/O3 and SI/O4.

#### UART0 to 2

UART0, UART1 and UART2 have exclusive timers to generate the transfer clock, so each operates independently from the others.

UARTi (i = 0 to 2) has two operation modes: a clock synchronous serial I/O mode and a clock asynchronous serial I/O mode (UART mode). The contents of the serial I/O mode select bits (bits 0 to 2 at addresses 03A016, 03A816 and 037816) determine whether UARTi is used as a clock synchronous serial I/O or as a UART.

UART0 through UART2 are almost equal in their functions with minor exceptions. UART2 is compliant with the Subscriber Identity Module (SIM) interface with some extra settings added in clock-asynchronous serial I/O mode. It also has the bus collision detection function that generates an interrupt request if the TxD pin and the RxD pin are different in level. UART2 also provides support for both I<sup>2</sup>C and SPI transfer formats.

Figure 1.78 shows the block diagram of UART0, UART1 and UART2. Figures 1.79 and 1.80 show the block diagram of the transmit/receive unit. Figures 1.81 to 1.86 show the registers related to UART1. Table 1.33 shows the comparison of functions of UART0 through UART2.

| Function                                           | UART0                        | UART1                        | UART2                                   |
|----------------------------------------------------|------------------------------|------------------------------|-----------------------------------------|
| CLK polarity selection                             | Supported (Note 1)           | Supported (Note 1)           | Supported (Note 1)                      |
| LSB first/MSB first selection                      | Supported (Note 1)           | Supported (Note 1)           | Supported (Note 2)                      |
| Continuous receive mode selection                  | Supported (Note 1)           | Supported (Note 1)           | Supported (Note 1)                      |
| Transfer clock output from multiple pins selection | Not supported                | Supported (Note 1)           | Not supported                           |
| Separate CTS/RTS pins                              | Supported                    | Not supported                | Not supported                           |
| Serial data logic switch                           | Not supported                | Not supported                | Supported (Note 4)                      |
| Sleep mode selection                               | Supported (Note 3)           | Supported (Note 3)           | Not supported                           |
| TxD, RxD I/O polarity switch                       | Not supported                | Not supported                | Supported                               |
| TxD, RxD port output format                        | CMOS or N-channel open drain | CMOS or N-channel open drain | N-channel open drair<br>output (Note 5) |
| Parity error signal output                         | Not supported                | Not supported                | Supported (Note 4)                      |
| Bus collision detection                            | Not supported                | Not supported                | Supported                               |
| l <sup>2</sup> C                                   | Not supported                | Not supported                | Supported                               |
| SPI                                                | Not supported                | Not supported                | Supported                               |

#### Table 1.33. Comparison of functions of UART0 through UART2

Note 1: Only in Clock Synchronous Serial I/O mode.

Note 2: Only in Clock Synchronous Serial I/O mode and 8-bit UART mode.

Note 3: Only in UART mode.

Note 4: Using SIM interface.

Note 5: Input and output when using SIM interface for UART2 only.



Specifications in this manual are tentative and subject to change Rev. G

MITSUBISHI MICROCOMPUTERS M30222 Group

Serial Communications

#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.78. Block diagram of UARTi (i= 0 to 2)



Specifications in this manual are tentative and subject to change Rev. G

M30222 Group 📥

MITSUBISHI MICROCOMPUTERS

Serial Communications





Fig. 1.79. Block diagram of UARTi (i = 0,1) transmit/receive unit



Fig. 1.80. Block diagram of UART2 transmit/receive unit



Specifications in this manual are tentative and subject to change Rev. G

Serial Communications



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| 015)<br>b7 |                                       | b0                                                   | Symbol         Address           U0TB         03A316, 03           U1TB         03AB16, 03           U2TB         037B16, 03                                                                                                                                   | BA216 Indeterminate<br>BAA16 Indeterminate                                                                                         |                                                                                                                                                                     |              |            |
|------------|---------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|
|            |                                       |                                                      |                                                                                                                                                                                                                                                                | Function                                                                                                                           |                                                                                                                                                                     | R            | w          |
|            |                                       | Transm                                               | it data                                                                                                                                                                                                                                                        |                                                                                                                                    |                                                                                                                                                                     | ×            | _          |
|            |                                       |                                                      | is assigned.<br>tempt to write to these bits, w                                                                                                                                                                                                                | rite "0". The value, if read, turn                                                                                                 | n out to be indeterminate.                                                                                                                                          | _            | -          |
|            | receive buffer register               | b0                                                   | Symbol Addre:<br>U0RB 03A716, 03<br>U1RB 03AF16, 03<br>U2RB 037F16, 03                                                                                                                                                                                         | BA616 Indeterminate<br>BAE16 Indeterminate                                                                                         |                                                                                                                                                                     |              |            |
|            |                                       | Bit<br>symbol                                        | Bit name                                                                                                                                                                                                                                                       | Function<br>(During clock synchronous<br>serial I/O mode)                                                                          | Function<br>(During UART mode)                                                                                                                                      | R            | W          |
|            | · · · · · · · · · · · · · · · · · · · |                                                      |                                                                                                                                                                                                                                                                | Receive data                                                                                                                       | Receive data                                                                                                                                                        | 0            | X          |
|            | <u> </u>                              | •                                                    | is assigned.<br>" when writing to this bit. If rea                                                                                                                                                                                                             | ad, the value is "0".                                                                                                              |                                                                                                                                                                     | _            | -          |
|            |                                       | MDFLT                                                | SPI Mode fault flag<br>(Note 3)                                                                                                                                                                                                                                | 0 : Not detected<br>1 : Detected                                                                                                   | Invalid                                                                                                                                                             | 0            | 0          |
|            |                                       | ABT                                                  | Arbitration lost detecting flag (Note 2)                                                                                                                                                                                                                       | 0 : Not detected<br>1 : Detected                                                                                                   | Invalid                                                                                                                                                             | 0            | 0          |
|            |                                       | OER                                                  | Overrun error flag (Note 1)                                                                                                                                                                                                                                    | 0 : No overrun error<br>1 : Overrun error found                                                                                    | 0 : No overrun error<br>1 : Overrun error found                                                                                                                     | 0            | x          |
|            |                                       | FER                                                  | Framing error flag (Note 1)                                                                                                                                                                                                                                    | Invalid                                                                                                                            | 0 : No framing error<br>1 : Framing error found                                                                                                                     | 0            | x          |
|            |                                       | PER                                                  | Parity error flag (Note 1)                                                                                                                                                                                                                                     | Invalid                                                                                                                            | 0 : No parity error<br>1 : Parity error found                                                                                                                       | 0            | ×          |
|            |                                       | SUM                                                  | Error sum flag (Note 1)                                                                                                                                                                                                                                        | Invalid                                                                                                                            | 0 : No error<br>1 : Error found                                                                                                                                     | 0            | x          |
|            |                                       | 0:<br>(E<br>lo<br>Note 2: A<br>a:<br>of<br>Note 3: M | 3A8 <sub>16</sub> and 0378 <sub>16</sub> ) are set to "<br>3it 15 is set to "0" when bits 14<br>wer byte of the UARTi receive<br>rbitration lost detecting flag is<br>ssigned in bit 11 of UORB and<br>f this bit is "0".<br>lode fault flag is allocated to U | 0002" or the receive enable bi<br>to 12 all are set to "0".) Bits<br>buffer register (addresses 03<br>allocated to U2RB and only " | 14 and 13 are also set to "0" v<br>3A6 16, 03AE16 and 037E16) is<br>0" may be written. Nothing is<br>r be set or reset. When read, t<br>in bit 10 of UORB and U1RB. | vhen<br>read | the<br>out |
| UARTi I    | bit rate generator                    |                                                      | Symbol Addres<br>U0BRG 03A11<br>U1BRG 03A91<br>U2BRG 03791                                                                                                                                                                                                     | 6 Indeterminate<br>6 Indeterminate                                                                                                 |                                                                                                                                                                     |              |            |
|            |                                       |                                                      | Function                                                                                                                                                                                                                                                       |                                                                                                                                    | Values that can be set                                                                                                                                              | R            | W          |
|            |                                       | Assumi                                               | ng that set value = n, BRGi di                                                                                                                                                                                                                                 | vides the count source by                                                                                                          | 0016 to FF16                                                                                                                                                        | ×            |            |

Fig. 1.81. Serial I/O related register (1)



Specifications in this manual are tentative and subject to change Rev. G SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### MITSUBISHI MICROCOMPUTERS

M30222 Group

#### **Serial Communications**



Fig. 1.82. Serial I/O related registers (2)



Specifications in this manual are tentative and subject to change Rev. G

#### Serial Communications



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.83. Serial I/O-related registers (3)



Specifications in this manual are tentative and subject to change Rev. G Serial Communications

# MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.84. Serial I/O-related registers (4)



#### Specifications in this manual are tentative and subject to change Rev. G Serial Communications

# M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

MITSUBISHI MICROCOMPUTERS



Fig. 1.85. Serial I/O-related registers (5)



Specifications in this manual are tentative and subject to change Rev. G Serial Communications



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

|   |                                                   | Symbol Addres<br>J2SMR2 0376                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                         |            |
|---|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------|
|   | Bit<br>symbol                                     | Bit name                                                                                                                                                                                                                                                              | Function                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                       | r W        |
|   | IICM2                                             | I <sup>2</sup> C mode selection bit 2                                                                                                                                                                                                                                 | Refer to Table 1.44                                                                                                                                                                                                                                                                                                                                                                             | (                                                                                                       | o c        |
|   | CSC                                               | Clock-synchronous bit                                                                                                                                                                                                                                                 | 0 : Disabled<br>1 : Enabled                                                                                                                                                                                                                                                                                                                                                                     | (                                                                                                       | o c        |
|   | SWC                                               | SCL wait output bit                                                                                                                                                                                                                                                   | 0 : Disabled<br>1 : Enabled                                                                                                                                                                                                                                                                                                                                                                     | (                                                                                                       | ) c        |
|   | ASL                                               | SDA output stop bit                                                                                                                                                                                                                                                   | 0 : Disabled<br>1 : Enabled                                                                                                                                                                                                                                                                                                                                                                     | (                                                                                                       |            |
|   | STAC                                              | UART2 initialization bit                                                                                                                                                                                                                                              | 0 : Disabled<br>1 : Enabled                                                                                                                                                                                                                                                                                                                                                                     | (                                                                                                       | o c        |
|   | SWC2                                              | SCL wait output bit 2                                                                                                                                                                                                                                                 | 0: UART2 clock<br>1: 0 output                                                                                                                                                                                                                                                                                                                                                                   | (                                                                                                       | o c        |
|   | SDHI                                              | SDA output disable bit                                                                                                                                                                                                                                                | 0: Enabled<br>1: Disabled (high impedance)                                                                                                                                                                                                                                                                                                                                                      | (                                                                                                       |            |
|   | SHTC                                              | Start/stop condition control bit                                                                                                                                                                                                                                      | Set this bit to "1" in I <sup>2</sup> C mode                                                                                                                                                                                                                                                                                                                                                    | (                                                                                                       | o c        |
|   | ]<br>] U2                                         | Symbol Addres<br>SMR3 03751                                                                                                                                                                                                                                           | 6 0016                                                                                                                                                                                                                                                                                                                                                                                          | Function during                                                                                         | R          |
|   | )<br>]                                            | Symbol Addres<br>SMR3 03751                                                                                                                                                                                                                                           | When reset<br>0016<br>Function during clock<br>synchronous serial I/O mode                                                                                                                                                                                                                                                                                                                      | Function during<br>UART mode                                                                            | RV         |
|   | ]<br>] U2                                         | Symbol Addres<br>SMR3 03751<br>Ibol Bit name                                                                                                                                                                                                                          | When reset<br>6 0016<br>Function during clock<br>synchronous serial I/O mode<br>0 : Normal mode<br>1 : SPI mode                                                                                                                                                                                                                                                                                 | , °                                                                                                     | R V<br>O ( |
|   | U2<br>Bit sym                                     | Symbol Addres<br>SMR3 03751<br>nbol Bit name<br>M SPI mode select bit                                                                                                                                                                                                 | When reset<br>6 0016<br>Function during clock<br>synchronous serial I/O mode<br>0 : Normal mode                                                                                                                                                                                                                                                                                                 | UART mode                                                                                               |            |
|   | Bit sym<br>SPII<br>CPH                            | Symbol     Addree       SMR3     03751       abol     Bit name       M     SPI mode select bit       IA     SPI clock-phase select bit       aing is assigned. Write "0"                                                                                              | When reset     0016     Function during clock     synchronous serial I/O mode     0 : Normal mode     1 : SPI mode     0 : Data latched on     falling clock edge     1 : Data latched on                                                                                                                                                                                                       | UART mode<br>Must always be "0'<br>Must always be "0'<br>d, the value is                                | 00         |
| - | Bit sym<br>SPII<br>CPH                            | Symbol<br>SMR3     Addres<br>03751       nbol     Bit name       M     SPI mode select bit       IA     SPI clock-phase<br>select bit       ing is assigned. Write "0"       terminate. However, when       SDA digital delay                                         | <ul> <li>When reset<br/>0016</li> <li>Function during clock<br/>synchronous serial I/O mode</li> <li>0 : Normal mode</li> <li>1 : SPI mode</li> <li>0 : Data latched on<br/>falling clock edge</li> <li>1 : Data latched on<br/>rising clock edge</li> <li>when writing to these bits. If read<br/>SDDS = "1", a "0" value is read</li> </ul>                                                   | UART mode<br>Must always be "0'<br>Must always be "0'<br>d, the value is<br>. (Note 1)                  | 00         |
|   | Bit sym<br>Bit sym<br>SPII<br>CPH                 | Symbol<br>SMR3     Addres<br>03751       nbol     Bit name       M     SPI mode select bit       HA     SPI clock-phase<br>select bit       ting is assigned. Write "0"       terminate. However, when       SDA digital delay<br>set up bit (Notes<br>1, 2, 3, 4, 5) | When reset 0016 Function during clock synchronous serial I/O mode Normal mode SPI mode O: Normal mode O: Data latched on falling clock edge 1: Data latched on rising clock edge when writing to these bits. If rear SDDS = "1", a "0" value is read b7/6615 O 0 0 : Analog delay is selected O 0 1 : 2 cycle of 1/f(XIN) O 1 0 : 3 cycle of 1/f(XIN) O 1 1 : 4 cycle of 1/f(XIN)               | UART mode<br>Must always be "0'<br>Must always be "0'<br>d, the value is<br>. (Note 1)<br>Digital delay | 0          |
|   | Bit sym<br>Bit sym<br>SPIr<br>CPH<br>Inder<br>DL0 | Symbol<br>SMR3     Addres<br>03751       nbol     Bit name       M     SPI mode select bit       HA     SPI clock-phase<br>select bit       ing is assigned. Write "0"<br>terminate. However, when       SDA digital delay<br>set up bit (Notes<br>1, 2, 3, 4, 5)     | When reset<br>6 0016 Function during clock<br>synchronous serial I/O mode<br>0 : Normal mode<br>1 : SPI mode<br>0 : Data latched on<br>falling clock edge<br>1 : Data latched on<br>rising clock edge<br>when writing to these bits. If rear<br>SDDS = "1", a "0" value is read<br>b7/b6 b5<br>0 0 0 : Analog delay is selected<br>0 0 1 : 2 cycle of 1/f(X IN)<br>0 1 0 : 3 cycle of 1/f(X IN) | UART mode<br>Must always be "0'<br>Must always be "0'<br>d, the value is<br>. (Note 1)                  | 0          |

Fig. 1.86. Serial I/O-related registers (6)

# (1) Clock synchronous serial I/O mode

The clock synchronous serial I/O mode uses a transfer clock to transmit and receive data. Tables 1.34 and 1.35 list the specifications of the clock synchronous serial I/O mode. Figure 1.87 shows the UARTi transmit/receive mode register.

#### Table 1.34. Specifications of clock synchrounous serial I/O mode (1)

| Item                                   | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer data format                   | Transfer data length: 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Transfer clock                         | When internal clock is selected (bit 3 at addresses $03A0_{16}$ , $03A8_{16}$ , $0378_{16} = 0$ ): fi/<br>2 (n+1) (Note 1) fi = f1, f8, f32<br>When external clock is selected (bit 3 at addresses $03A0_{16}$ , $03A8_{16}$ , $0378_{16} = 1$ ):<br>Input from CLKi pin                                                                                                                                                                                                                                                                                                                                                                                                              |
| Transmission/<br>reception control     | CTS function/RTS function/CTS, RTS function chosen to be invalid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Transmission start condition           | To start transmission, the following requirements must be met:<br>-Transmit enable bit (bit 0 at addresses $03A5_{16}$ , $03AD_{16}$ , $037D_{16}$ ) = 1<br>-Transmit buffer empty flag (bit 1 at addresses $03A5_{16}$ , $03AD_{16}$ , $037D_{16}$ ) = 0<br>-When $\overline{\text{CTS}}$ function selected, $\overline{\text{CTS}}$ input level = L<br>If external clock is selected, the following requirements must also me be:<br>-CLKi polarity select bit (bit 6 at addresses $03A4_{16}$ , $03AC_{16}$ , $037C_{16}$ ) = 0 : CLKi<br>input level = H<br>-CLKi polarity select bit (bit 6 at addresses $03A4_{16}$ , $03AC_{16}$ , $037C_{16}$ ) = 1 : CLKi<br>input level = L |
| Receiving start<br>condition           | To start reception, the following requirement must be met:<br>-Receive enable bit (bit 2 at addresses $03A5_{16}$ , $03AD_{16}$ , $037D_{16}$ ) = 1<br>-Transmit enable bit (bit 0 at addresses $03A5_{16}$ , $03AD_{16}$ , $037D_{16}$ ) = 1<br>-Transmit buffer empty flag (bit 1 at addresses $03A5_{16}$ , $03AD_{16}$ , $037D_{16}$ ) = 0<br>If external clock is selected, the following requirements must also be met:<br>-CLKi polarity select bit (bit 6 at addresses $03A4_{16}$ , $03AC_{16}$ , $037C_{16}$ ) = 0 : CLKi<br>input level = H<br>-CLKi polarity select bit (bit 6 at addresses $03A4_{16}$ , $03AC_{16}$ , $037C_{16}$ ) = 1 : CLKi<br>input level = L       |
| Interrupt request<br>generation timing | When transmitting:<br>-Transmit interrupt cause select bit (bits 0, 1 at address $03B0_{16}$ , bit 4 at address<br>$037D_{16}$ ) = 0 : Interrupts requested when data transferred from UARTi transfer buffer<br>register to UARTi transmit register is complete<br>-Transmit interrupt cause select bit (bit 0, 1 at address $03B0_{16}$ , bit 4 at address<br>$037D_{16}$ ) = 1 : Interrupts requested when data transmission from UARTi transfer reg-<br>ister is complete<br>When receiving:<br>-Interrupts requested when data transferred from UARTi receive register to UARTi<br>receive buffer register is complete.                                                           |
| Error detection                        | Overrun error (Note 2)<br>This error occurs when the next data are ready before contents of UARTi receive<br>buffer register are read out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Note 1: n denotes the value 00  $_{16}$  to  $\rm FF_{16}$  that is set to the UART bit rate generator.

Note 2: If an overrun error occurs, the UARTi receive buffer will have the next data written in.

Also, the UART receive interrupt requst bit is not set to 1.

development

Specifications in this manual are tentative and subject to change Rev. G Clock Synchronous Serial I/O Mode

# MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| Item            | Specification                                                                                     |  |
|-----------------|---------------------------------------------------------------------------------------------------|--|
| Select function | CLK polarity selection                                                                            |  |
|                 | Whether transmit data is output/input at the rising edge or falling edge of the                   |  |
|                 | transfer clock can be selected                                                                    |  |
|                 | LSB first/MSB first selection                                                                     |  |
|                 | Whether transmission/reception begins with bit 0 or bit 7 can be selected                         |  |
|                 | Continuous receive mode selection                                                                 |  |
|                 | Reception is enabled simultaneously by a read from the receive buffer register                    |  |
|                 | <ul> <li>Transfer clock output from multiple pins selection (UART1) (Note)</li> </ul>             |  |
|                 | UART1 transfer clock can be chosen by software to be output from one of                           |  |
|                 | the two pins set                                                                                  |  |
|                 | Separate CTS/RTS pins (UART0) (Note) UART0 CTS and RTS pins each can be assigned to separate pins |  |
|                 | Switching serial data logic (UART2)                                                               |  |
|                 | Whether to invert data in writing to the transmission buffer register or                          |  |
|                 | reading the reception buffer register can be selected.                                            |  |
|                 | • TxD, RxD I/O polarity reverse (UART2)                                                           |  |
|                 | This function is inverting TxD port output and RxD port input. All I/O data                       |  |
|                 | level are inverted, including start and stop bits.                                                |  |

Note: The transfer clock output from multple pins and the separate CTS/RTS pins functions cannot be selected simultaneously.





Table 1.36 lists the functions of the input/output pins during clock synchronous serial I/O mode. This table shows the pin functions when the transfer clock output from multiple pins and the separate CTS/RTS pins functions are not selected. Note that for a period from when the UARTi operation mode is selected to when transfer starts, the TxDi pin outputs a "H". (If the N-channel open-drain is selected, this pin is in floating state).

Fig. 1.88 shows a typical transmit/receive timings in clock synchronous serial I/O mode.

| Pin name                     | Function              | Method of selection                                                                                                                                                                                                                                                                                                |
|------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxDi<br>(P63, P67, P70)      | Serial data output    | (Outputs dummy data when performing reception only)                                                                                                                                                                                                                                                                |
| RxDi<br>(P62, P66, P71)      | Serial data input     | Port P62, P66 and P71 direction register (bits 2 and 6 at address 03EE 16,<br>bit 1 at address 03EF 16)= "0"<br>(Can be used as an input port when performing transmission only)                                                                                                                                   |
| CLKi                         | Transfer clock output | Internal/external clock select bit (bit 3 at address 03A0 16, 03A816, 037816) = "0"                                                                                                                                                                                                                                |
| (P61, P65, P72)              | Transfer clock input  | Internal/external clock select bit (bit 3 at address 03A0 16, 03A816, 037816) = "1"<br>Port P61, P65 and P72 direction register (bits 1 and 5 at address 03EE 16,<br>bit 2 at address 03EF 16) = "0"                                                                                                               |
| CTSi/RTSi<br>(P60, P64, P73) | CTS input             | $\frac{\overline{CTS}}{\overline{RTS}}$ disable bit (bit 4 at address 03A4 16, 03AC16, 037C16) ="0"<br>CTS/RTS function select bit (bit 2 at address 03A4 16, 03AC16, 037C16) = "0"<br>Port P60, P64 and P73 direction register (bits 0 and 4 at address 03EE 16,<br>bit 3 at address 03EF 16) = "0"               |
|                              | RTS output            | $\frac{\overline{\text{CTS}}/\overline{\text{RTS}}}{\overline{\text{CTS}}/\overline{\text{RTS}}}$ disable bit (bit 4 at address 03A4 16, 03AC16, 037C16) = "0"<br>$\frac{\overline{\text{CTS}}}{\overline{\text{CTS}}/\overline{\text{RTS}}}$ function select bit (bit 2 at address 03A4 16, 03AC16, 037C16) = "1" |
|                              | Programmable I/O port | $\overline{\text{CTS}}/\overline{\text{RTS}}$ disable bit (bit 4 at address 03A4 16, 03AC 16, 037C 16) = "1"                                                                                                                                                                                                       |

#### Table 1.36. Input/output pin functions



Specifications in this manual are tentative and subject to change  ${\ensuremath{\mathsf{Rev}}}$  . G

**Clock Synchronous Serial I/O Mode** 

# MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.88. Typical transmit/receive timings in clock synchronous serial I/O mode



MITSUBISHI MICROCOMPUTERS

## (a) Polarity select function

As shown in Figure 1.89, the CLK polarity select bit (bit 6 at addresses 03A416, 03AC16, 037C16) allows selection of the polarity of the transfer clock.



Fig. 1.89. Polarity of transfer clock

# (b) LSB first/MSB first select function

As shown in Figure 1.90, when the transfer format select bit (bit 7 at addresses 03A416, 03AC16, 037C16) = "0", the transfer format is "LSB first"; when the bit = "1", the transfer format is "MSB first".



Fig. 1.90. Transfer format



# MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## (c) Transfer clock output from multiple pins function (UART1)

This function allows the setting two transfer clock output pins and choosing one of the two to output a clock by using the CLK and CLKS select bit (bits 4 and 5 at address 03B016). (See Figure 1.91). The multiple pins function is valid only when the internal clock is selected for UART1. Note that when this function is selected, UART1 CTS/RTS function cannot be used.



Fig. 1.91. The transfer clock output from the multiple pins function usage

## (d) Continuous receive mode

If the continuous receive mode enable bit (bits 2 and 3 at address 03B016, bit 5 at address 037D16) is set to "1", the unit is placed in continuous receive mode. When the receive buffer register is read, the unit goes to a receive enable state without having to reset dummy data to the transmit buffer.

# (e) Separate CTS/RTS pins function (UART0)

Refer to the Clock Asynchronous Serial I/O Mode section (Page 1-124) for setting the I/O pin functions. This function is invalid if the transfer clock output from the multiple pin function is selected.

# (f) Serial data logic switch function (UART2)

When the data logic select bit (bit 6 at address 037D16) = "1", the data are reversed when writing to the transmit buffer register or reading from the receive buffer register. Figure 1.92 shows an example of the serial data logic switch timing function.



Fig. 1.92. Serial data logic switch timing



MITSUBISHI MICROCOMPUTERS

# (2) Clock Asynchronous Serial I/O (UART) Mode

The UART mode allows transmitting and receiving data after setting the desired transfer rate and transfer data format. Tables 1.37 and 1.38 list the specifications of the UART mode. Figure 1.93 shows the UART transmit/receive mode register.

| Table 1.37. Specifications of UART Mode (1) |
|---------------------------------------------|
|---------------------------------------------|

| Item                     | Specification                                                                                                          |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------|--|
| Transfer data format     | Character bit (transfer data): 7 bits, 8 bits, or 9 bits as selected                                                   |  |
|                          | Start bit: 1 bit                                                                                                       |  |
|                          | <ul> <li>Parity bit: Odd, even, or none as selected</li> </ul>                                                         |  |
|                          | Stop bit: 1 bit or 2 bits as selected                                                                                  |  |
| Transfer clock           | • When internal clock is selected (bit 3 at addresses 03A016, 03A816, 037816 = "0"):                                   |  |
|                          | fi/16(n+1) (Note 1) fi = f1, f8, f32                                                                                   |  |
|                          | <ul> <li>When external clock is selected (bit 3 at addresses 03A016, 03A816 = "1") :</li> </ul>                        |  |
|                          | fEXT/16(n+1) (Note 1) (Note 2)                                                                                         |  |
| Transmit/receive control | <ul> <li>CTS function/RTS function/CTS, RTS function chosen to be invalid</li> </ul>                                   |  |
| Transmit start condition | <ul> <li>To start transmission, the following requirements must be met:</li> </ul>                                     |  |
|                          | - Transmit enable bit (bit 0 at addresses 03A5 16, 03AD16, 037D16) = "1"                                               |  |
|                          | - Transmit buffer empty flag (bit 1 at addresses 03A516, 03AD16, 037D16) = "0"                                         |  |
|                          | - When CTS function selected, CTS input level = "L"                                                                    |  |
| Receive start condition  | <ul> <li>To start reception, the following requirements must be met:</li> </ul>                                        |  |
|                          | - Receive enable bit (bit 2 at addresses 03A5 16, 03AD16, 037D16) = "1"                                                |  |
|                          | - Start bit detection                                                                                                  |  |
| Interrupt request        | When transmitting                                                                                                      |  |
| generation timing        | - Transmit interrupt cause select bits (bits 0,1 at address 03B016, bit4 at                                            |  |
|                          | address 037D16) = "0": Interrupts requested when data transfer from UARTi                                              |  |
|                          | transfer buffer register to UARTi transmit register is completed                                                       |  |
|                          | - Transmit interrupt cause select bits (bits 0, 1 at address 03B016, bit4 at                                           |  |
|                          | address 037D16) = "1": Interrupts requested when data transmission from                                                |  |
|                          | UARTi transfer register is completed                                                                                   |  |
|                          | • When receiving                                                                                                       |  |
|                          | - Interrupts requested when data transfer from UARTi receive register to                                               |  |
| Error datastice          | UARTi receive buffer register is completed                                                                             |  |
| Error detection          | Overrun error (Note 3)     This error secure when the part character is received before contents of                    |  |
|                          | This error occurs when the next character is received before contents of<br>UARTi receive buffer register are read out |  |
|                          |                                                                                                                        |  |
|                          | Framing error This error ecours when the number of step hits set is not detected                                       |  |
|                          | This error occurs when the number of stop bits set is not detected                                                     |  |
|                          | <ul> <li>Parity error</li> <li>This error occurs when if parity is enabled, the number of 1's in parity and</li> </ul> |  |
|                          | character bits does not match the number of 1's set                                                                    |  |
|                          | • Error sum flag                                                                                                       |  |
|                          | This flag is set (= 1) when any of the overrun, framing, and parity errors is                                          |  |
|                          | encountered                                                                                                            |  |
|                          | onoounterod                                                                                                            |  |

Note 1: 'n' denotes the value 00 16 to FF16 that is set to the UARTi bit rate generator.

Note 2: fEXT is input from the CLKi pin.

Note 3: If an overrun error occurs, the UARTi receive buffer will have the last or most recent data written to it. Note also that UARTi receive interrupt requst bit is not set to "1"

#### **Clock Asynchronous Serial I/O Mode**

# MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Table 1.38. Specifications of UART Mode (2)

| Item            | Specification                                                                                             |  |
|-----------------|-----------------------------------------------------------------------------------------------------------|--|
| Select function | Separate CTS/RTS pins (UART0)                                                                             |  |
|                 | UART0 $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ functions each can be assigned to separate pins |  |
|                 | Sleep mode selection (UART0, UART1)                                                                       |  |
|                 | This mode is used to transfer data to and from one of multiple slave micro-                               |  |
|                 | computers                                                                                                 |  |
|                 | Serial data logic switch (UART2)                                                                          |  |
|                 | This function inverts logic value of transferring data. Start bit, parity bit                             |  |
|                 | and stop bit are not inverted.                                                                            |  |
|                 | •TxD, RxD I/O polarity switch                                                                             |  |
|                 | This function inverts TxD port output and R xD port input. All I/O data level is are inverted.            |  |



Fig. 1.93. UARTi transmit/receive mode register in UART mode



Table 1.39lists the functions of the input/output pins during UART mode. This table shows the pin functions when the separate CTS/RTS pins function is not selected. Note that for a period from when the UARTi operation mode is selected to when transfer starts, the TxDi pin outputs a "H". (If the N-channel open-drain is selected, this pin is in floating state).

Figures 1.94 and 1.95 show the typical transmit timings in UART mode (UART0, UART1, UART2). Figure 1.96 shows the typical receive timing in UART mode.

| Pin name                     | Function              | Method of selection                                                                                                                                                                                                                                                                                                                     |
|------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxDi<br>(P63, P67, P70)      | Serial data output    |                                                                                                                                                                                                                                                                                                                                         |
| RxDi<br>(P62, P66, P71)      | Serial data input     | Port P62, P66 and P71 direction register (bits 2 and 6 at address 03EE 16,<br>bit 1 at address 03EF 16)= "0"<br>(Can be used as an input port when performing transmission only)                                                                                                                                                        |
| CLKi                         | Programmable I/O port | Internal/external clock select bit (bit 3 at address 03A0 16, 03A816, 037816) = "0"                                                                                                                                                                                                                                                     |
| (P61, P65, P72)              | Transfer clock input  | Internal/external clock select bit (bit 3 at address 03A0 16, 03A816) = "1"<br>Port P61, P65 direction register (bits 1 and 5 at address 03EE 16) = "0"                                                                                                                                                                                 |
| CTSi/RTSi<br>(P60, P64, P73) | CTS input             | $\frac{\overline{\text{CTS}}/\overline{\text{RTS}}}{\text{CTS}/\text{RTS}}$ disable bit (bit 4 at address 03A4 16, 03AC16, 037C16) ="0"<br>CTS/RTS function select bit (bit 2 at address 03A4 16, 03AC16, 037C16) = "0"<br>Port P60, P64 and P73 direction register (bits 0 and 4 at address 03EE 16,<br>bit 3 at address 03EF16) = "0" |
|                              | RTS output            | $\frac{\overline{\text{CTS}}/\overline{\text{RTS}}}{\text{CTS}/\text{RTS}}$ disable bit (bit 4 at address 03A4 16, 03AC16, 037C16) = "0"<br>CTS/RTS function select bit (bit 2 at address 03A4 16, 03AC16, 037C16) = "1"                                                                                                                |
|                              | Programmable I/O port | $\overline{\text{CTS}}/\overline{\text{RTS}}$ disable bit (bit 4 at address 03A4 16, 03AC16, 037C16) = "1"                                                                                                                                                                                                                              |

#### Table 1.39. Input/output pin functions in UART mode

(When separate CTS/RTS pins function is not selected)

Under development

Specifications in this manual are tentative and subject to change

Rev. G Clock Asynchronous Serial I/O Mode



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.94. Typical transmit timings in UART mode (UART0, UART1)



Specifications in this manual are tentative and subject to change  ${\bf Rev.}~{\bf G}$ 

Clock Asynchronous Serial I/O Mode



MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

M30222 Group

Fig. 1.95. Typical transmit timings in UART mode (UART2)



Fig. 1.96. Typical receive timing in UART mode



MITSUBISHI MICROCOMPUTERS M30222 Group.

**Clock Asynchronous Serial I/O Mode** 

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### (a) Separate CTS/RTS pins function (UART0)

Setting the CTS/RTS separate bit (bit 6 of address 03B016) to "1" inputs/outputs the CTS signal and RTS signal from different pins. Choose which to use, CTS or RTS, by use of the CTS/RTS function select bit (bit 2 of address 03A416). (See Fig. 1.97). This function is effective in UART0 only. With this function chosen, the user cannot use the CTS/RTS function. Set "0" both to the CTS/RTS function select bit (bit 2 of address 03AC16) and to the CTS/RTS disable bit (bit 4 of address 03AC16).



Fig. 1.97. The separate CTS/RTS pins function usage

#### (b) Sleep mode (UART0, UART1)

This mode is used to transfer data between specific microcomputers among multiple microcomputers connected using UARTi. The sleep mode is selected when the sleep select bit (bit 7 at addresses 03A016, 03A816) is set to "1" during reception. In this mode, the unit performs receive operation when the MSB of the received data = "1" and does not perform receive operation when the MSB = "0".

#### (c) Function for switching serial data logic (UART2)

When the data logic select bit (bit 6 of address 037D16) is assigned 1, data is inverted in writing to the transmission buffer register or reading the reception buffer register. Figure 1.98 shows the example of timing for switching serial data logic.



Fig. 1.98. Timing for switching serial data logic



#### (d) TxD, RxD I/O polarity reverse function (UART2)

This function is to reverse TxD pin output and RxD pin input. The level of any data to be input or output (including the start bit, stop bit(s), and parity bit) is reversed. Set this function to "0" (not to reverse) for NORMAL use.

#### (e) Bus collision detection function (UART2)

This function is to sample the output level of the TxD pin and the input level of the RxD pin at the rising edge of the transfer clock; if their values are different, then an interrupt request occurs. Figure 1.99 shows the example of detection timing of a bus collision (in UART mode).



Fig. 1.99. Detection timing of a bus collision (in UART mode)

## (3) Clock-asynchronous serial I/O mode (compliant with the SIM interface)

The SIM interface is used for connecting the microcomputer with a memory card or the like; adding some extra settings in UART2 clock-asynchronous serial I/O mode allows the user to effect this function. Table 1.40 shows the specifications of clock-asynchronous serial I/O mode (compliant with the SIM interface). Figure 1.100 shows a typical transmit/receive timing in UART mode (compliant with the SIM interface).

| Item                     | Specification                                                                                               |  |  |
|--------------------------|-------------------------------------------------------------------------------------------------------------|--|--|
| Transfer data format     | • Transfer data 8-bit UART mode (bit 2 through bit 0 of address 037816 = "1012")                            |  |  |
|                          | • One stop bit (bit 4 of address 0378 16 = "0")                                                             |  |  |
|                          | With the direct format chosen                                                                               |  |  |
|                          | Set parity to "even" (bit 5 and bit 6 of address 037816 = "1" and "1" respectively)                         |  |  |
|                          | Set data logic to "direct" (bit 6 of address 037D16 = "0").                                                 |  |  |
|                          | Set transfer format to LSB (bit 7 of address 037C16 = "0").                                                 |  |  |
|                          | With the inverse format chosen                                                                              |  |  |
|                          | Set parity to "odd" (bit 5 and bit 6 of address 037816 = "0" and "1" respectively)                          |  |  |
|                          | Set data logic to "inverse" (bit 6 of address 037D16 = "1")                                                 |  |  |
|                          | Set transfer format to MSB (bit 7 of address 037C16 = "1")                                                  |  |  |
| Transfer clock           | • With the internal clock chosen (bit 3 of address 037816= "0") : fi / 16 (n + 1) (Note 1) : fi=f1, f8, f32 |  |  |
|                          | (Do not use external clock)                                                                                 |  |  |
| Transmit/receive control | • Disable the $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ function (bit 4 of address 037C16 = "1")  |  |  |
| Other settings           | The sleep mode select function is not available for UART2                                                   |  |  |
| -                        | • Set transmission interrupt factor to "transmission completed" (bit 4 of address 037D16="1")               |  |  |
| Transmit start condition | To start transmission, the following requirements must be met:                                              |  |  |
|                          | - Transmit enable bit (bit 0 of address 037D16) = "1"                                                       |  |  |
|                          | - Transmit buffer empty flag (bit 1 of address 037D16) = "0"                                                |  |  |
| Receive start condition  | • To start reception, the following requirements must be met:                                               |  |  |
|                          | - Reception enable bit (bit 2 of address 037D16) = "1"                                                      |  |  |
|                          | - Detection of a start bit                                                                                  |  |  |
| Interrupt request        | When transmitting                                                                                           |  |  |
| generation timing        | When data transmission from the UART2 transfer register is completed                                        |  |  |
|                          | (bit 4 of address 037D16 = "1")                                                                             |  |  |
|                          | When receiving                                                                                              |  |  |
|                          | When data transfer from the UART2 receive register to the UART2 receive                                     |  |  |
|                          | buffer register is completed                                                                                |  |  |
| Error detection          | • Overrun error (see the specifications of clock-asynchronous serial I/O) (Note 2)                          |  |  |
|                          | • Framing error (see the specifications of clock-asynchronous serial I/O)                                   |  |  |
|                          | Parity error (see the specifications of clock-asynchronous serial I/O)                                      |  |  |
|                          | - On the reception side, an "L" level is output from the TxD2pin by use of the parity error                 |  |  |
|                          | signal output function (bit 7 of address 037D16 = "1") when a parity error is detected                      |  |  |
|                          | - On the transmission side, a parity error is detected by the level of input to                             |  |  |
|                          | the RxD2 pin when a transmission interrupt occurs                                                           |  |  |
|                          | • The error sum flag (see the specifications of clock-asynchronous serial I/O)                              |  |  |

Note 1: 'n' denotes the value 0016 to FF16 that is set to the UARTi bit rate generator.

Note 2: If an overrun error occurs, the UART2 receive buffer will have the last or most recent data written. Note also the UARTi receive interrupt request bit is not set to "1".



Specifications in this manual are tentative and subject to change Rev. G

M30222 Group

MITSUBISHI MICROCOMPUTERS

**Clock Asynchronous Serial I/O Mode** 



Fig. 1.100. Typical transmit/receive timing in UART mode (compliant with the SIM interface)



Specifications in this manual are tentative and subject to change Rev. G Clock Asynchronous Serial I/O Mode

#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (a) Function for outputting a parity error signal

With the error signal output enable bit (bit 7 of address 037D16) assigned "1", you can output an "L" level from the TxD2 pin when a parity error is detected. In step with this function, the generation timing of a transmission completion interrupt changes to the detection timing of a parity error signal. Figure 1.101 shows the output timing of the parity error signal.



Fig. 1.101. Output timing of the parity error signal

#### (b) Direct format/inverse format

Connecting the SIM card allows you to switch between direct format and inverse format. If you choose the direct format, D0 data is output from TxD2. If you choose the inverse format, D7 data is inverted and output from TxD2. Figure 1.102 shows the SIM interface format. Figure 1.103 shows the example of connecting the SIM interface. Connect TxD2 and RxD2 and apply pull-up.



Fig. 1.102. SIM interface format



Fig. 1.103. Connecting the SIM interface



# UART2 in I<sup>2</sup>C Mode

The UART2 special mode register (address 037716) is used to control UART2 in various ways. Figure 1.104 shows the UART2 special mode register. Setting the  $I^2C$  mode select bit (bit 1 of U2SMR) to "1" selects  $I^2C$  mode.

Table 1.41 shows the relation between the  $I^2C$  mode select bit and respective control workings. Since this function uses clock-synchronous serial I/O mode, set this bit to "0" in UART mode.

|    | Function                                                                                  | Normal mode                                                       | l <sup>2</sup> C mode (Note 1)                                         |
|----|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------|
| 1  | Source for interrupt number 10 (Note 2)                                                   | Bus collision detection                                           | Start condition detection or stop condition detection                  |
| 2  | Source for interrupt number 15 (Note 2)                                                   | UART2 transmission                                                | No acknowledgment detection (NACK)                                     |
| 3  | Source for interrupt number 16 (Note 2)                                                   | UART2 reception                                                   | Acknowledgment detection (ACK)                                         |
| 4  | UART2 transmission output delay                                                           | Not delayed                                                       | Delayed                                                                |
| 5  | P70 at the time when UART2 is in use                                                      | TxD2 (output)                                                     | SDA (input/output) (Note 3)                                            |
| 6  | P71 at the time when UART2 is in use                                                      | RxD2 (input)                                                      | SCL (input/output)                                                     |
| 7  | P72 at the time when UART2 is in use                                                      | CLK2                                                              | P72                                                                    |
| 8  | DMA1 factor at the time when 1 1 0 1 is assigned to the DMA request factor selection bits | UART2 reception                                                   | Acknowledgment detection (ACK)                                         |
| 9  | Noise filter width                                                                        | 15ns                                                              | 50ns                                                                   |
| 10 | Reading P71                                                                               | Reading the terminal when 0 is assigned to the direction register | Reading the terminal regardless of the value of the direction register |
| 11 | Initial value of UART2 output                                                             | H level (when 0 is assigned to the CLK polarity select bit)       | The value set in latch P70 when the port is selected                   |

#### Table 1.41. Features in I<sup>2</sup>C mode

Note 1: Make the settings given below when I<sup>2</sup>C mode is in use.

Set 0 1 0 in bits 2, 1, 0 of the UART2 transmission/reception mode register.

Disable the RTS/CTS function. Choose the MSB First function. Note 2: Follow the steps given below to switch from a factor to another.

1. Disable the interrupt of the corresponding number.

2. Switch from one source to another.

Switch from one source to another.
 Reset the interrupt request flag of the corresponding number.

4. Set an interrupt level of the corresponding number.

Note 3: Set an initial value of SDA transmission output when serial I/O is invalid.

Under development

Specifications in this manual are tentative and subject to change Rev. G





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| b7 b6 b5 b4 b3 b2 b1 b0 | 7 8                                                                                                           | Symbol Addree<br>J2SMR 0377                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                              |                                                                         |
|-------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
|                         | Bit<br>symbol                                                                                                 | Bit name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Function<br>(During clock synchronous<br>serial I/O mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Fund<br>(During UA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                              | R١                                                                      |
|                         | ІІСМ                                                                                                          | IIC mode selection bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0 : Normal mode<br>1 : IIC mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Must always be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e "0"                                                                                                                                                                                                                                                                                        | 0                                                                       |
|                         | ABC                                                                                                           | Arbitration lost detecting<br>flag control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0 : Update per bit<br>1 : Update per byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Must always be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e "0"                                                                                                                                                                                                                                                                                        | 0                                                                       |
|                         | BBS                                                                                                           | Bus busy flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 : STOP condition detected<br>1 : START condition detected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Must always be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e "0"                                                                                                                                                                                                                                                                                        | O (<br>(Note                                                            |
|                         | LSYN                                                                                                          | SCLL sync output<br>enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0 : Disabled<br>1 : Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Must always be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e "O"                                                                                                                                                                                                                                                                                        | 0                                                                       |
|                         | ABSCS                                                                                                         | Bus collision detect<br>sampling<br>clock select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Must always be "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 : Rising edge<br>clock<br>1 : Underflow si                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | of transfer<br>ignal of timer A0                                                                                                                                                                                                                                                             | 0                                                                       |
|                         | ACSE                                                                                                          | Auto clear function<br>select bit of transmit<br>enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Must always be "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 : No auto clea<br>1 : Auto clear a<br>bus collisior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | t occurrence of                                                                                                                                                                                                                                                                              | 0                                                                       |
| L                       | SSS                                                                                                           | Transmit start condition select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Must always be "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 : Ordinary<br>1 : Falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | e of RxD2                                                                                                                                                                                                                                                                                    | 0                                                                       |
|                         | SDDS                                                                                                          | SDA digital delay select<br>bit (Note 2, 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>O: Analog delay output is<br/>selected Must</li> <li>1: Digital delay output is<br/>selected (Must always<br/>be "0" when not using<br/>l<sup>2</sup>C mode)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | always be "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                              | 0                                                                       |
|                         | Note 3: W<br>or<br>de regis                                                                                   | nly the digital delay value is ef                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | not be read or written to.<br>only the analog delay value is ef                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | fective; when digit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ed. Also, when SDE<br>al delay is selected                                                                                                                                                                                                                                                   |                                                                         |
|                         | Note 3: W<br>or<br>de regis                                                                                   | hen analog delay is selected,<br>ly the digital delay value is ef<br>ter 3 (I <sup>2</sup> C and SPI t<br>Symbol Ado                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | not be read or written to.<br>only the analog delay value is ef<br>fective.<br>DUS EXCLUSIVE USE reg<br>Iress When reset<br>7516 0016                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | fective; when digit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | al delay is selected                                                                                                                                                                                                                                                                         | I<br>I                                                                  |
| •                       | Note 3: W<br>or<br>de regis                                                                                   | hen analog delay is selected,<br>nly the digital delay value is ef<br>ter 3 (I <sup>2</sup> C and SPI t<br>Symbol Add<br>2SMR3 03<br>mbol Bit name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | not be read or written to.<br>only the analog delay value is effective.<br>DUS EXCLUSIVE USE reg<br>Irress When reset<br>0016<br>Function during clock<br>synchronous serial I/C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ister)<br>D mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | al delay is selected<br>action during<br>RT mode                                                                                                                                                                                                                                             | R                                                                       |
| •                       | Note 3: W<br>or<br>de regis                                                                                   | hen analog delay is selected,<br>hy the digital delay value is ef<br>ter 3 (I <sup>2</sup> C and SPI k<br>Symbol Add<br>2SMR3 03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | not be read or written to.<br>only the analog delay value is effective.<br>DUS EXCLUSIVE USE reg<br>Iress When reset<br>7516 0016<br>Function during clock<br>synchronous serial I/C<br>bit 0 : Normal mode<br>1 : SPI mode<br>0 : Data latched on<br>falling clock edge<br>1 : Data latched on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ister)<br>D mode UAF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | al delay is selected                                                                                                                                                                                                                                                                         | I<br>I                                                                  |
| •                       | Note 3: W<br>or<br>de regis<br>b0<br>U<br>Bit sy<br>SF<br>CF                                                  | hen analog delay is selected,<br>hly the digital delay value is ef<br>ter 3 (I <sup>2</sup> C and SPI t<br>Symbol Add<br>2SMR3 03<br>mbol Bit name<br>PIM SPI mode select<br>PHA SPI clock-phase<br>select bit<br>ng is assigned. In an ai                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | not be read or written to.<br>only the analog delay value is effective.<br>DUS EXCLUSIVE USE reg<br>Iress When reset<br>7516 0016<br>Function during clock<br>synchronous serial I/C<br>bit 0 : Normal mode<br>1 : SPI mode<br>0 : Data latched on<br>falling clock edge<br>1 : Data latched on<br>rising clock edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ister)<br>D mode UAF<br>Mus<br>Mus<br>ts, write "0". V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | al delay is selected<br>action during<br>RT mode<br>st always be "0'<br>st always be "0'<br>When read the                                                                                                                                                                                    | R                                                                       |
|                         | Note 3: W<br>or<br>de regis<br>b0<br>U<br>Bit sy<br>SF<br>CF                                                  | hen analog delay is selected,<br>hy the digital delay value is ef<br>ter 3 (I <sup>2</sup> C and SPI t<br>Symbol Add<br>2SMR3 03:<br>mbol Bit name<br>PIM SPI mode select<br>PHA SPI clock-phase<br>select bit<br>ng is assigned. In an ar<br>is indeterminate. Howe<br>0 SDA digital del                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | not be read or written to.<br>only the analog delay value is effective.<br>DUS exclusive use reg<br>Iress When reset<br>7516 0016<br>Function during clock<br>synchronous serial I/(<br>bit 0 : Normal mode<br>1 : SPI mode<br>0 : Data latched on<br>falling clock edge<br>1 : Data latched on<br>rising clock edge<br>ttempt to write to these bi<br>ver, when SDDS = "1", a "<br>ay 0 0 0 : Analog delay i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | fective; when digit<br>ister)<br>D mode UAF<br>Mus<br>Mus<br>ts, write "0". W<br>0" value is rea<br>is selected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | al delay is selected<br>action during<br>RT mode<br>st always be "0'<br>st always be "0'<br>When read the                                                                                                                                                                                    | R \<br>0 (<br>0                                                         |
| •                       | Note 3: W<br>or<br>de regis<br>Bit sy<br>Bit sy<br>CF<br>CF<br>CF<br>value                                    | hen analog delay is selected,<br>hy the digital delay value is ef<br>ter 3 (I <sup>2</sup> C and SPI t<br>Symbol Add<br>2SMR3 03<br>mbol Bit name<br>DIM SPI mode select<br>PHA SPI clock-phase<br>select bit<br>ng is assigned. In an ar<br>is indeterminate. Hower<br>0 SDA digital del<br>set up bit (Not<br>1, 2, 3, 4, 5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | not be read or written to.<br>only the analog delay value is effective.<br>DUS exclusive use reg<br>tress When reset<br>7516 0016<br>Function during clock<br>synchronous serial I/(<br>bit 0: Normal mode<br>1: SPI mode<br>0: Data latched on<br>falling clock edge<br>1: Data latched on<br>rising clock edge<br>1: Data latched on<br>rising clock edge<br>ttempt to write to these bi<br>ver, when SDDS = "1", a "<br>ay<br>0 0 0: Analog delay i<br>0 0 1: 2 cycle of 1/f(()<br>0 1 0: 3 cycle of 1/f()<br>0 1 1: 4 cycle of 1/f()                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | fective; when digit<br>ister)<br>D mode UAF<br>Mus<br>Mus<br>ts, write "0". V<br>''0" value is rea<br>is selected<br>KIN)<br>KIN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | al delay is selected<br>action during<br>RT mode<br>st always be "0'<br>st always be "0'<br>When read the<br>ad. (Note 1)<br>Digital delay                                                                                                                                                   | R                                                                       |
| •                       | Note 3: W<br>or<br>de regis<br>Bit sy<br>Bit sy<br>SF<br>CF<br>Value<br>DL                                    | hen analog delay is selected,<br>hy the digital delay value is eff<br>ter 3 (I <sup>2</sup> C and SPI to<br>Symbol Add<br>2SMR3 03<br>mbol Bit name<br>PIM SPI mode select<br>PHA SPI clock-phase<br>select bit<br>ng is assigned. In an ar<br>is indeterminate. Hower<br>0 SDA digital del<br>set up bit (Not<br>1, 2, 3, 4, 5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | not be read or written to.<br>only the analog delay value is effective.<br>DUS EXCLUSIVE USE REG<br>DUS EXCLUSIVE USE REG<br>DUS EXCLUSIVE USE REG<br>Function during clock<br>synchronous serial I/C<br>bit 0 : Normal mode<br>1 : SPI mode<br>0 : Data latched on<br>falling clock edge<br>1 : Data latched on<br>rising clock edge<br>1 : Data latched on<br>rising clock edge<br>tempt to write to these bi<br>ver, when SDDS = "1", a "<br>ay 0 0 0 : Analog delay i<br>0 0 1 : 2 cycle of 1/f(2)<br>0 1 0 : 3 cycle of 1/f(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | fective; when digit<br>fective; when digit<br>isster)<br>D mode UAF<br>Mus<br>Mus<br>ts, write "0". V<br>"0" value is rea<br>is selected<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | al delay is selected<br>action during<br>RT mode<br>st always be "0'<br>st always be "0'<br>Vhen read the<br>ad. (Note 1)                                                                                                                                                                    | R \<br>0<br>0                                                           |
|                         | Note 3: W<br>or<br>de regis<br>bi<br>Bit sy<br>Bit sy<br>SF<br>CF<br>CF<br>Value<br>DL<br>DL<br>DL<br>Note 1: | hen analog delay is selected, nly the digital delay value is effected.         ter 3 (I <sup>2</sup> C and SPI to select and select and select and select and select bit.         mbol       Bit name         PIM       SPI mode select         PHA       SPI clock-phase select bit.         ng is assigned. In an aris indeterminate. Hower       SDA digital delay set up bit (Not 1, 2, 3, 4, 5)         1       2         This bit can be read or wri (SDDS: SDA digital delay set up bit (Not 1, 2, 3, 4, 5)         This bit can be read after set SDDS = "1", be sure to wri when read, the value is income and the value is income a | not be read or written to.<br>only the analog delay value is effective.<br>DUS EXCLUSIVE USE reg<br>Tress When reset<br>7516 0016<br>Function during clock<br>synchronous serial I/C<br>bit 0 : Normal mode<br>1 : SPI mode<br>0 : Data latched on<br>falling clock edge<br>1 : Data latched on<br>rising clock edge<br>tempt to write to these bi<br>/er, when SDDS = "1", a "<br>ay 0 0 : Analog delay i<br>e 0 0 1 : 2 cycle of 1/f(C)<br>0 1 0 : 3 cycle of 1/f(C)<br>1 0 0 : 5 cycle of 1/f(C)<br>1 0 1 : 6 cycle of 1/f(C)<br>1 0 1 : 6 cycle of 1/f(C)<br>1 1 1 : 8 cycle of 1/f(C)<br>1 0 : 5 cycle of 1/f(C)<br>1 1 1 : 8 cycle of 1/f(C)<br>1 0 : 5 cycle of 1/f(C) | fective; when digit<br>fective; when digit<br>pister)<br>D mode UAF<br>Mus<br>Mus<br>ts, write "0". W<br>0" value is rea<br>ts selected<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN)<br>KIN) | al delay is selected<br>action during<br>T mode<br>st always be "0'<br>st always be "0'<br>When read the<br>ad. (Note 1)<br>Digital delay<br>is selected<br>R at address 03771<br>pecial mode registe<br>to U2SMR3 after s<br>cannot be written t                                            | R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                 |
| •                       | Note 3: W<br>or<br>de regis<br>Bit sy<br>Bit sy<br>SF<br>CF<br>Value<br>DL<br>DL                              | hen analog delay is selected,<br>hy the digital delay value is ef<br>ter 3 (I <sup>2</sup> C and SPI t<br>Symbol Add<br>2SMR3 03<br>mbol Bit name<br>DIM SPI mode select<br>PHA SPI clock-phase<br>select bit<br>ng is assigned. In an ar<br>is indeterminate. Howe<br>0 SDA digital del<br>set up bit (Not<br>1, 2, 3, 4, 5)<br>1<br>2<br>This bit can be read or wri<br>(SDDS: SDA digital delay s<br>(U2SMR3 is read after set<br>SDDS = "1", be sure to wri<br>when read, the value is inc<br>These bits are set to "000",<br>only when SDDS = "1", the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | not be read or written to.<br>only the analog delay value is effective.<br>DUS EXCLUSIVE USE reg<br>Tress When reset<br>7516 0016<br>Function during clock<br>synchronous serial I/(<br>bit 0: Normal mode<br>1: SPI mode<br>0: Data latched on<br>falling clock edge<br>1: Data latched on<br>rising clock edge<br>1: Data latched on<br>rising clock edge<br>1: Data latched on<br>rising clock edge<br>ttempt to write to these bi<br>ver, when SDDS = "1", a "<br>b) / B / B / B / B / B / B / B / B / B /                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | fective; when digit<br>fective; when digit<br>pister)<br>D mode UAF<br>Mus<br>Mus<br>ts, write "0". W<br>0" value is rea<br>is selected<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)<br>(IN)                                                                                                                                                                                                                                                                                                                                                                                                         | al delay is selected<br>action during<br>T mode<br>st always be "0'<br>st always be "0'<br>Vhen read the<br>ad. (Note 1)<br>Digital delay<br>is selected<br>R at address 03771<br>becial mode registe<br>to U2SMR3 after s<br>cannot be written to<br>ruit selected. After<br>cideterminate. | R 1<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 |

Fig. 1.104. UART2 special mode register



Figure 1.105 shows the functional block diagram for I<sup>2</sup>C mode. Setting "1" in the I<sup>2</sup>C mode select bit (IICM) causes ports P70, P71, and P72 to work as data transmission-reception terminal SDA, clock input-output terminal SCL, and port P72 respectively. A delay circuit is added to the SDA transmission output, so the SDA output changes after SCL fully goes to "L". The SDA digital delay select bit (bit 7 at address 037716) can be used to select between analog delay and digital delay. When digital delay is selected, the amount of delay can be selected in the range of 2 cycles to 8 cycles of f1 using UART2 special mode register 3 (at address 037516). Delay circuit select conditions are shown in Table 1.42.



Fig. 1.105. Functional block diagram for I<sup>2</sup>C mode

| Table 1.42. Delay circuit select conditions | Table 1.42. | Delay | circuit | select | conditions |
|---------------------------------------------|-------------|-------|---------|--------|------------|
|---------------------------------------------|-------------|-------|---------|--------|------------|

|                           | Re   | gister va | alue             | Contents                                                                                 |
|---------------------------|------|-----------|------------------|------------------------------------------------------------------------------------------|
|                           | IICM | SDDS      | DL               | Contenta                                                                                 |
| Digital delay is selected | 1    | 1         | 001<br>to<br>111 | When digital delay is selected,no analog delay is added. Only digital delay is effective |
| Analog delay is selected  | 1    | 1         | 000              | When DL is set ot "000", analog delay is selected no matter what value is set in SDDS.   |
| Analog delay is selected  |      | 0         | (000)            | When SDDS is set to "0", DL is initialized, so that $DL = "000"$ .                       |
| No delay                  | 0    | 0         | (000)            | When IICM = "0", no delay circuit is selected.<br>Always made sure SDDS = "0".           |



Specifications in this manual are tentative and subject to change Rev. G UART2 in I<sup>2</sup>C Mode

An attempt to read Port P71 (SCL) gets the pin's level regardless of the content of the port direction register. The initial value of SDA transmission output in this mode goes to the value set in port P70. The interrupt factors of the bus collision detection interrupt, UART2 transmission interrupt, and of UART2 reception interrupt turn to the start/stop condition detection interrupt, acknowledgment non-detection interrupt, and acknowledgment detection interrupt respectively.

The start condition detection interrupt refers to the interrupt that occurs when the falling edge of the SDA terminal (P70) is detected with the SCL terminal (P71) staying "H". The stop condition detection interrupt refers to the interrupt that occurs when the rising edge of the SDA terminal (P70) is detected with the SCL terminal (P71) staying "H". The bus busy flag (bit 2 of the UART2 special mode register) is set to "1" by the start condition detection, and set to "0" by the stop condition detection.

The acknowledgment non-detection interrupt refers to the interrupt that occurs when the SDA terminal level is detected still staying "H" at the rising edge of the 9th transmission clock. The acknowledgment detection interrupt refers to the interrupt that occurs when SDA terminal's level is detected already went to "L" at the 9th transmission clock. Also, assigning 1 1 0 1 (UART2 reception) to the DMA1 request factor select bits provides the means to start up the DMA transfer by the effect of acknowledgment detection.

Bit 1 of the UART2 special mode register (037716) is used as the arbitration loss detecting flag control bit. Arbitration means the act of detecting the nonconformity between transmission data and SDA terminal data at the timing of the SCL rising edge. This detecting flag is located at bit 3 of the UART2 reception buffer register (037F16), and "1" is set in this flag when nonconformity is detected. Use the arbitration lost detecting flag control bit to choose which way to use to update the flag, bit by bit or byte by byte. When setting this bit to "1" and updated the flag byte by byte if nonconformity is detected, the arbitration lost detecting flag is set to "1" at the falling edge of the 9th transmission clock.

If update the flag byte by byte, must judge and clear ("0") the arbitration lost detecting flag after completing the first byte acknowledge detect and before starting the next one byte transmission.

Bit 3 of the UART2 special mode register is used as SCL- and L-synchronous output enable bit. Setting this bit to "1" goes the P71 data register to "0" in synchronization with the SCL terminal level going to "L". Some other functions added are explained here. Figure 1.106 shows their workings.

Bit 4 of the UART2 special mode register is used as the bus collision detect sampling clock select bit. The bus collision detect interrupt occurs when the RxD2 level and TxD2 level do not match, but the nonconformity is detected in synchronization with the rising edge of the transfer clock signal if the bit is set to "0". If this bit is set to "1", the nonconformity is detected at the timing of the overflow of timer A0 rather than at the rising edge of the transfer clock.



Specifications in this manual are tentative and subject to change Rev. G UART2 in  $I^2$ C Mode

M30222 Group 🜈

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| 1. Bus collision                                 | detect sampling clock select bit (Bit 4 of the UART2 special mode register)<br>0: Rising edges of the transfer clock |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
|                                                  |                                                                                                                      |
| CLK                                              |                                                                                                                      |
| TxD/RxD                                          |                                                                                                                      |
|                                                  | ↑1: Timer A0 overflow                                                                                                |
| Timer A0                                         |                                                                                                                      |
|                                                  |                                                                                                                      |
| 2 Auto clear fu                                  | nction select bit of transmt enable bit (Bit 5 of the UART2 special mode register)                                   |
| _                                                |                                                                                                                      |
| CLK                                              |                                                                                                                      |
| TxD/RxD                                          |                                                                                                                      |
| Bus collision<br>detect interrupt<br>request bit |                                                                                                                      |
| Transmit<br>enable bit                           |                                                                                                                      |
| 0 Tren en it et er                               | t sendition select bit (Dit C of the UADTO encoded me de marieter)                                                   |
| 3. Transmit star<br>0: In normal stat            | t condition select bit (Bit 6 of the UART2 special mo de register)                                                   |
| CLK                                              |                                                                                                                      |
| TxD                                              |                                                                                                                      |
|                                                  | abling transmission                                                                                                  |
| With "1: falling e                               | dge of RxD2" selected                                                                                                |
| CLK                                              |                                                                                                                      |
| TxD                                              |                                                                                                                      |
| RxD                                              |                                                                                                                      |

Fig. 1.106. Some other functions added

Bit 5 of the UART2 special mode register is used as the auto clear function select bit of transmit enable bit. Setting this bit to "1" automatically resets the transmit enable bit to "0" when "1" is set in the bus collision detect interrupt request bit (nonconformity).

Bit 6 of the UART2 special mode register is used as the transmit start condition select bit. Setting this bit to "1" starts the TxD transmission in synchronization with the falling edge of the RxD terminal.



Specifications in this manual are tentative and subject to change Rev. G UART2 in I<sup>2</sup>C Mode



### UART2 Special Mode Register 2

UART2 special mode register 2 (address 037616) is used to further control UART2 in  $I^2C$  mode. Figure 1.107 shows the UART2 special mode register 2.

Bit 0 of the UART2 special mode register 2 (address 037616) is used as the I<sup>2</sup>C mode select bit 2. Table 1.43 shows the types of control to be changed by I<sup>2</sup>C mode select bit 2 when the I<sup>2</sup>C mode select bit is set to "1". Figure 1.108 shows the timing characteristics of detecting the start condition and the stop condition. Set the start/stop condition control bit (bit 7 of UART2 special mode register 2) to "1" in I<sup>2</sup>C mode.

| UART2 special mode register 2         |               |                                       |                                                                         |               |  |
|---------------------------------------|---------------|---------------------------------------|-------------------------------------------------------------------------|---------------|--|
| b7 b6 b5 b4 b3 b2 b1 b0               |               | Symbol Addres<br>J2SMR2 03761         |                                                                         |               |  |
|                                       | Bit<br>symbol | Bit name                              | Function                                                                | RW            |  |
|                                       | IICM2         | I <sup>2</sup> C mode selection bit 2 | Refer to Table 1.43                                                     | 0 0           |  |
|                                       | CSC           | Clock-synchronous bit                 | 0 : Disabled<br>1 : Enabled                                             | 0 0           |  |
| · · · · · · · · · · · · · · · · · · · | SWC           | SCL wait output bit                   | 0 : Disabled<br>1 : Enabled                                             | O O<br>(Note) |  |
|                                       | ASL           | SDA output stop bit                   | 0 : Disabled<br>1 : Enabled                                             | 0 0           |  |
|                                       | STAC          | UART2 initialization bit              | 0 : Disabled<br>1 : Enabled                                             | 0 0           |  |
|                                       | SWC2          | SCL wait output bit 2                 | 0: UART2 clock<br>1: 0 output                                           | 0 0           |  |
|                                       | SDHI          | SDA output disable bit                | 0: Enabled<br>1: Disabled (high impedance)                              | 0 0           |  |
|                                       | SHTC          | Start/stop condition<br>control bit   | Set this bit to "1" in I <sup>2</sup> C mode<br>(refer to Figure 1.108) | 0 0           |  |

Fig. 1.107. UART2 special mode register 2

| Table 1.43. | Functions | changed | by I <sup>2</sup> C | mode | select bit 2 | 2 |
|-------------|-----------|---------|---------------------|------|--------------|---|
|-------------|-----------|---------|---------------------|------|--------------|---|

|   | Function                                                                                        | IICM2 = 0                                               | IICM2 = 1                                                          |
|---|-------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------|
| 1 | Factor of interrupt number 15                                                                   | No acknowledgment detection (NACK)                      | UART2 transmission (the rising edge of the final bit of the clock) |
| 2 | Factor of interrupt number 16                                                                   | Acknowledgment detection (ACK)                          | UART2 reception (the falling edge of the final bit of the clock)   |
| 3 | DMA1 factor at the time when 1 1 0 1<br>is assigned to the DMA request<br>factor selection bits | Acknowledgment detection (ACK)                          | UART2 reception (the falling edge of the final bit of the clock)   |
| 4 | Timing for transferring data from the UART2 reception shift register to the reception buffer.   | The rising edge of the final bit of the reception clock | The falling edge of the final bit of the reception clock           |
| 5 | Timing for generating a UART2<br>reception/ACK interrupt request                                | The rising edge of the final bit of the reception clock | The falling edge of the final bit of the reception clock           |

Under development

Specifications in this manual are tentative and subject to change Rev. G UART2 in I<sup>2</sup>C Mode



MITSUBISHI MICROCOMPUTERS



Fig. 1.108. Timing characteristics of detecting the start condition and the stop condition (Note1)

Bit 3 of the UART2 special mode register 2 (address 037616) is used as the SDA output stop bit. Setting this bit to "1" causes an arbitration loss to occur, and the SDA pin turns to high-impedance state the instant when the arbitration loss detection flag is set to "1".

Bit 1 of the UART2 special mode register 2 (address 037616) is used as the clock synchronization bit. With this bit set to "1" at the time when the internal SCL is set to "H", the internal SCL turns to "L" if the falling edge is found in the SCL pin; and the baud rate generator reloads the set value, and start counting within the "L" interval. When the internal SCL changes from "L" to "H" with the SCL pin set to "L", stops counting the baud rate generator, and starts counting it again when the SCL pin turns to "H". Due to this function, the UART2 transmission-reception clock becomes the logical product of the signal flowing through the internal SCL and that flowing through the SCL pin. This function operates over the period from the moment earlier by a half cycle than falling edge of the UART2 first clock to the rising edge of the ninth bit. To use this function, choose the internal clock for the transfer clock.

Bit 2 of the UART2 special mode register 2 (037616) is used as the SCL wait output bit. Setting this bit to "1" causes the SCL pin to be fixed to "L" at the falling edge of the ninth bit of the clock. Setting this bit to "0" frees the output fixed to "L".

Bit 4 of the UART2 special mode register 2 (address 037616) is used as the UART2 initialization bit. Setting this bit to "1", and when the start condition is detected, the microcomputer operates as follows.

(1) The transmission shift register is initialized, and the content of the transmission register is transferred to the transmission shift register. This starts transmission by dealing with the clock entered next as the first bit. The UART2 output value, however, doesn't change until the first bit data is output after the entrance of the clock, and remains unchanged from the value at the moment when the microcomputer detected the start condition.

(2) The reception shift register is initialized, and the microcomputer starts reception by dealing with the clock entered next as the first bit.

(3) The SCL wait output bit turns to "1". This turns the SCL pin to "L" at the falling edge of the ninth bit of the clock.



Specifications in this manual are tentative and subject to change Rev. G UART2 in I<sup>2</sup>C Mode



Starting to transmit/receive signals to/from UART2 using this function doesn't change the value of the transmission buffer empty flag. To use this function, choose the external clock for the transfer clock.

Bit 5 of the UART2 special mode register 2 (037616) is used as the SCL pin wait output bit 2. Setting this bit to "1" with the serial I/O specified allows the user to output an "1" from the SCL pin even if UART2 is in operation. Setting this bit to "0" frees the "L" output from the SCL pin, and the UART2 clock is input/output.

Bit 6 of the UART2 special mode register 2 (037616) is used as the SDA output disable bit. Setting this bit to "1" forces the SDA pin to turn to the high-impedance state. Refrain from changing the value of this bit at the rising edge of the UART2 transfer clock. There can be instances in which arbitration lost detection flag is turned on.



hange M30222 Group

MITSUBISHI MICROCOMPUTERS

# UART2 in SPI mode

The UART2 special mode register 3 (address 037516) is used to activate the SPI mode. Figure 1.109 shows the UART2 special mode register 3.



Fig. 1.109. UART2 Special mode register 3



The SPI functionality is an 8 bit, synchronous communication protocol that is user programmable to use one of four different transfer formats. The four transfer formats support the four combinations of clock phase and clock polarity, as the clock relates to the data. Figure 1.110 shows the SPI system level view.

The existing UART2 already provides two of the transfer formats, with the CKPOL control bit. The SPI mode adds the ability to change the phase of the clock, with respect to the transmitted data, in each of the two existing clock polarity formats.



Fig. 1.110. SPI system level view

When operated in SPI mode the UART2 package pins provide the alternate SPI functions. MOSI, Master Out Slave In, is multiplexed on pin P7[0]/TxD2. MOSI outputs data when UART2 is a SPI master and inputs data when UART2 is a SPI slave. MISO, Master In Slave Out, is multiplexed on pin P7[1]/ RxD2. MISO inputs data when UART2 is a SPI master and outputs data when UART2 is a SPI slave. SPICLK, SPI Clock, is multiplexed on pin P7[2]/CLK2. The SPI clock is input when the SPI is configured as a slave or output when the SPI is configured as a master. SSB, Slave select input, is multiplexed on pin P7[3]/RTSB/CTSB. This pin is used to select the active SPI slave.

The M30222 UART2 can be operated as an SPI master or as an SPI slave. Operation as an SPI Slave or SPI Master is determined by the CKDIR contol bit. While in SPI mode, the TxD and RxD pins act as the SPI MOSI and MISO pins. As implemented on the M30222, the SPI pins MOSI and MISO are open drain.

There are two added control bits and one added status flag. Control bit SPIM is the SPI Mode enable, which enables SPI operation. CPHA is the Clock Phase selection control bit. CPHA is used to chooses the clock to data relationship. Combined with the existing CKPOL control bit, CPHA provides compatibility with all four SPI transmission modes. CPHA is held at "0" when SPIM = "0". The status flag MDFLT is used to indicate that an SPI mode fault occurred.

Several existing configuration bits are required for SPI operation. SPI Slave / Master mode is controlled by the existing CKDIR control bit. The UART is in SPI master mode when the clock is generated internally and is in SPI slave mode when the clock is generated externally. CKPOL control bit select the

polarity of the transfer clock. The four different combinations of CKPOL and CPHA define the four formats of the SPI communication protocols. While in SPI mode, the CRD control bit enables the CTS/ RTS pin to operate as SSB and CRS control bit selects CTS/RTS pin to operate as CTS/ SSB. Both contorl bits must be properly configured to activate the SSB function. UFORM control bit selects the UART transfer format, MSB or LSB. SPI data is transmitted MSB first.

## **SPI** operation

Setting SMD[2:0]=010 in U2MR enables either SPI or IIC operation. Operation is undefined if both IICM (U2SMR[0]) and SPI (U2SMR3[0]) control bits are set to logic one while SMD[2:0]=010.

Setting the SPIM control bit puts the UART2 into an SPI compatible mode. This mode is only valid in the clock synchronous configuration and must not be entered when the UART2 is configured for asynchronous operation. The internal / external clock select bit (CKDIR) in U2MR) determines whether UART2 is an SPI master or slave. If internal clock is selected, the UART is an SPI master and if external clock is selected, UART2 is an SPI slave. Figure 1.111 shows the signal wave forms.

Entering SPI mode has the following effects on operation:

(1) An alternate clock to data relationship can be chosen with the CPHA bit (in U2SMR3). This bit can only be set when SPI bit is a "1". All four SPI clock to data formats are possible by using the CPHA bit together with the CKPOL bit (in U2C0). Figure 1.112 shows the function block diagram of SPI mode.

- (2) The RxD pin becomes the MISO pin.
- (3) The TxD pin becomes the MOSI pin.
- (4) P7[3]/CTSB/RTSB functions as the Slave Select input. This input is active low.

(5) When configured as a master, a Mode Fault will be detected if the Slave Select input goes low. If no port pin is assigned to be a slave select input, then mode fault detection is disabled.



## Fig. 1.111. SPI Transmission formats

NOTE: To prevent spurious clock transitions, configure the SPI modules as master or slave before enabling them. Enable the master before enabling the slave. Disable the slave before disabling the master.



Under the development

MITSUBISHI MICROCOMPUTERS

1 - 141

#### Master Mode operation

SPI Master mode is entered by setting both SPI and CKDIR control bits to logic one. In master mode, the UART will generate the clock to be driven on SPICLK. Transmitted data is shifted out on MOSI and and receive data is shifted in on MISO.

The mode fault status flag, MDFLT, is set any time the state of the slave select pin, SS, is inconsistent with an active SPI mode, SPIMSTR or SPISLV. Detection is intended to protect the MCU from damage due to output driver contention.

A mode fault occurs if the SS pin of a slave SPI goes high during a transmissionor if the SS pin of a master SPI goes low at any time A Mode Fault causes the following:

(1) The CLKDIR bit (in U2MR is forced to a "1". This puts the UART into slave mode so that it is not driving the CLK and MOSI pins.

- (2) The UART is inhibited from driving it's MISO pin.
- (3) Mode Fault, MDF, status bit (bit 10 of U2RB) is set. A UART2 receiver interrupt is generated.

Mode Fault detection is disabled when the CTS2 /SSB function is not assigned to a port pin. In this case, Slave Select is internally negated if the UART is configured for SPI Master operation.

A mode fault is cleared by setting the serial I/O mode bits (bits 2 through 0 of U2MR) to "000". Also, the Receiver Enable bit (RE2 of U2C1) must be cleared. When the Mode Fault is cleared, the UART will return to master mode unless the CRS bit (in U2C0) is explicitly set.

#### Slave mode operation

SPI Slave mode is entered by setting the SPI control bit to logic one and the CKDIR control bit to logic zero. Before transmission can start, the SSB pin of the slave SPI must be at logic zero.

When configured as a SPI slave, UART2 does not initiate any serial transfers. All transfers are initiated by an external SPI bus master.

When the CPHA bit is a "1", serial transfers begin with the falling edge of Slave Select. For CPHA = "0", serial transfers begin when the CLK leaves it's idle state (the clock idle state is defined by the CKPOL bit in U2C0). If the UART transmit buffer is empty when a serial transfer starts, the UART will drive the value "80" hexadecimal on it's MISO pin. The SPI should only write to the transmit buffer when it is empty. If the transmit buffer is written during a serial transfer, the new data will be loaded into the transmit shifter at the end of the current transfer.

The Slave Select function, SSB, is multiplexed on pin P7[3] along with CTSB. When UART2 is configured for SPI operation, the SSB function must be selected by setting the U2C0 CRD bit to logic "0' to enable CTS/RTS functionality and additionally the U2C0 CRS bit must be set to logic "0" to enable CTS functionality. If the CTS function is not both selected and enabled, the UART2 SPI logic will internally hold the SSB signal to the appropriate level dependant on whether the SPI is configured for master or slave operation.

Slave select has various functions depending on the current state of the SPI. For an SPI configured as a slave, the SSB pin is used to select a slave. For CPHA=0, SSB is also used to indicate the start of a transmission. Since it is used to indicate the start of a transmission, SSB must be toggled high and low between each byte transmitted for the CPHA=0 mode For CPHA=1 format, SSB may be kept asserted low between transmitted bytes. If SSB is asserted while the SPI is configured as a master, a Mode Fault occurs.



Specifications in this manual are tentative and subject to change Rev. G Serial I/O (3, 4)

# S I/O 3, 4

S I/O 3 and S I/O 4 are exclusive clock-synchronous serial I/Os.

Figure 1.113 shows the S I/Oi block diagram and Figure 1.114 shows the S I/Oi control register. Table 1.44 shows the specifications of S I/Oi.



Fig. 1.113. S I/Oi block diagram (i = 3,4)



Specifications in this manual are tentative and subject to change Rev. G Serial I/O (3, 4)

# M30222 Group

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.114. S I/O 3, 4 related registers



MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Table 1.44. Specifications of S I/O 3, 4

| Item                                        | Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer data format                        | Transfer data length: 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Transfer clock                              | <ul> <li>With the internal clock selected (bit 6 of 036216, 036616 = "1"): f1/2(ni+1), f8/2(ni+1), f32/2(ni+1) (Note 1)</li> <li>With the external clock selected (bit 6 of 036216, 036616 = 0):<br/>Input from the CLKi terminal (Note 2)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Conditions for<br>transmit/receive<br>start | <ul> <li>To start transmission/reception, the following requirements must be met:</li> <li>Select the synchronous clock (use bit 6 of 036216, 036616).</li> <li>Select a frequency dividing ratio if the internal clock has been selected (use bits 0 and 1 of 036216, 036616).</li> <li>SOUTi initial value set bit (use bit 7 of 036216, 036616)= 1.</li> <li>S I/Oi port select bit (bit 3 of 036216, 036616) = 1.</li> <li>Select the transfer direction (use bit 5 of 036216, 036616)</li> <li>If an internal clock is selected, set the bit rate generator divisor (036316, 036716) [It is not necessry to start transmit/receive. It is only needed for operation as intended]</li> <li>Write transfer data to SI/Oi transmit/receive register (036016, 036416)</li> <li>To use S I/Oi interrupts, the following requirements must be met:</li> <li>Clear the SI/Oi interrupt request bit before writing transfer data to the SI/Oi transmit/receive register (bit 3 of 004916, 004816) = 0.</li> </ul> |
| Interrupt request generation timing         | Rising edge of the last transfer clock. (Note 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Select function                             | <ul> <li>LSB first or MSB first selection<br/>Whether transmission/reception begins with bit 0 (LSB) or bit 7 (MSB) can be<br/>selected.</li> <li>Function for setting an SOUTi initial value selection<br/>When using an external clock for the transfer clock, the user can choose the<br/>SOUTi pin output level during a non-transfer time. For details on how to set, see<br/>Figure 1.112.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Precaution                                  | • Unlike UART0–2, SI/Oi (i = 3, 4) is not divided for transfer register and buffer.<br>Therefore, do not write the next transfer data to the SI/Oi transmit/receive register<br>(addresses 036016, 036416) during a transfer. When the internal clock is selected<br>for the transfer clock, SOUTi holds the last data for a 1/2 transfer clock period after<br>it finished transferring and then goes to a high-impedance state. However, if the<br>transfer data is written to the SI/Oi transmit/receive register (addresses 036016,<br>036416) during this time, SOUTi is placed in the high-impedance state immediately<br>upon writing and the data hold time is thereby reduced.                                                                                                                                                                                                                                                                                                                        |

Note 1:  $n_i$  is a value from 0016 through FF16 set in the S I/Oi transfer rate register (i = 3, 4). Note 2: With the external clock selected:

•Before data can be written to the SI/Oi transmit/receive register (addresses 036016, 036416), the CLKi pin input must be in the low state. Also, before rewriting the SI/Oi Control Register (addresses 036216, 036616)'s bit 7 (SOUTi initial value set bit), make sure the CLKi pin input is held low.

- The S I/Oi circuit keeps on with the shift operation as long as the synchronous clock is entered in it. Therefore, stop the synchronous clock immediately when count reaches eight. If selected, the internal clock stops automatically clocking the SIO channel.
- Note 3: If the internal clock is used for the synchronous clock, the transfer clock signal output, when enabled, stops at the "H" state after transmission is completed.



MITSUBISHI MICROCOMPUTERS ange M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Functions for setting an SOUTI initial value

When using an external clock for the tranfer clock, the SOUTI pin output level during a non-transfer time can be set to the high or the low state. Figure 1.115 shows the timing chart for setting an SOUTI initial value.



Fig. 1.115. Timing chart for setting SOUTI's initial value

#### S I/Oi operation timing

Figure 1.116 shows the S I/Oi operation timing.



Fig. 1.116. S I/Oi operation timing chart



MITSUBISHI MICROCOMPUTERS

### LCD Drive Control Circuit

The M30222 group has the built-in Liquid Crystal Display (LCD) drive control circuit consisting of the following.

- LCD display RAM
- Segment output enable register
- LCD mode register
- Voltage multiplier
- Selector
- Timing controller
- Common driver
- Segment driver
- Bias control circuit

A maximum of 40 segment output pins and 4 common output pins can be used. This allows up to 160 LCD pixels to be controlled. If static drive is enabled, up to 14 of the 40 multiplexed segment pins can be assigned to static drive.

The LCD drive control circuit automatically reads the LCD display ram, performs bias and duty ratio control, and displays the data on the LCD panel. The circuit is configured by writing to the LCD mode register, the segment output enable register, the LCD display ram, the LCD frame frequency counter, the LCD expansion register, and the LCD clock divided register. After all these registers are written then the LCD is turned on by setting the LCD enable bit to "1".

The LCDRAM output function allows the LCD segment output pins to be used as a general purpose output pin. This mode is configured by writing to the segment output register to enable the segment function, writing a "00" to the time division select bit and "0" to LCD output enable bit, and setting the LCDRAM output enable bit to "1". The data that is written to the LCDRAM bit 4 or 0 will be output on its corresponding segment pin. Note that in this mode VL3 & VL2 must be connected to VDD and VL1 must be connected to VSS.

Table 1.45 shows the maximum number of display pixels at each duty ratio.

Figure 1.117 shows the block diagram of LCD controller / driver. Figures 1.118 and 1.119 show the LCD-related registers.

| Table 1.45. | Maximum | number | of d | isplay | pixels a | t each | duty ra | atio |
|-------------|---------|--------|------|--------|----------|--------|---------|------|
|-------------|---------|--------|------|--------|----------|--------|---------|------|

| Duty ratio | Maximum number of display pixels (multiplexed) | Static drive |
|------------|------------------------------------------------|--------------|
| 2          | 80 dots or 8 segment LCD 10 digits             | OFF          |
| 3          | 120 dots or 8 segment LCD 15 digits            | OFF          |
| 4          | 160 dots or 8 segment LCD 20 digits            | OFF          |

Under development

Specifications in this manual are tentative and subject to change  $Rev. \; G$ 

LCD Drive Control Circuit

M30222 Group 📥

MITSUBISHI MICROCOMPUTERS







Specifications in this manual are tentative and subject to change

#### Rev. G LCD Drive Control Circuit

# MITSUBISHI MICROCOMPUTERS

M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.118. LCD related registers (1)



Specifications in this manual are tentative and subject to change Rev. G **LCD Drive Control Circuit** 



MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.119. LCD expansion related register (2)

#### Voltage Multiplier

The voltage multiplier performs threefold boosting. This circuit inputs a reference voltage for boosting from LCD power input pin VL1. (However, when using a 1/2 bias, supply power to the VL1 and VL2 through an external resistor divider.)

To activate the voltage multiplier, choose the segment/port and duty rate, select bias control, and set up the LCD frame frequency counter and LCDCK count source using the segment enable register and LCD mode register, then enable the LCD output enable bit (bit 7 at address 012216) and set the voltage multiplier control bit (bit 4 at address 012016) to "1" (= voltage multiplier enabled). When voltage is input to the VL1 pin during operating the voltage multiplier, voltage that is twice as large as VL1 occurs at the VL2 pin, and voltage that is three times as large as VL1 occurs at the VL3 pin.

The voltage multiplier control bit (bit 4 of the address 012016) controls the voltage multiplier. When using the voltage multiplier, apply a voltage equal to or greater than 1.3 V but not exceeding 2.1 V to the VL1 pin before enabling the voltage multiplier control bit.

When not using the voltage multiplier, enable the LCD output enable bit and apply an appropriate voltage to the LCD power supply input pins (VL1 to VL3). When the LCD output enable bit is disabled, the VL3 pin is connected to Vcc internally.

#### Bias Control and Applied Voltage to LCD Power Input Pins

To the LCD power input pins (VL1 to VL3), apply the voltage shown in Table 1.46 according to the bias value. Select a bias value by the bias control bit (bit 2 of the address 012016). Figure 1.120 is an example of circuit at each bias.

#### Table 1.46. Bias control and applied voltage to VL1 to VL3

| Bias value | Voltage value                                  |
|------------|------------------------------------------------|
| 1/3 bias   | VL3 = VLCD<br>VL2 = 2/3 VLCD<br>VL1 = 1/3 VLCD |
| 1/2 bias   | VL3 - VLCD<br>VL2=VL1=1/2VLCD                  |

Note: VLCD is the maximum value of supplied voltage for the LCD panel.



Fig. 1.120. Example of circuit at each bias

#### **Common Pin and Duty Control**

The common pins (COM<sub>0</sub> to COM<sub>3</sub>) to be used are determined by the required duty. Table 1.47shows the duty control and the common pins used. Select duty ratio by the duty ratio select bits (bits 0 and 1 of address 012016).

| Table 1.47. | Duty ratio | control and | common | pins used  |
|-------------|------------|-------------|--------|------------|
|             | Daty late  | oona on ana |        | pinio acca |

| Duty ratio | Daily<br>selee | / ratio<br>ct bit | Common pins used      |
|------------|----------------|-------------------|-----------------------|
| Duty ratio | Bit 1          | Bit 0             |                       |
| 2          | 0              | 1                 | COM0, COM1 (Note 1)   |
| 3          | 1              | 0                 | COM0 to COM2 (Note 2) |
| 4          | 1              | 1                 | COM0 to COM3          |

Note 1: COM2 and COM3 are open.

Note 2: COM 3 is open.

#### LCD Display RAM

Address 010016 to 011316 is the designated RAM for the LCD display. When "1's" are written to these addresses, the corresponding segments of the LCD display panel are turned on. Table 1.48 shows the LCD display RAM map.

#### Table. 1.48. LCD display RAM map

| СОМ            | 3     | 2   | 1          | 0 | 3     | 2   | 1   | 0 |   |   |
|----------------|-------|-----|------------|---|-------|-----|-----|---|---|---|
| Bit<br>Address | 7     | 6   | 5          | 4 | 3     | 2   | 1   | 0 | R | w |
| 010016         |       | SEG | G1         |   |       | SEG | 60  |   | 0 | 0 |
| 010116         |       | SEG | G3         |   |       | SEG | 62  |   | 0 | 0 |
| 010216         |       | SEG | G5         |   |       | SEG | 64  |   | 0 | 0 |
| 010316         |       | SEG | G7         |   |       | SEG | 6   |   | 0 | 0 |
| 010416         |       | SEG | <b>3</b> 9 |   |       | SEG | 8   |   | 0 | 0 |
| 010516         |       | SEG | G11        |   |       | SEG | 610 |   | 0 | 0 |
| 010616         |       | SEC | G13        |   |       | SEG | 612 |   | 0 | 0 |
| 010716         |       | SEG | G15        |   | SEG14 |     |     | 0 | 0 |   |
| 010816         |       | SEC | G17        |   |       | SEG | 616 |   | 0 | 0 |
| 010916         | SEG19 |     | SEG18      |   |       | 0   | 0   |   |   |   |
| 010A16         |       | SEG | G21        |   |       | SEG | 620 |   | 0 | 0 |
| 010B16         |       | SEG | G23        |   |       | SEG | 622 |   | 0 | 0 |
| 010C16         |       | SEF | -25        |   | :     | SEG | 624 |   | 0 | 0 |
| 010D16         |       | SEC | G27        |   |       | SEG | 626 |   | 0 | 0 |
| 010E16         |       | SEC | G29        |   |       | SEG | 628 |   | 0 | 0 |
| 010F16         |       | SEC | G31        |   |       | SEG | 30  |   | 0 | 0 |
| 011016         |       | SEG | G33        |   |       | SEG | 32  |   | 0 | 0 |
| 011116         |       | SEG | G35        |   |       | SEG | 34  |   | 0 | 0 |
| 011216         | SEG37 |     |            |   | SEG   | 36  |     | 0 | 0 |   |
| 011316         |       | SEG | G39        |   |       | SEG | 38  |   | 0 | 0 |



#### **LCD Drive Timing**

The LCDCK timing frequency (LCD drive timing) is generated internally and the frame frequency can be determined with the following equation. The LCDCK count source frequency is fC1 (same frequency as XCIN) or f32 (divide-by-32 of XIN frequency). Figure 1.121 shows the LCD drive waveform (1/2 bias). Figure 1.122 shows the LCD drive waveform (1/3 bias).





ບ<sup>ຫຼັ</sup>ດກ<sup>ຫຣະ</sup> ຢ<sup>ຣາຍໄດ</sup>ກາຣະ Specifications in this manual are tentative and subject to change

MITSUBISHI MICROCOMPUTERS M30222 Group

Rev. G LCD Drive Control Circuit



Fig. 1.122. LCD drive waveform (1/3 bias)



### LCD Static Drive

When bit 7 of the LCD expansion register is set, then the static drive function is enabled. The following LCD pins get assigned the static drive function in one of the following groups: SEG35 to SEG24, SEG35 to SEG27, or SEG35 to SEG32. Bits 6 and 5 of the LCD expansion register determine the grouping of the static drive pins. All remaining LCD pins retain their normal LCD functions.

The waveforms that are output from the static drive pins are shown in Figure 1.123. When writing to LCD RAM for static operation, write the data to all four bits assigned to that pin. (Refer to Table 1.50, LCD display RAM map). For example, to set static SEG<sub>34</sub> ON and SEG<sub>35</sub> OFF, write F0<sub>16</sub> to address 0111<sub>16</sub>.



Fig. 1.123. LCD drive waveform (static drive)

## LCD Expansion Clock

When bit 7 of the LCD expansion register is set, the LCD expansion clock becomes active. In this mode a clock (LCDCKout) synchronized to the internal LCD clock can be output from the mcu. The frequency of LCDCLKout is set by the LCD clock divided counter and is:

# $\frac{f(LCDCKout) = (frequency of count source for LCDCK)}{2 x (LCD clock divided counter + 1)}$

In addition, a synchronization signal (SYNCout) is output. When the LCD SYNCout initiation bit is set, this signal will go active low at the beginning of the next LCD frame.

Refer to Figures 1.124 and 1.125.

development

Specifications in this manual are tentative and subject to change Rev. G **LCD Drive Control Circuit** 

M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

MITSUBISHI MICROCOMPUTERS



Fig. 1.124. LCD port expansion block diagram



Fig. 1.125. LCD port expansion timing diagram





#### **A-D Converter**

The A-D converter consists of one 10-bit successive approximation A-D converter circuit with a capacitive coupling amplifier. Pins P100 to P107, P95, and P96 also function as the analog signal input pins. The direction registers of these pins for A-D conversion must therefore be set to input. The VREF connect bit (bit 5 at address 03D716) can be used to isolate the resistance ladder of the A-D converter from the reference voltage input pin (VREF) when the A-D converter is not used. Doing so stops any current flowing into the resistance ladder from VREF, reducing the power dissipation. When using the A-D converter, start A-D conversion only after setting bit 5 of 03D716 to connect VREF.

The result of A-D conversion is stored in the A-D registers of the selected pins. When set to 10-bit precision, the lower 8 bits are stored in the even addresses and the high 2 bits in the odd addresses. When set to 8-bit precision, the low 8 bits are stored in the even addresses.

Table 1.49 shows the performance of the A-D converter. Figure 1.126 shows the block diagram of the A-D converter, and Figures 1.127 and 1.128 show the A-D converter-related registers.

| Item                              | Performance                                                             |
|-----------------------------------|-------------------------------------------------------------------------|
| Method of A-D conversion          | Successive approximation (capacitive coupling amplifier)                |
| Analog input voltage (Note 1)     | 0V to AVcc (Vcc)                                                        |
| Operating dock $\phi$ AD (Note 2) | Vcc = 5V fAD/divide-by-2 of fAD/divide-by-4 of fAD, fAD=f(XIN)          |
|                                   | Vcc = 3V divide-by-2 of fAD/divide-by-4 of fAD, fAD=f(XIN)              |
| Resolution                        | 8-bit or 10-bit (selectable)                                            |
| Absolute precision                | Vcc = 5V • Without sample and hold function                             |
|                                   | ±3LSB                                                                   |
|                                   | <ul> <li>With sample and hold function (8-bit resolution)</li> </ul>    |
|                                   | ±2LSB                                                                   |
|                                   | <ul> <li>With sample and hold function (10-bit resolution)</li> </ul>   |
|                                   | ANo to AN7 input : ±3LSB                                                |
|                                   | ANEX0 and ANEX1 input (including mode in which external                 |
|                                   | operation amp is connected) : ±7LSB                                     |
|                                   | Vcc = 3V • Without sample and hold function (8-bit resolution)          |
|                                   | ±2LSB to 1MHz                                                           |
| Operating modes                   | One-shot mode, repeat mode, single sweep mode, repeat sweep mode 0,     |
|                                   | and repeat sweep mode 1                                                 |
| Analog input pins                 | 8 pins (ANo to AN7) + 2pins (ANEX0 and ANEX1)                           |
| A-D conversion                    | Software trigger                                                        |
| start condition                   | A-D conversion starts when the A-D conversion start flag changes to "1" |
|                                   | • External trigger (can be retriggered)                                 |
|                                   | A-D conversion starts when the A-D conversion start flag is "1" and the |
|                                   | ADTRG/P97 input changes from "H" to "L"                                 |
| Conversion speed per pin          | Without sample and hold function                                        |
|                                   | 8-bit resolution: 49 (AD cycles, 10-bit resolution: 59 (AD cycles       |
|                                   | With sample and hold function                                           |
|                                   | 8-bit resolution: 28 (AD cycles, 10-bit resolution: 33 (AD cycles       |

#### Table 1.49. Performance of A-D converter

Note 1: Does not depend on use of sample and hold function.

Note 2: Divide the frequency if f(X IN) exceeds 10MHz, and make  $\phi$ AD frequency equal to 10MH z.

Without sample and hold function, set the  $\phi AD$  frequency to 250kHz min.

With the sample and hold function, set the  $\phi$ AD frequency to 2 MHz min.



Specifications in this manual are tentative and subject to change  ${\bf Rev.}~{\bf G}$ 

#### A-D Converter

## MITSUBISHI MICROCOMPUTERS M30222 Group



Fig. 1.126. Block diagram of A-D converter



Specifications in this manual are tentative and subject to change Rev. G A-D Converter





Fig. 1.127. A-D converter-related registers (1)

Under development

Specifications in this manual are tentative and subject to change Rev. G A-D Converter

# MITSUBISHI MICROCOMPUTERS M30222 Group



Fig. 1.128. A-D converter-related registers (2)



MITSUBISHI MICROCOMPUTERS nge M30222 Group

#### (1) One-shot mode

In one-shot mode, the pin selected using the analog input pin select bit is used for one-shot A-D conversion. Table 1.50 shows the specifications of one-shot mode. Figure 1.129 shows the A-D control register in one-shot mode.

#### Table 1.50. One-shot mode specifications

| Item                                | Specification                                                                                                                                            |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function                            | The pin selected by the analog input pin select bit is used for one-shot A-D conversion                                                                  |
| Start condition                     | Writing 1 to A-D conversion start flag                                                                                                                   |
| Stop condition                      | Writing 0 to A-D conversion start flag<br>End of A-D conversion (A-D conversion start flag changes ot 0, except when exter-<br>nal trigger is selected). |
| Interrupt request generation timing | End of A-D conversion                                                                                                                                    |
| Input pin                           | One of AN <sub>0</sub> to AN <sub>7</sub> as selected                                                                                                    |
| Reading A-D converter results       | Read A-D register corresponding to selected pin                                                                                                          |







#### (2) Repeat mode

In repeat mode, the pin selected using the analog input pin select bit is used for repeated A-D conversion. Table 1.51 shows the specifications of repeat mode. Figure 1.130 shows the A-D control register in repeat mode.

#### Table 1.51. Repeat mode specifications

| Item                                | Specification                                                                           |
|-------------------------------------|-----------------------------------------------------------------------------------------|
| Function                            | The pin selected by the analog input pin select bit is used for repeated A-D conversion |
| Start condition                     | Writing 1 to A-D conversion start flag                                                  |
| Stop condition                      | Writing 0 to A-D conversion start flag                                                  |
| Interrupt request generation timing | None generated                                                                          |
| Input pin                           | One of AN <sub>0</sub> to AN <sub>7</sub> as selected                                   |
| Reading A-D con-<br>verter results  | Read A-D register corresponding to selected pin                                         |



Fig. 1.130. A-D conversion register in repeat mode



MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (3) Single sweep mode

In single sweep mode, the pins selected using the A-D sweep pin select bit are used for one-by-one A-D conversion. Table 1.52 shows the specifications of single sweep mode. Figure 1.131 shows the A-D control register in single sweep mode.

#### Table 1.52. Single sweep mode specifications

| Item                                | Specification                                                                                                                                    |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Function                            | The pin selected by the A-D sweep pin select bit are used for one-by-one A-D conversion                                                          |
| Start condition                     | Writing 1 to A-D conversion start flag                                                                                                           |
| Stop condition                      | Writing 0 to A-D conversion start flag End of A-D conversion (A-D conversion start flag changes ot 0, except when external trigger is selected). |
| Interrupt request generation timing | End of A-D conversion                                                                                                                            |
| Input pin                           | $AN_0$ and $AN_1$ (2 pins), $AN_0$ and $AN_3$ (4 pins), $AN_0$ and $AN_5$ (6 pins), or $AN_0$ and $AN_1$ (8 pins)                                |
| Reading A-D<br>converter results    | Read A-D register corresponding to selected pin                                                                                                  |



Fig. 1.131. A-D conversion register in single sweep mode

#### (4) Repeat sweep mode 0

In repeat sweep mode 0, the pins selected using the A-D sweep pin select bit are used for repeat sweep A-D conversion. Table 1.53 shows the specifications of repeat sweep mode 0. Figure 1.132 shows the A-D control register in repeat sweep mode 0.

#### Table 1.53. Repeat sweep mode 0 specifications

| Item                                | Specification                                                                                                     |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Function                            | The pin selected by the A-D sweep pin select bit are used for repeat sweep A-D conversion                         |
| Start condition                     | Writing 1 to A-D conversion start flag                                                                            |
| Stop condition                      | Writing 0 to A-D conversion start flag                                                                            |
| Interrupt request generation timing | None generated                                                                                                    |
| Input pin                           | $AN_0$ and $AN_1$ (2 pins), $AN_0$ and $AN_3$ (4 pins), $AN_0$ and $AN_5$ (6 pins), or $AN_0$ and $AN_1$ (8 pins) |
| Reading A-D<br>converter results    | Read A-D register corresponding to selected pin (at any time)                                                     |



Fig. 1.132. A-D conversion register in repeat sweep mode 0



#### (5) Repeat sweep mode 1

In repeat sweep mode 1, all pins are used for A-D conversion with emphasis on the pin or pins selected using the A-D sweep pin select bit. Table 1.54 shows the specifications of repeat sweep mode 1. Figure 1.133 shows the A-D control register in repeat sweep mode 1.

#### Table 1.54. Repeat sweep mode 1 specifications

| Item                                | Specification                                                                                                                                                                                                                          |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function                            | All pins perform repeat sweep A-D conversion, with emphasis on the pin or pins selected by the A-D sweep pin select bit.<br>Example: $AN_0$ selected $AN_0 \rightarrow AN_1 \rightarrow AN_2 \rightarrow AN_2 \rightarrow AN_3$ , etc. |
| Start condition                     | Writing 1 to A-D conversion start flag                                                                                                                                                                                                 |
| Stop condition                      | Writing 0 to A-D conversion start flag                                                                                                                                                                                                 |
| Interrupt request generation timing | None generated                                                                                                                                                                                                                         |
| Input pin                           | $AN_0$ (1 pin), $AN_0$ and $AN_1$ (2 pins), $AN_0$ and $AN_2$ (3 pins), $AN_0$ and $AN_3$ (4 pins)                                                                                                                                     |
| Reading A-D converter results       | Read A-D register corresponding to selected pin (at any time)                                                                                                                                                                          |



Fig. 1.133. A-D conversion register in repeat sweep mode 1

#### (a) Sample and hold

Sample and hold is selected by setting bit 0 of the A-D control register 2 (address 03D416) to "1". When sample and hold is selected, the speed of conversion increases. As a result, a 28 fAD cycle is achieved with 8-bit resolution and 33 fAD with 10-bit resolution. Sample and hold can be selected in all modes. However, in all modes, be sure to specify before starting A-D conversion whether sample and hold is to be used.

#### (b) Extended analog input pins

In one-shot mode and repeat mode, the input via the extended analog input pins ANEX0 and ANEX1 can also be converted.

When bit 6 of the A-D control register 1 (address 03D716) is "1" and bit 7 is "0", input via ANEX0 is converted. The result of conversion is stored in A-D register 0.

When bit 6 of the A-D control register 1 (address 03D716) is "0" and bit 7 is "1", input via ANEX1 is converted. The result of conversion is stored in A-D register 1.

#### (c) External operation amp connection mode

In this mode, multiple external analog inputs via the extended analog input pins, ANEX0 and ANEX1, can be amplified together by just one operation amp and used as the input for A-D conversion.

When bit 6 of the A-D control register 1 (address 03D716) is "1" and bit 7 is "1", input via ANo to AN7 is output from ANEX0. The input from ANEX1 is converted from analog to digital and the result stored in the corresponding A-D register. The speed of A-D conversion depends on the response of the external operation amp. Do not connect the ANEX0 and ANEX1 pins directly. Figure 1.134 is an example of how to connect the pins in external operation amp mode.



Fig. 1.134. Example of external op-amp connection mode





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (6) Operation of Simultaneous Sample and Hold Mode (SSH)

AN1 is sampled exactly the same time as the sampling of AN0. The actual conversion occurs when a conversion of AN1 is specifically requested. The request can be implicit as a part of a sweep mode or can be explicit by writing an appropriate value to ADCON0. The conversion of input 1 must be completed within 33µs after AN0 conversion is started.

#### A-D Usage Precautions

(1) Write to each bit (except bit 6) of A-D control register 0, to each bit of A-D control register 1, and to bit 0 and 7 of A-D control register 2 when A-D conversion is stopped before a trigger occurs.

In particular, when the Vref connection bit is changed from "0" to "1", start A-D conversion after an elapse of 1 µs or longer.

- (2) When changing A-D operation mode, select analog input pin again.
- (3) Using one-shot mode or single sweep mode

Read the correspondence A-D register after confirming A-D conversion is finished. (It is known by A-D conversion interrupt request bit.)

(4) Using repeat mode, repeat sweep mode 0 or repeat sweep mode 1

Use the undivided main clock as the internal CPU clock.

(5) Use SSH only in conjunction with SMP at  $33\mu s$ .

### **D-A Converter**

This is an 8-bit, R-2R type D-A converter. The microcomputer contains two independent D-A converters of this type. D-A conversion is performed when a value is written to the corresponding D-A register. Bits 0 and 1 (D-A output enable bits) of the D-A control register decide if the result of conversion is to be output. Do not set the target port to output mode if D-A conversion is to be performed.

Output analog voltage (V) is determined by a set value (n : decimal) in the D-A register. V = V<sub>ref</sub> X n/ 256 (n = 0 to 255) V<sub>ref</sub> : reference voltage

Table 1.55 lists the performance of the D-A converter. Figure 1.135 shows the block diagram of the D-A converter. Figure 1.136 shows the D-A control register. Figure 1.137 shows the D-A converter equivalent circuit.

Table 1.55. Performance of D-A converter

| Item              | Performance |
|-------------------|-------------|
| Conversion Method | R-2R        |
| Resolution        | 8 bits      |
| Analog output pin | 2 channels  |



Fig. 1.135. Block diagram of D-A converter



Specifications in this manual are tentative and subject to change Rev. G



## MITSUBISHI MICROCOMPUTERS M30222 Group



Fig. 1.136. D-A control register



Fig. 1.137. D-A converter equivalent circuit

کوچی Specifications in this manual are tentative and subject to change Rev. G

CRC Calculation Circuit

# **CRC Calculation Circuit**

The Cyclic Redundancy Check (CRC) calculation circuit detects an error in data blocks. The microcomputer uses a generator polynomial of CRC\_CCITT ( $X^{16} + X^{12} + X^5 + 1$ ) to generate CRC code.

The CRC code is a 16-bit code generated for a block of a given data length in multiples of 8 bits. The CRC code is set in a CRC data register each time one byte of data is transferred to a CRC input register after writing an initial value into the CRC data register. Generation of CRC code for one byte of data is completed in two machine cycles.

Figure 1.138 shows the block diagram of the CRC circuit. Figure 1.139 shows the CRC-related registers. Figure 1.140 shows the calculation example using the CRC calculation circuit



Fig. 1.138. Block diagram of CRC circuit



Fig. 1.139. CRC-related registers



Specifications in this manual are tentative and subject to change

Rev. G CRC Calculation Circuit MITSUBISHI MICROCOMPUTERS

M30222 Group 🥕

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.140. Calculation example using the CRC calculation circuit

#### Programmable I/O Ports

There are 55 programmable I/O ports: P3 to P10 (excluding P5, P83 and P87). Each port can be set independently for input or output using the direction register. A pull-up resistance for each block of 4 ports can be set. P83 is an input-only port and has no built-in pull-up resistance. P70 and P71 do not have pull up resistors.

Figures 1.141 to 1.143 show the programmable I/O ports. Figure 1.144 shows the I/O pins. Each pin functions as a programmable I/O port and as the I/O for the built-in peripheral devices.

To use the pins as the inputs for the built-in peripheral devices, set the direction register of each pin to input mode. When the pins are used as the outputs for the built-in peripheral devices (other than the D-A converter), they function as outputs regardless of the contents of the direction registers. When pins are to be used as the outputs for the D-A converter, do not set the direction registers to output mode. See the descriptions of the respective functions for how to set up the built-in peripheral devices.

#### (1) Direction registers

Figure 1.145 shows the direction registers.

These registers are used to choose the direction of the programmable I/O ports. Each bit in these registers corresponds one for one to each I/O pin.

#### (2) Port registers

Figure 1.146 shows the port registers.

These registers are used to write and read data for input and output to and from an external device. A port register consists of a port latch to hold output data and a circuit to read the status of a pin. Each bit in port registers corresponds one for one to each I/O pin.

#### (3) Pull-up control registers

Figure 1.147 shows the pull-up control registers.

The pull-up control register can be set to apply a pull-up resistance to each block of 4 ports. When ports are set to have a pull-up resistance, the pull-up resistance is connected only when the direction register is set for input.

Under development

Specifications in this manual are tentative and subject to change

Rev. G I/O Ports

# M30222 Group 🥕

MITSUBISHI MICROCOMPUTERS



Fig. 1.141. Programmable I/O ports (1)

development



Specifications in this manual are tentative and subject to change Rev. G I/O Ports



Fig. 1.142. Programmable I/O ports (2)

Under

development

Specifications in this manual are tentative and subject to change

Rev. G I/O Ports

# MITSUBISHI MICROCOMPUTERS M30222 Group 4

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 1.143. Programmable I/O ports (3)



Fig. 1.144. I/O pins

development

#### Specifications in this manual are tentative and subject to change M30222 Group Rev. G I/O Ports SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER







Fig. 1.146. Port register

MITSUBISHI MICROCOMPUTERS M30222 Group



Specifications in this manual are tentative and subject to change Rev. G

I/O Ports

# MITSUBISHI MICROCOMPUTERS M30222 Group



Fig. 1.147. Pull-up register



MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### **Unused Pins**

#### Table 1.56. Example of connections for unused pins

| Pin Name                                                              | Connection                                                                                                                                                            |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ports P3 to P10<br>(excluding P5, P8 <sub>3</sub> , P8 <sub>7</sub> ) | After setting for input mode, enable internal pull-up resistors or connect every pin to Vss cia a resistor. Or, after setitng for output mode, leave these pins open. |
| Xout (Note)                                                           | Open                                                                                                                                                                  |
| NMI                                                                   | Connect to Vcc via pull-up resistor                                                                                                                                   |
| AVcc                                                                  | Connect Vcc                                                                                                                                                           |
| AVss, V <sub>REF</sub>                                                | Connect to Vss                                                                                                                                                        |
| C1, C2                                                                | Open                                                                                                                                                                  |
| VL2, VL3                                                              | Connect to Vcc                                                                                                                                                        |
| VL1                                                                   | Connect to Vss                                                                                                                                                        |
| CNVss                                                                 | Connect to Vss via pull-up resistor                                                                                                                                   |
| COM <sub>0</sub> to COM <sub>3</sub>                                  | Open                                                                                                                                                                  |
| SEG <sub>0</sub> to SEG <sub>23</sub>                                 | Open                                                                                                                                                                  |

Note: With external clock input to Xin pin.



Fig. 1.148. Example of connections for unused pins



# 

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### **Electrical Characteristics**

#### Table 1.57. Absolute maximum ratings

| Symbol |                       | Parameter                                                                                                                                                                                                                    | Condition           | Rated Value       | Unit |
|--------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------|------|
| Vcc    | Supply voltage        |                                                                                                                                                                                                                              | Vcc=AVcc            | -0.3 to 6.5       | V    |
| AVcc   | Analog supply voltage |                                                                                                                                                                                                                              | Vcc=AVcc            | -0.3 to 6.5       | V    |
| VI     | Input voltage         | $\label{eq:response} \hline \hline RESET, , P3_0 to P3_7, P4_0 to P4_7, \\ P6_0 to P6_7, P7_2 to P7_7, P8_0 to P8_6, \\ P9_0 to P9_7, P10_0 to P10_7, Vref, \\ Xin, CNVss (mask ROM version) \\ \hline \hline \end{tabular}$ |                     | -0.3 to Vcc + 0.3 | V    |
|        |                       | VL1                                                                                                                                                                                                                          |                     | -0.3 to VL2       | V    |
|        |                       | VL2                                                                                                                                                                                                                          |                     | VL1 to VL3        | V    |
|        |                       | VL3                                                                                                                                                                                                                          |                     | VL2 to 6.5        | V    |
|        |                       | P7 <sub>0</sub> , P7 <sub>1</sub> , C1, C2, CNVss (flash memory version)                                                                                                                                                     |                     | -0.3 to 6.5       | V    |
| Vo     | Output voltage        | P6 <sub>0</sub> to P6 <sub>7</sub> , P7 <sub>2</sub> to P7 <sub>7</sub> , P8 <sub>0</sub> to P8 <sub>2</sub> ,<br>P8 <sub>4</sub> to P8 <sub>6</sub> , P9 <sub>0</sub> to P9 <sub>7</sub> , Xout,                            |                     | -0.3 to Vcc + 0.3 | V    |
|        |                       | $P3_0$ to $P3_7$ , $P4_0$ to $P4_7$                                                                                                                                                                                          | When output port    | -0.3 to Vcc       | V    |
|        |                       |                                                                                                                                                                                                                              | When segment output | -0.3 to VL3       | V    |
|        |                       | P7 <sub>0</sub> , P7 <sub>1,</sub> CNVss (mask ROM version)                                                                                                                                                                  |                     | -0.3 to 6.5       | V    |
| Pd     | Power dissipatio      | n                                                                                                                                                                                                                            | Ta=25°C             | 300               | mW   |
| Topr   | Operating ambie       | ent temperature                                                                                                                                                                                                              |                     | -40 to 85         | °C   |
| Tstg   | Storage temperature   |                                                                                                                                                                                                                              |                     | -65 to 150        | °C   |

# <sup>nge</sup> M30222 Group

MITSUBISHI MICROCOMPUTERS

# Table 1.58. Recommended operating conditions (referrenced to Vcc = 2.7 to 5.5V at Ta = -20 to $85^{\circ}$ C or - 40 to $85^{\circ}$ C (Note 3) unless othewise specified)

| Symbol                                |                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                            |                 |   |        |         |        |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---|--------|---------|--------|
|                                       |                                                                                                                                                                                                                                                                                                                  | Parameter                                                                                                                                                                                                                                                                                                  |                 |   | Тур.   | Max     | - Unit |
| Vcc                                   | Supply voltage                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                            |                 |   | 5.0    | 5.5     | V      |
| AVcc                                  | Analog supply voltage                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                            |                 |   | Vcc    |         | V      |
| Vss                                   | Supply voltage                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                            |                 |   | 0      |         | V      |
| Avss                                  | Analog supply voltage                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                            |                 |   | 0      |         | V      |
| V <sub>IH</sub> High Input<br>voltage | Xin, $\overline{\text{RESET}}$ , CNVss, BYTE, P3 <sub>1</sub> to P3 <sub>7</sub> , P4 <sub>0</sub> to P4 <sub>7</sub> , P6 <sub>0</sub> to P6 <sub>7</sub> , P7 <sub>0</sub> to P7 <sub>7</sub> , P8 <sub>0</sub> to P8 <sub>6</sub> , P9 <sub>0</sub> to P9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub> |                                                                                                                                                                                                                                                                                                            |                 |   | Vcc    | V       |        |
|                                       | P70, P71                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                            |                 |   | 6.5    | V       |        |
| V <sub>IL</sub>                       | Low input<br>voltage                                                                                                                                                                                                                                                                                             | Xin, $\overline{\text{RESET}}$ , CNVss, P3 <sub>0</sub> to P3 <sub>7</sub> , P4 <sub>0</sub> to P4 <sub>7</sub> , P6 <sub>0</sub> to P6 <sub>7</sub> ,P7 <sub>0</sub> to P7 <sub>7</sub> , P8 <sub>0</sub> to P8 <sub>6</sub> , P9 <sub>0</sub> to P9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub>  |                 |   |        | 0.2 Vcc | V      |
| I <sub>OH</sub><br>(peak)             | High peak<br>output current (Note 2)                                                                                                                                                                                                                                                                             | P3 <sub>0</sub> to P3 <sub>7</sub> , P4 <sub>0</sub> to P4 <sub>7</sub> , P6 <sub>0</sub> to P6 <sub>7</sub> , P7 <sub>2</sub> to P7 <sub>7</sub> , P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub> to P8 <sub>6</sub> , P9 <sub>0</sub> to P9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub>    |                 |   |        | -10.0   | mA     |
| I <sub>OH</sub><br>(avg)              | High average<br>output current (Note 1)                                                                                                                                                                                                                                                                          | P3 <sub>0</sub> to P3 <sub>7</sub> , P4 <sub>0</sub> to P4 <sub>7</sub> , P6 <sub>0</sub> to P6 <sub>7</sub> , P7 <sub>2</sub> to P7 <sub>7</sub> , P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub><br>to P8 <sub>6</sub> , P9 <sub>0</sub> to P9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub> |                 |   |        | -5.0    | mA     |
| I <sub>OL</sub><br>(peak)             | Low peak output<br>current (Note 2)                                                                                                                                                                                                                                                                              | P3 <sub>0</sub> to P3 <sub>7</sub> , P4 <sub>0</sub> to P4 <sub>7</sub> , P6 <sub>0</sub> to P6 <sub>7</sub> , P7 <sub>2</sub> to P7 <sub>7</sub> , P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub> to P8 <sub>6</sub> , P9 <sub>0</sub> to P9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub>    |                 |   |        | 10.0    | mA     |
| I <sub>OL</sub><br>(avg)              | Low average output current (Note 1)                                                                                                                                                                                                                                                                              | P3 <sub>0</sub> to P3 <sub>7</sub> , P4 <sub>0</sub> to P4 <sub>7</sub> , P6 <sub>0</sub> to P6 <sub>7</sub> , P7 <sub>2</sub> to P7 <sub>7</sub> , P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub> to P8 <sub>6</sub> , P9 <sub>0</sub> to P9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub>    |                 |   |        | 5.0     | mA     |
|                                       |                                                                                                                                                                                                                                                                                                                  | No wait                                                                                                                                                                                                                                                                                                    | Vcc=TBD to 5.5V | 0 |        | 16      | MHz    |
| oscilla                               |                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                            | Vcc=2.7V to TBD | 0 |        | TBD     | MHz    |
|                                       | Main clock input<br>oscillation frequency                                                                                                                                                                                                                                                                        | With Wait                                                                                                                                                                                                                                                                                                  | Vcc=TBD to 5.5V | 0 |        | 16      | MHz    |
|                                       | (Note 3)                                                                                                                                                                                                                                                                                                         | vvitri vvait                                                                                                                                                                                                                                                                                               | Vcc=2.7V to TBD | 0 |        | TBD     | MHz    |
| f(Xcin)                               | Subclock oscillation frequency                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                            |                 |   | 32.768 | 50      | KHz    |

Note 1: The average output current is the mean value within 100ms.

Note 2: The total IOL (peak) and IOH (peak) fo ports P3, P4, P6, P7, P8₀ to P8₂, P8₄ to P8₆, P9 and P10 must be 80 mA max.

Note 3: Relationship between main clock oscillation frequency and supply voltage.



20.0

|                                     | Deressets                 |                                                                                                                                                                                                                                                                                                                                                          | Measuring condition                                                                                                                                        |                            | Standard                                                     |      |      |       |                  |
|-------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------|------|------|-------|------------------|
| Symbol                              |                           | Parameter                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                            |                            | Min                                                          | Тур. | Max  | Uni   |                  |
| V <sub>OH</sub>                     | High<br>output<br>voltage |                                                                                                                                                                                                                                                                                                                                                          | to P4 <sub>7</sub> , P6 <sub>0</sub> to<br>P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub><br>9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub>   | I <sub>OH</sub> =-5mA      |                                                              | 3.0  |      |       | V                |
| V <sub>OH</sub>                     | High<br>output<br>voltage |                                                                                                                                                                                                                                                                                                                                                          | to P4 <sub>7</sub> , P6 <sub>0</sub> to<br>P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub><br>9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub>   | I <sub>OH</sub> =-200µА    | I <sub>OH</sub> =-200μΑ                                      |      |      |       | V                |
| V <sub>OH</sub>                     | High out-<br>put          | n out- Xout High power                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                            | I <sub>OH</sub> =-1mA      |                                                              | 3.0  |      |       | V                |
|                                     | voltage                   |                                                                                                                                                                                                                                                                                                                                                          | Low power                                                                                                                                                  | I <sub>OH</sub> =-0.5mA    |                                                              | 3.0  |      |       | v                |
|                                     | High<br>output            | Xcout                                                                                                                                                                                                                                                                                                                                                    | High power                                                                                                                                                 | With no load applied       |                                                              |      | 3.0  |       | v                |
|                                     | voltage                   |                                                                                                                                                                                                                                                                                                                                                          | Low power                                                                                                                                                  | With no load applied       | With no load applied                                         |      | 1.6  |       | V                |
| V <sub>OL</sub>                     | Low<br>output<br>voltage  |                                                                                                                                                                                                                                                                                                                                                          | to P4 <sub>7</sub> , P6 <sub>0</sub> to<br>, P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub><br>9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub> | I <sub>OL</sub> =-5mA      |                                                              |      |      | 2.0   | V                |
| V <sub>OL</sub>                     | Low<br>output<br>voltage  |                                                                                                                                                                                                                                                                                                                                                          | to P4 <sub>7</sub> , P6 <sub>0</sub> to<br>, P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub><br>9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub> | I <sub>OL</sub> =-200µА    | I <sub>OL</sub> =-200μA                                      |      |      | 0.45  | V                |
| V <sub>OL</sub>                     | Low<br>output             | Xout                                                                                                                                                                                                                                                                                                                                                     | High power                                                                                                                                                 | I <sub>OL</sub> =-1mA      |                                                              |      |      | 2.0   | v                |
|                                     | voltage                   |                                                                                                                                                                                                                                                                                                                                                          | Low power                                                                                                                                                  | I <sub>OL</sub> =-0.5mA    |                                                              |      |      | 2.0   | v                |
|                                     | Low<br>output             | Xcout                                                                                                                                                                                                                                                                                                                                                    | High power                                                                                                                                                 | With no load applied       | With no load applied                                         |      | 0    |       | v                |
|                                     | voltage                   |                                                                                                                                                                                                                                                                                                                                                          | Low power                                                                                                                                                  | With no load applied       |                                                              |      | 0    |       | v                |
| V <sub>T</sub> + - V <sub>T</sub> - | Hysteresis                | TA0in to TA4in,<br>INT0 to INT5, AI<br>CTS1, C <u>LK0, CI</u><br>TA4out, NMI, KI                                                                                                                                                                                                                                                                         | D <sub>TRG</sub> , CTS0,<br>LK1, TA2out to                                                                                                                 |                            |                                                              | 0.2  |      | 0.8   | V                |
| $V_T$ + - $V_T$ -                   | Hysteresis                | RESET                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                            |                            |                                                              | 0.2  |      | 1.8   | v                |
| I <sub>IH</sub>                     | High input<br>current     | $\begin{array}{l} \text{Xin,} \overline{\text{RESET}}, \ \text{CNVss}, \text{P3}_0 \text{ to} \\ \text{P3}_7, \text{P4}_0 \text{ to} \text{P4}_7, \text{P6}_0 \text{ to} \text{P6}_7, \text{P7}_0 \\ \text{to} \text{P7}_7, \text{P8}_0 \text{ to} \text{P8}_6, \text{P9}_0 \text{ to} \text{P9}_7, \\ \text{P10}_0 \text{ to} \text{P10}_7 \end{array}$ |                                                                                                                                                            | V <sub>I</sub> =5V         |                                                              |      |      | 5.0   | μA               |
| IIL                                 | Low input<br>current      | Xin, $\overline{\text{RESET}}$ , CI<br>P3 <sub>7</sub> , P4 <sub>0</sub> to P4 <sub>7</sub> ,<br>to P7 <sub>7</sub> , P8 <sub>0</sub> to P<br>P10 <sub>0</sub> to P10 <sub>7</sub>                                                                                                                                                                       | P60 to P67, P70                                                                                                                                            | V <sub>I</sub> =0          |                                                              |      |      | -5.0  | μA               |
| R <sub>PULLUP</sub>                 | Pull-up<br>resistance     |                                                                                                                                                                                                                                                                                                                                                          | to P4 <sub>7</sub> , P6 <sub>0</sub> to<br>, P8 <sub>0</sub> to P8 <sub>2</sub> , P8 <sub>4</sub><br>9 <sub>7</sub> , P10 <sub>0</sub> to P10 <sub>7</sub> | V <sub>i</sub> =0V         |                                                              | 30.0 | 50.0 | 167.0 | kΩ               |
| R <sub>f(Xin)</sub>                 | Feedback re               | sistance                                                                                                                                                                                                                                                                                                                                                 | Xin                                                                                                                                                        |                            |                                                              |      | 1.0  |       | M                |
| R <sub>f(Xcin)</sub>                | Feedback re               | sistence                                                                                                                                                                                                                                                                                                                                                 | Xcin                                                                                                                                                       |                            |                                                              |      | 6.0  |       | MC               |
| V <sub>RAM</sub>                    | RAM retention             | on voltage                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                            | When clock is stopped      |                                                              | 2.0  |      |       | v                |
| lcc                                 |                           |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                            | Mask ROM versions          | f(Xin) =16 MHz<br>Square wave, no<br>division                |      | 30.0 | 50.0  | m/               |
|                                     | Power supply current      |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                            | Flash memory 5V<br>version | f(Xin) =16 MHz<br>Square wave, no<br>division                |      | 35.0 | 50.0  | m/               |
|                                     |                           |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                            | Mask ROM versions          | f(Xcin) =32 kHz<br>Square wave                               |      | 90.0 |       | μA               |
|                                     |                           |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                            | Flash memory 5V<br>version | f(Xcin) =32 kHz<br>Square wave                               |      | 8.0  |       | m/               |
|                                     |                           |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                            |                            | f(Xcin) =32 kHz<br>When a WAIT<br>instruction is<br>executed |      | 4.0  |       | μA               |
|                                     |                           |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                            |                            | Ta =25 <sup>0</sup> C<br>when clock is<br>stopped            |      |      | 1.0   | μА               |
|                                     |                           |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                            |                            |                                                              | 1    | I    |       | t <sup>μ,μ</sup> |

#### Table 1.59. Electrical characteristics (referenced to Vcc = 5V, Vss = 0V at Ta = 25°C, f(Xin) = 16MHz unless otherwise specified.

Ta = 85<sup>0</sup>C when clock is stopped

# Table 1.60. A-D conversion characterisitics (referenced to Vcc = AVcc + Vref = 5V, Vss = AVss = 0V at Ta = 25°C, f(Xin) = 16MHz unless otherwise specified)

| Cumhal              | Parameter            |                                          | Magguring Condition |                                                              | Standard |      |      | Linit |
|---------------------|----------------------|------------------------------------------|---------------------|--------------------------------------------------------------|----------|------|------|-------|
| Symbol              |                      | Parameter                                | Measurir            | Measuring Condition                                          |          | Тур. | Max. | Unit  |
| _                   | Resolution           |                                          | Vref = Vcc          |                                                              |          |      | 10   | Bits  |
| _                   | Absolute<br>Accuracy | Sample & Hold function not available     | Vref = Vcc = 5V     | Vref = Vcc = 5V                                              |          |      | +/-3 | LSB   |
|                     |                      | Sample & Hold function                   | Vref = Vcc = 5V     | AN <sub>0</sub> to AN <sub>7</sub> input                     |          |      | +/-3 | LSB   |
|                     |                      | available (10 bit)                       |                     | ANEX0, ANEX1<br>input, external<br>op-amp<br>connection mode |          |      | +/-7 | LSB   |
|                     |                      | Sample & Hold function available (8 bit) | Vref = Vcc = 5V     |                                                              |          |      | +/-2 | LSB   |
| R <sub>LADDER</sub> | Ladder resi          | stence                                   | Vref = Vcc          |                                                              | 10       |      | 40   | kΩ    |
| t <sub>CONV</sub>   | Conversion           | time (10 bit)                            |                     |                                                              | 3.3      |      |      | μs    |
| t <sub>CONV</sub>   | Converstior          | n time (8 bit)                           |                     |                                                              | 2.8      |      |      | μs    |
| t <sub>SAMP</sub>   | Sampling ti          | me                                       |                     |                                                              | 0.3      |      |      | μs    |
| Vref                | Reference            | voltage                                  |                     |                                                              | 2        |      | Vcc  | V     |
| V <sub>IA</sub>     | Analog inpu          | it voltage                               |                     |                                                              | 0        |      | Vref | V     |

# Table 1.61. D-A conversion characteristics (referenced to Vcc = 5V, Vss = AVss = 0V, Vref = 5V at Ta = 25°C, f(Xin) = 16MHz unless otherwise specified)

| Symbol            | Parameter                            | Measuring<br>Condition | Standard |      |      | l locit |
|-------------------|--------------------------------------|------------------------|----------|------|------|---------|
|                   |                                      |                        | Min.     | Тур. | Max. | Unit    |
| _                 | Resolution                           |                        |          |      | 8    | Bits    |
| -                 | Absolute Accuracy                    |                        |          |      | 1.0  | %       |
| t <sub>SU</sub>   | Settling time                        |                        |          |      | 3    | μs      |
| R <sub>O</sub>    | Output resistance                    |                        | 4        | 10   | 20   | kΩ      |
| I <sub>Vref</sub> | Reference power supply input current | (Note)                 |          |      | 1.5  | mA      |

Note: This applies when using one D-A converter, with the D-A register. The unused D-A converter is set to 00<sub>16</sub>.

The A-D converter s ladder resistance is not included.

When the Vref is disconnected at the A-D control register, IVref is sent.



#### Timing requirements (referenced to Vcc = 5V, Vss = 0V at Ta = 25° C unless otherwise stated)

#### Table 1.62 External clock input

| Symbol             | Parameter                             | Stan | Unit |      |
|--------------------|---------------------------------------|------|------|------|
|                    |                                       | Min. | Max. | Unit |
| t <sub>C</sub>     | External clock input cycle time       | 62.5 |      | ns   |
| t <sub>W</sub> (H) | External clock input HIGH pulse width | 25   |      | ns   |
| t <sub>W</sub> (L) | External clock input LOW pulse width  | 25   |      | ns   |
| t <sub>r</sub>     | External clock rise time              |      | 15   | ns   |
| t <sub>f</sub>     | External clock fall time              |      | 15   | ns   |

#### Table 1.63. Timer A input (counter input in event counter mode)

| Symbol               | Parameter                    | Standard |      | Linit |
|----------------------|------------------------------|----------|------|-------|
| Symbol               |                              | Min.     | Max. | Unit  |
| t <sub>C</sub> (TA)  | TAilN input cycle time       | 100      |      | ns    |
| t <sub>W</sub> (TAH) | TAiIN input HIGH pulse width | 40       |      | ns    |
| t <sub>W</sub> (TAL) | TAilN input LOW pulse width  | 40       |      | ns    |

#### Table 1.64. Timer A input (gating input in timer mode)

| Symbol               | Parameter                    | Standard |      | Unit |
|----------------------|------------------------------|----------|------|------|
| Symbol               |                              | Min.     | Max. | Unit |
| t <sub>C</sub> (TA)  | TAilN input cycle time       | 400      |      | ns   |
| t <sub>W</sub> (TAH) | TAilN input HIGH pulse width | 200      |      | ns   |
| t <sub>W</sub> (TAL) | TAilN input LOW pulse width  | 200      |      | ns   |

#### Table 1.65. Timer A input (external trigger input in one-shot timer mode)

| Symbol               | Parameter                    |      | Standard |      |
|----------------------|------------------------------|------|----------|------|
| Symbol               | Falameter                    | Min. | Max.     | Unit |
| t <sub>C</sub> (TA)  | TAilN input cycle time       | 200  |          | ns   |
| t <sub>W</sub> (TAH) | TAiIN input HIGH pulse width | 100  |          | ns   |
| t <sub>W</sub> (TAL) | TAilN input LOW pulse width  | 100  |          | ns   |

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Table 1.66. Timer A input (external trigger input in pulse width modulation mode)

| Sumbol               | Decomptor                    | Stan | Unit |      |
|----------------------|------------------------------|------|------|------|
| Symbol               | Parameter                    |      |      | Max. |
| t <sub>W</sub> (TAH) | TAilN input HIGH pulse width | 100  |      | ns   |
| t <sub>W</sub> (TAL) | TAilN input LOW pulse width  | 100  |      | ns   |

#### Table 1.67. Timer A input (up/down input in event counter mode)

| Symbol                   | Parameter                     | Standard |      | Unit |
|--------------------------|-------------------------------|----------|------|------|
| Symbol                   | Falameter                     |          | Max. | Unit |
| t <sub>C</sub> (UP)      | TAiOUT input cycle time       | 2000     |      | ns   |
| t <sub>W</sub> (UPH)     | TAiOUT input HIGH pulse width | 1000     |      | ns   |
| t <sub>W</sub> (UPL)     | TAiOUT input LOW pulse width  | 1000     |      | ns   |
| t <sub>SU</sub> (UP-TIN) | TAiOUT input setup time       | 400      |      | ns   |
| t <sub>h</sub> (TIN-UP)  | TAiOUT input hold time        | 400      |      | ns   |

## Table 1.68. Timer B input (counter input in event counter mode)

| Cumbal               | Denseter                                             | Stan | 11-14 |      |
|----------------------|------------------------------------------------------|------|-------|------|
| Symbol               | Parameter                                            |      | Max.  | Unit |
| t <sub>C</sub> (TB)  | TBilN input cycle time (counted on one edge)         | 100  |       | ns   |
| t <sub>W</sub> (TBH) | TBiIN input HIGH pulse width (counted on one edge)   | 40   |       | ns   |
| t <sub>W</sub> (TBL) | TBiIN input LOW pulse width (counted on one edge)    | 40   |       | ns   |
| t <sub>C</sub> (TB)  | TBilN input cycle time (counted on both edges)       | 200  |       | ns   |
| t <sub>W</sub> (TBH) | TBiIN input HIGH pulse width (counted on both edges) | 80   |       | ns   |
| t <sub>W</sub> (TBL) | TBiIN input HIGH pulse width (counted on both edges) | 80   |       | ns   |

#### Table 1.69. Timer B input (pulse period measurement mode)

| Symbol               | Parameter                    |      | Standard |      |
|----------------------|------------------------------|------|----------|------|
| Symbol               | Falaneter                    | Min. | Max.     | Unit |
| t <sub>C</sub> (TB)  | TBilN input cycle time       | 400  |          | ns   |
| t <sub>W</sub> (TBH) | TBilN input HIGH pulse width | 200  |          | ns   |
| t <sub>W</sub> (TBL) | TBiIN input LOW pulse width  | 200  |          | ns   |

#### Timing requirements (referenced to Vcc = 5V, Vss = 0V at Ta = 25° C unless otherwise stated)

#### Table 1.70. Timer B input (pulse width measurement mode)

| Symbol               | Parameter                    | Stan | Unit |      |
|----------------------|------------------------------|------|------|------|
| Symbol               |                              | Min. | Max. | Unit |
| t <sub>C</sub> (TB)  | TBilN input cycle time       | 400  |      | ns   |
| t <sub>W</sub> (TBH) | TBiIN input HIGH pulse width | 200  |      | ns   |
| t <sub>W</sub> (TBL) | TBiIN input LOW pulse width  | 200  |      | ns   |

#### Table 1.71. A-D trigger input

| Symbol               | Parameter                    | Stan | Unit |      |
|----------------------|------------------------------|------|------|------|
| Symbol               |                              | Min. | Max. | Unit |
| t <sub>C</sub> (TB)  | TBilN input cycle time       | 400  |      | ns   |
| t <sub>W</sub> (TBH) | TBilN input HIGH pulse width | 200  |      | ns   |
| t <sub>W</sub> (TBL) | TBiIN input LOW pulse width  | 200  |      | ns   |

#### Table 1.72 Serial I/O

| Symbol                | Parameter                   | Stan | Unit |      |
|-----------------------|-----------------------------|------|------|------|
| Symbol                | Falameter                   | Min. | Max. | Unit |
| t <sub>C</sub> (CK)   | CLKi input cycle time       | 200  |      | ns   |
| t <sub>W</sub> (CKH)  | CLKi input HIGH pulse width | 100  |      | ns   |
| t <sub>W</sub> (CKL)  | CLKi input LOW pulse width  | 100  |      | ns   |
| t <sub>d</sub> (C-Q)  | TxDi output delay time      |      | 80   | ns   |
| t <sub>h</sub> (D-C)  | TxDi hold time              | 0    |      | ns   |
| t <sub>SU</sub> (D-C) | RxDi input setup time       | 30   |      | ns   |
| t <sub>h</sub> (C-D)  | RxDi input hold time        | 90   |      | ns   |

#### Table 1.73. External interrupt INTi inputs

| Symbol               | Parameter                   | Stan | Unit |      |
|----------------------|-----------------------------|------|------|------|
| Symbol               | Falanielei                  | Min. | Max. | Onic |
| t <sub>W</sub> (INH) | INTi input HIGH pulse width | 250  |      | ns   |
| t <sub>W</sub> (INL) | INTi input LOW pulse width  | 250  |      | ns   |

# Flash Memory

The M30222 (flash memory version) has an internal new DINOR (Divided bit line NOR) flash memory that can be rewritten with a single power source. Three flash memory modes are available that read, program, and erase: parallel I/O and standard serial I/O modes that flash memory manipulates using a programmer, and a CPU rewrite mode that flash memory can manipulate using the Central Processing Unit (CPU). Each mode is detailed in the following pages.

The flash memory is divided into several block as shown in Figure 1.149 so that memory can be erased one block at a time. Each block has a lock bit to enable or disable execution of an erase or program operation, allowing data in each block to be protected.

In addition to the ordinary user ROM area to store a microcomputer operation control program, the flash memory has a boot ROM area that is used to store a program to control rewriting in CPU rewrite and standard serial I/O modes. This boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. However, the user can write a rewrite control program in this area that suits the users application system. This boot ROM area can be rewritten in only parallel I/O mode.

## **Outline Performance**

Table 1.74 shows the outline performance of the M30222 (flash memory version).

| Item                        |               | Performance                                             |  |  |
|-----------------------------|---------------|---------------------------------------------------------|--|--|
| Erase/Write voltage         |               | 2.7 to 5.5V                                             |  |  |
| Flash memory operation mo   | de            | Three modes: CPU rewrite, parallel I/O, standard serial |  |  |
| Erase block division        | User ROM area | See Fig. 1.149                                          |  |  |
|                             | Boot ROM area | One division (8 Kbytes) (Note)                          |  |  |
| Program method              |               | uses word units                                         |  |  |
| Erase method                |               | Collective erase/block erase                            |  |  |
| Program/erase control methe | od            | Program/erase control by software command               |  |  |
| Number of Commands          |               | 8                                                       |  |  |
| Program/erase count         |               | 100                                                     |  |  |
| ROM code protect            |               | Parallel I/O and standard serial modes are supported.   |  |  |

#### Table 1.74. Outline performance

Note: The boot area contains a standard serial I/O control mode control program stored in it when it is shipped from the factory. This area can be erassed and programmed in paralell I/O mode only.



MITSUBISHI MICROCOMPUTERS M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Specifications in this manual are tentative and subject to change Rev. G

Description (Flash Memory Version)

#### 7D000<sub>16</sub> Block 8:4 Kbytes 7E000<sub>16</sub> Boot ROM area: 8 Kbytes 7FFFF<sub>16</sub> 8000016 Reserved BFFFF<sub>16</sub> C0000<sub>16</sub> Block 7:64 Kbytes D0000<sub>16</sub> Block 6:64 Kbytes E0000<sub>16</sub> Block 5 : 64 Kbytes F0000<sub>16</sub> Block 4:32 Kbytes F8000<sub>16</sub> Block 3 : 24 Kbytes FE000<sub>16</sub> User ROM area: Note 1: The boot ROM area can be rewritten in only Block 2: 4 K byte parallel input/output mode. (Access to any FF000<sub>16</sub> other areas is inhibited. Block 1: 4 K byte Note 2: To specify a block, use the maximum address in the block that is an even address. FFFFF<sub>16</sub>

Figure 1.149. Block diagram of flash memory version

MITSUBISHI MICROCOMPUTERS • change M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **CPU Rewrite Mode**

In CPU rewrite mode, the on-chip flash memory can be operated on (read, program, or erase) under control of the Central Processing Unit (CPU). Only the user ROM area shown in Figure 1.149 can be rewritten; the boot ROM area cannot be rewritten. Make sure the program and block erase commands are issued for only the user ROM area and each block area.

The control program for CPU rewrite mode can be stored in either user ROM or boot ROM area. In the CPU rewrite mode, because the flash memory cannot be read from the CPU, the rewrite control program must be transferred to RAM memory before it can be executed.

## **Microcomputer Mode and Boot Mode**

Normal microcomputer mode is entered when the microcomputer is reset with pulling CNVss pin low. In this case, the CPU starts executing the control program in the user ROM area. When the microcomputer is reset and both the CNVss pin and P74 ( $\overline{CE}$ ) pin are pulled high, the CPU starts operating using the control program in the boot ROM area (program start address is C000016, 7D00016). This mode is called the "boot" mode.

The control program for CPU rewrite mode must be written into the user ROM or boot ROM area beforehand. (If the control program is written into the boot ROM area, standard serial I/O mode becomes unusable.) See Figure 1.149 for details about the boot ROM area.

#### **Block Address**

Block addresses refer to the maximum even address of each block. These addresses are used in the block erase command.

# **Outline Performance**

In the CPU rewrite mode, the CPU erases, programs, and reads the internal flash memory as instructed by software commands. This rewrite control program must be transferred to internal RAM before it can be executed.

The CPU rewrite mode is accessed by writing "1" for the CPU rewrite mode select bit (bit 1 in address 034B416). Software commands are accepted once the mode is accessed.

In the CPU rewrite mode, software commands are used to write and read data into even-numbered addresses ("0" for byte address A0) in 16-bit units. Always write 8-bit software comands into even-numbered address. Commands are ignored with odd-numbered addresses.

Use software commands to control program and erase operations. Whether a program or erase operation has terminated normally or in error can be verified by reading the status register. Figure 1.150 shows the flash memory control register.



Specifications in this manual are tentative and subject to change Rev. G **CPU Rewrite Mode (Flash Memory Version)** 



MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



#### Fig. 1.150 Flash memory control registers

Bit 0 is the RY/BY status flag used exclusively to read the operating status of the flash memory. During programming and erase operations, it is "0". Otherwise, it is "1".

Bit 1 is the CPU rewrite mode select bit. When this bit is set to "1", the M30222 accesses the CPU rewrite mode. Software commands are accepted once the mode is accessed. In CPU rewrite mode, the CPU becomes unable to access the internal flash memory directly. Therefore, the control program that sets this bit must be executed out of RAM. To set this bit to "1", it is necessary to write "0" and then write "1" in succession. The bit can be set to "0" by only writing a "0".

Bit 2 is the CPU rewrite mode entry flag. This bit can be read to check whether the CPU rewrite mode has been entered or not.

Bit 3 is the flash memory reset bit used to reset the control circuit of the internal flash memory. This bit is used when exiting CPU rewrite mode and when flash memory access has failed. When the CPU rewrite mode select bit is "1" for this bit resets the control circuit. To release the reset, it is necessary to set this bit to "0". If the control circuit is reset while erasing is in progress, a 5 ms wait is needed so that the flash memory can restore normal operation. Figure 1.151 shows a flowchart for setting/releasing the CPU rewrite mode.

Bit 4 is the flash memory protect bit. The blocks are write protected when this bit is "0". The write protect is disabled when the bit is "1". The MCU must be in CPU rewrite mode for this bit to have any effect. To set this bit to "1", it is necessary to write "0" and then write "1" in succession.



MITSUBISHI MICROCOMPUTERS M30222 Group

Specifications in this manual are tentative and subject to change Rev. G

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

**CPU Rewrite Mode (Flash Memory Version)** 



Figure 1.151. CPU rewrite mode set/reset flowchart

# Precautions on CPU Rewrite Mode

Described below are the precautions to be observed when rewriting the flash memory in CPU rewrite mode.

#### (1) Operation speed

During CPU rewrite mode, set the main clock frequency as shown below using the main clock divide ratio select bit (bit 6 at address 000616 and bits 6 and 7 at address 000716):

5.0 MHz or less when wait bit (bit 7 at address 000516) = 0 (no wait state)

10.0 MHz or less when wait bit (bit 7 at address 000516) = 1 (one wait state)

#### (2) Instruction inhibited against use

The instructions listed below cannot be used during CPU rewrite mode because they refer to the internal data of the flash memory:

UND instruction, INTO instruction, JMPS instruction. JSRS instruction, and BRK instruction

#### (3) Interrupts inhibited against use

The NMI, address match, and watchdog timer interrupts cannot be used during CPU rewrite mode because they refer to the internal data of the flash memory. If interrupts have their vector in the variable vector table, they can be used by transferring the vector into the RAM area.

#### (4) Reset

If the MCU is reset while erasing is in progress, a 5 ms wait is needed so that the flash memory can restore normal operation. Set a 5 ms wait to release the reset operation. Also, when the reset has been released, the program execute start address is automatically set to 07E00016, therefore program so that the execute start address of the boot ROM is 07E00016.



Specifications in this manual are tentative and subject to change Rev. G CPU Rewrite Mode (Flash Memory Version)

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

|                             | Civala       |       | 1st Bus Cycle | е               | 2nd Bus Cycle |             |                 |  |
|-----------------------------|--------------|-------|---------------|-----------------|---------------|-------------|-----------------|--|
| Commands (Note 1)           | Cycle<br>No. | Mode  | Address       | Data<br>(D7:D0) | Mode          | Address     | Data<br>(D7:D0) |  |
| Read                        | 1            | Write | X (Note 5)    | FFh             |               |             |                 |  |
| ID Codes                    | 2            | Write | Х             | 90h             | Read          | IA          | ID              |  |
| Status Regiser Read         | 2            | Write | Х             | 70h             | Read          | Х           | SRD (Note 2)    |  |
| Status Register Clear       | 1            | Write | х             | 50h             |               |             |                 |  |
| Word Program                | 2            | Write | Х             | 40h             | Write         | WA (Note 3) | WD (Note 3)     |  |
| Auto Block Erase            | 2            | Write | Х             | 20h             | Write         | BA (Note 4) | D0h             |  |
| Erase                       | 2            | Write | Х             | 20h             | Write         | Х           | 20h             |  |
| (Erase all unlocked blocks) | 2            | Write | Х             | A7h             | Write         | Х           | D0h             |  |
| Lock Bit Status Read        | 2            | Write | х             | 71h             | Read          | BA (Note 4) | (D6)(Note 6)    |  |
| Lock Bit Program            | 2            | Write | Х             | 77h             | Write         | BA (Note 4) | D0h             |  |

#### Table 1.75. List of software commands (CPU rewrite mode)

Note 1: When a software command is input, the high-order byte of data (D15:D8) is ignored.

Note 2: SRD = Status Register Data

Note 3: WA = Write Address, WD = Write Data (16 bits)

Note 4: BA = Block Address (Enter the maximum address of each block that is an even address)

Note 5: X denotes a given even address in the user ROM.

Note 6: Lock bit output on Data bit 6

#### **Software Commands**

Table 1.75 lists the software commands available with the M30222 (flash memory version). After setting the CPU rewrite mode select bit to 1, write a software command to specify an erase or program operation. Note that when entering a software command, the upper byte (D8 to D15) is ignored. The content of each software command is explained below.

#### Read Array Command (FF16)

The read array mode is entered by writing the command code "FF16" in the first bus cycle. When an even address to be read is input in one of the bus cycles that follow, the content of the specified address is read out at the data bus (D0 –D15), 16 bits at a time. The read array mode is retained intact until another command is written.

#### **Read Status Register Command (7016)**

When the command code "7016" is written in the first bus cycle, the content of the status register is read out at the data bus (D0-D7) by a read in the second bus cycle.

The status register is explained in the next section.

#### **Clear Status Register Command (5016)**

This command is used to clear the error bits of the status register after they have been set. These bits indicate that operation has ended in an error. To use this command, write the command code "5016" in the first bus cycle.

MITSUBISHI MICROCOMPUTERS Mange M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## Program Command (4016)

Program operation starts when the command code "4016" is written in the first bus cycle. Then, if the address and data to program are written in the second bus cycle, program operation (data programming and verification) will start.

Whether the write operation is completed can be confirmed by reading the status register or the RY/BY status flag. When the program starts, the read status register mode is accessed automatically and the content of the status register is read into the data bus (Do–D7). The status register bit 7 (SR7) is set to 0 at the same time the write operation starts and is returned to 1 upon completion of the write operation. In this case, the read status register mode remains active until the Read Array command (FF16) is written.

The RY/BY status flag is 0 during write operation and 1 when the write operation is completed as is the status register bit 7. At program end, program results can be checked by reading the status register. Figure 1.152 shows an example of a program flowchart.



Fig. 1.152. Program flowchart

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Erase All Command (2016/2016) (Erases all blocks regardless of lock status)

By writing the command code "2016" in the first bus cycle and the confirmation command code "2016" in the second bus cycle that follows, the system starts erase all blocks (erase and erase verify). Whether the erase all blocks command is terminated can be confirmed by reading the status register or the RY/BY status flag. When the erase all blocks operation starts, the read status register mode is accessed automatically and the content of the status register can be read out. The status register bit 7 (SR7) is set to "0" at the same time the erase operation starts and is returned to "1" upon completion. The read status register mode remains active until the read array command (FF16) is written. The Boot Block area is not affected by this command.

The RY/BY status flag is "0" during erase operation and "1" when the erase operation is completed as is the status register bit 7.

At erase all blocks end, erase results can be checked by reading the status register. For details, refer to the section where the status register is detailed.

#### Block Erase Command (2016/D016)

By writing the command code "2016" in the first bus cycle and the confirmation command code "D016" in the second bus cycle that follows the block address of a flash memory block, the system initiates a block erase (erase and erase verify) operation.

Whether the block erase operation is completed can be confirmed by reading the status register or the RY/BY status flag. At the same time the block erase operation starts, the read status register mode is automatically entered, so the content of the status register can be read out. The status register bit 7 (SR7) is set to "0" at the same time the clock erase operation starts and is returned to "1" upon completion of the block erase operation. In this case, the read status register mode remains active until the Read Array command (FF16).

The RY/BY status flag is "0" during block erase operation and "1" when the block erase operation is completed as is the status register bit 7. After the block erase operation is completed, the status register can be read out to know the result of the block erase operation. For details, refer to the section where the status register is detailed.



Specifications in this manual are tentative and subject to change Rev. G CPU Rewrite Mode (Flash Memory Version)

ge M30222 Group

MITSUBISHI MICROCOMPUTERS



#### Fig. 1.153. Erase flowchart

#### Erase All Unlocked Blocks Command (A716/D016)

By writing the command code "A716" in the first bus cycle and the confirmation command code "D016" in the second bus cycle that follows, the system starts erase all unlocked blocks (erase and erase verify). Whether the erase all unlocked blocks command is terminated can be confirmed by reading the status register or the RY/BY status flag. When the erase all unlocked blocks operation starts, the read status register mode is accessed automatically and the content of the status register can be read out. The status register bit 7 (SR7) is set to "0" at the same time the erase operation starts and is returned to "1" upon completion of the erase operation. The read status register mode remains active until the Read Array command (FF16) is written. The RY/BY status flag is "0" during erase operation and "1" when the erase operation is completed as is the status register bit 7.

At erase all blocks end, erase results can be checked by reading the status register. For details, refer to the section where the status register is detailed. Figure 1.153 shows an example of a block erase flowchart.



Specifications in this manual are tentative and subject to change

Rev. G CPU Rewrite Mode (Flash Memory Version) M30222 Group

MITSUBISHI MICROCOMPUTERS



Fig. 1.154. Lock Bit Program Flowchart

#### Lock Bit Program Command (7716/D016)

This command is available only when the lock bit is enabled. For CPU rewrite mode bit 4 must be a "1". In parallel mode WPB must be a "0". By writing the command code ("7716") in the first bus cycle and the confirmation code ("D016") and block address in the second cycle the lock bit can be programmed for the block specified. The lock bit protects the block against erase during the erase all unlocked blocks command. The status of the lock bit can be read by issuing the Lock bit status read command.

Figure 1.154 is an example of a lockbit program flowchart.



Specifications in this manual are tentative and subject to change Rev. G CPU Rewrite Mode (Flash Memory Version)

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

M30222 Group

MITSUBISHI MICROCOMPUTERS



Fig. 1.155. Lockbit Status Read Flowchart

# Lock Bit Status Read Command (7116)

This command is available only when the lock bit is enabled. For CPU rewrite mode bit 4 must be a "1". In parallel mode WPB must be a "0". By writing the command code ("7116") in the first bus cycle and reading the Block address and data bit 6 in the second cycle, the value of the lock bit for that block address can be read. A "0" means that the block is locked. A "1" means that the block is unlocked.

Figure 1.155 is an example of a lockbit status read flowchart.



## Data Protect Function (Block Lock)

Each block in Figure 1.156 has a nonvolatile lock bit to specify that the block be protected (locked) against erase or write. The lock bit program command is used to set the lock bit to 0 (locked). The lock bit of against each block can be read out using the read lock bit status command.

Whether block lock is enabled or disabled is determined by the status of the lock bit and how the flash memory control register 0's lock bit disable bit is used.

(1) When the lock bit disable bit = 0, a specified block can be locked or unlocked by the lock bit status (lock bit data). Blocks whose lock bit data = 0 are locked, so they are disabled against erase/write. On the other hand, the blocks where the lock bit data =1 are not locked, they're enabled for erase/write.

(2) When the lock bit disable bit =1, all blocks are unlocked regardless of the lock bit data, so they are enabled for erase/write. In this case, the lock bit data, that is 0 (locked), is set to 1 (unlocked) after erase, so that the lock bit lock is removed.



Fig. 1.156. Block diagram of user area

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **Status Register**

The status register shows the operating state of the flash memory and whether erase operations and programs ended successfully or in error. It can be read in the following ways.

(1) By reading an arbitrary address from the user ROM area after writing the read status register command (7016)

(2) By reading an arbitrary address from the user ROM area in the period from when the program starts or erase operation starts to when the read array command (FF16).

Also, the status register can be cleared by writing the clear status register command (5016). After a reset, the status register is set to "8016".

#### Table 1.76. Definition of each bit in status register

| Each SRD bit | Status name                      | Definition          |                     |  |  |
|--------------|----------------------------------|---------------------|---------------------|--|--|
|              | Status name                      | 1                   | 0                   |  |  |
| SR7 (bit 7)  | Write state machine (WSM) status | Ready               | Busy                |  |  |
| SR6 (bit 6)  | Reserved                         | _                   | -                   |  |  |
| SR5 (bit 5)  | Erase status                     | Terminated in error | Terminated normally |  |  |
| SR4 (bit 4)  | Program status                   | Terminated in error | Terminated normally |  |  |
| SR3 (bit 3)  | Reserved                         | _                   | -                   |  |  |
| SR2 (bit 2)  | Over write back status           | Terminated in error | Terminated normally |  |  |
| SR1 (bit 1)  | Over erase status                | Terminated in error | Terminated normally |  |  |
| SR0 (bit 0)  | Reserved                         | -                   | -                   |  |  |

Each bit in this register is explained below.

#### Sequencer status (SR7)

After power-on, the sequencer status is set to 1 (ready). The sequencer status indicates the operating status of the device. This status bit is set to 0 (busy) during write or erase operation and is set to 1 upon completion of these operations.

#### Erase status (SR5)

The erase status informs the operating status of erase operation to the CPU. When an erase error occurs, it is set to 1. The erase status is reset to 0 when cleared.

#### Program status (SR4)

The program status informs the operating status of write operation to CPU. When a write error occurs, it is set to 1. The program status is reset to 0 when cleared.

When an erase command is in error (which occurs if the command entered after the block erase command (2016) is not the confirmation command (D016), both the program status and erase status (SR5) are set to 1. When the program status or erase status = 1, the following commands entered by the command write are not accepted.

Also, in one of the following cases, both SR4 and SR5 are set to 1 (command sequence error):

(1) When the valid command is not entered correctly

(2) When the data entered in the second bus cycle of lock bit program (7716/D016), block erase (2016/D016), or erase all unlocked blocks (A716/D016) is not the D016 or FF16. However, if FF16 is entered, read array is assumed and the command that has been set up in the first busy cycle is cancelled.

<sup>nge</sup> M30222 Group

MITSUBISHI MICROCOMPUTERS

#### **Over Write Back Status (SR2)**

The over write back status informs the operating status of the write back operation during an erase sequence. When a write back error occurs, SR5 and SR2 are set to "1". The over write back status is reset to "0" when cleared.

#### Over Erase Status (SR1)

The over erase status informs the operating status of the erase operation during an erase sequence. When an erase error occurs, SR5 and SR1 are set to "1". The over erase status is reset to "0" when cleared.

If SR5 or SR4 bits = "1", the program, erase all blocks, and block erase commands are not accepted. Before executing these commands, execute the clear status register command (5016) and clear the status register. Bits SR2 and SR1 give more information on the reason for failure.

Also, if any commands are not correct, both SR5 and SR4 are set to 1.

#### **Full Status Check**

By performing full status check, it is possible to know the execution results of erase and program operations. Figure 1.157 shows a full status check flowchart and the action to be taken when each error occurs.



Fig. 1.157 Full status check flowchart and remedial procedure for errors

#### Functions to Inhibit Rewriting Flash Memory Version

To prevent the contents of the flash memory version from being read out or rewritten easily, the device incorporates a ROM code protect function for use in parallel I/O mode and an ID code check function for use in standard serial I/O mode.

#### **ROM code protect register**

The ROM code protect function prevents reading out or modifying the contents of the flash memory during parallel I/O mode. Figure 1.158 shows the ROM code protect control address (0FFFF16). It is located at the hightest 8 bits of the 32 bit reset vector.

If one of the pair of ROM code protect bits is set to "0", ROM code protect is turned on, so that the contents of the flash memory version are protected against readout and modification. ROM code protect is implemented in two levels. If level 2 is selected, the flash memory is protected even against readout by a shipment inspection LSI tester, etc. When an attempt is made to select both level 1 and level 2, level 2 is selected by default.

If both of the two ROM code protect reset bits are set to "00", ROM code protect is turned off, so that the contents of the flash memory version can be read out or modified. Once ROM code protect is tuned on, the contents of the ROM code protect reset bits cannot be modified in parallel I/O mode. Use the serial I/O or some other mode to rewrite the contents of the ROM code protect reset bits.

| b7 b6 b5 b4 b3 b2 b1 b0                                         | Symbol<br>ROMCF                                            |                                                                                                                              | /hen reset<br>FF16                                                                                                                                                          |
|-----------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                 | Bit symbol                                                 | Bit name                                                                                                                     | Function                                                                                                                                                                    |
|                                                                 | Reserved                                                   | bit                                                                                                                          | Always set this bit to "1"                                                                                                                                                  |
|                                                                 | ROMCP2                                                     | ROM code protect level<br>2 set bit (Note 1, 2)                                                                              | b3 b2<br>00: Protect enabled<br>01: Protect enabled<br>10: Protect enabled<br>11: Protect disabled                                                                          |
|                                                                 | ROMCR                                                      | ROM code protect reset<br>bit (Note 3)                                                                                       | <ul> <li>b5 b4</li> <li>00: Protect removed</li> <li>01: Protect set bit effective</li> <li>10: Protect set bit effective</li> <li>11: Protect set bit effective</li> </ul> |
|                                                                 | ROMCP1                                                     | ROM code protect level<br>1 set bit (Note 1)                                                                                 | b7 b6<br>00: Protect enabled<br>01: Protect enabled<br>10: Protect enabled<br>11: Protect disabled                                                                          |
| readout or<br>Note 2: When ROI<br>inspection<br>Note 3: The ROM | modification<br>M code prote<br>LST tester,<br>code protec | i in parallel input/output mod<br>ect level 2 is turned on, ROI<br>etc., is also inhibited.<br>t reset bits can be used to t | flash memory is protected against<br>le.<br>M code readout by a shipment<br>urn off ROM code protect level 1 and<br>le bits cannot be changed in paralell input/            |

Fig. 1.158. ROM code protect control addrsss

MITSUBISHI MICROCOMPUTERS

# ID Code Check Function

Use this function in standard serial I/O mode. When the contents of the flash memory are not blank, the ID code sent from the peripheral unit is compared with the ID code written in the flash memory to see if they match: If the ID codes do not match, the commands sent from the peripheral unit are not accepted. The ID code consists of 8-bit data, the areas of which, beginning with the first byte, are 0FFFDF16, 0FFFE316, 0FFFEB16, 0FFFEF16, 0FFFF316, 0FFFF716, and 0FFFFB16. Write a program which has had the ID code preset at these addresses to the flash memory.

Figure 1.159 shows the storage location for the code addresses.



Fig. 1.159. Code address storage

# Parallel I/O Mode

The parallel I/O mode inputs and outputs the software commands, addresses and data needed to operate (read, program, erase, etc.) the internal flash memory. Figure 1.160 shows the pin layout for flash paralell mode. Table 1.77 is adescription of pin functions in paralell I/O mode.

Use an exclusive programmer supporting M30222 (flash memory version). Refer to the instruction manual of each programmer make for the detail of use.

# User ROM and Boot ROM Areas

In parallel I/O mode, the user ROM and boot ROM areas shown in Figure 1.149 can be rewritten. Both areas of flash memory can be operated on in the same way.

Program and block erase operations can be performed in the user ROM area. The user ROM area and its blocks are shown in Figure 1.149.

The boot ROM area is 8 Kbytes in size. In parallel I/O mode, it is located at addresses 07E00016 through 07FFF16. Make sure program and block erase operations are always performed within this address range. (Access to any location outside this address range is prohibited.)

In the boot ROM area, an erase block operation is applied to only one 8 Kbyte block. The boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the Mitsubishi factory. Therefore, using the device in standard serial input/output mode, you do not need to write to the boot ROM area.





# MITSUBISHI MICROCOMPUTERS M30222 Group



Fig. 1.160. Pin Connections for Flash Parallel Mode



Specifications in this manual are tentative and subject to change Rev. G Parallel I/O Mode (Flash Memory Version)

# MITSUBISHI MICROCOMPUTERS M30222 Group

| Table 1.77. | Description | of pin function | in parallel I/O mode |
|-------------|-------------|-----------------|----------------------|
|-------------|-------------|-----------------|----------------------|

| Pin Name                           | Signal name         | I/O | Function                                              |
|------------------------------------|---------------------|-----|-------------------------------------------------------|
| Vcc, Vss                           | Power input         | I   | Apply 2.7-5.5 V to Vcc pin and O V to Vss pin         |
| CNVss                              | CNVss               | I   | Connect 0.1 µf capacitor from Vcc to Vss              |
| RESET                              | Reset input         | I   | Connect to Vss                                        |
| Xin/Xout                           | Clock input         | I   | No connection required for parallel flash programming |
| AVcc, AVss                         | Analog power supply | I   | Connect AVss to Vss and AVcc to Vcc                   |
| P3 <sub>0</sub>                    | Address Bit 4       | Ι   | Address Bit 4                                         |
| P3 <sub>1</sub>                    | Address Bit 5       | I   | Address Bit 5                                         |
| P3 <sub>2</sub> to P3 <sub>7</sub> | Input port P3       |     | No connection required for parallel flash programming |
| P4 <sub>0</sub> to P4 <sub>7</sub> | Input port P4       |     | No connection required for parallel flash programming |
| P6 <sub>0</sub>                    | Input port P6       |     | No connection required for parallel flash programming |
| P6 <sub>1</sub>                    | SCLK                | I   | Connect to Vss                                        |
| P6 <sub>2</sub> to P6 <sub>5</sub> | Input port P6       |     | No connection required for parallel flash programming |
| P6 <sub>7</sub>                    | OSC                 | 0   | Flash oscillator                                      |
| P7 <sub>0</sub>                    | RY/BY               | 0   | Ready / Busy signal                                   |
| P7 <sub>1</sub>                    | BYTE                | I   | Byte mode control mode                                |
| P7 <sub>2</sub>                    | BSEL input          | I   | Boot select mode                                      |
| P7 <sub>3</sub>                    | OE input            | I   | Output enable pin                                     |
| P7 <sub>4</sub>                    | CE input            | I   | Chip enable pin                                       |
| P7 <sub>5</sub>                    | WE input            | I   | Write enable pin                                      |
| P7 <sub>6</sub>                    | EXTPULSE            | Ι   | External pulse for test modes                         |
| P7 <sub>7</sub>                    | RP                  | I   | Deep power down pin                                   |
| P8 <sub>0</sub>                    | Address Bit 6       | I   | Address Bit 6                                         |
| P8 <sub>1</sub>                    | Address Bit 7       | I   | Address Bit 7                                         |
| P8 <sub>2</sub>                    | Address Bit 8       | Ι   | Address Bit 8                                         |
| P8 <sub>3</sub>                    | Address Bit 9       | Ι   | Address Bit 9                                         |
| P8 <sub>4</sub>                    | Address Bit 10      | I   | Address Bit 10                                        |
| P8 <sub>5</sub>                    | Address Bit 11      | I   | Address Bit 11                                        |



Specifications in this manual are tentative and subject to change Rev. G Parallel I/O Mode (Flash Memory Version)

MITSUBISHI MICROCOMPUTERS M30222 Group

| Pin Name                             | Signal name      | I/O | Function                                              |
|--------------------------------------|------------------|-----|-------------------------------------------------------|
| P9 <sub>0</sub>                      | Address Bit 12   | Ι   | Address Bit 12                                        |
| P9 <sub>1</sub>                      | Address Bit 13   | I   | Address Bit 13                                        |
| P9 <sub>2</sub>                      | Address Bit 14   | I   | Address Bit 14                                        |
| P9 <sub>4</sub> to P9 <sub>5</sub>   | Input port 9     |     | No connection required for parallel flash programming |
| P9 <sub>7</sub>                      | Input port 9     |     | No connection required for parallel flash programming |
| Vref                                 | A/D Vref voltage | I   | Connect A/D reference voltage to Vcc                  |
| P10 <sub>0</sub> to P10 <sub>7</sub> | Input port P10   |     | Input H, L or leave open                              |
| VL1 to VL3                           | LCD power supply | I   | Connect VL1 to Vss; VL2 and VL3 to Vcc                |
| C1 to C2                             | LCD condenser    |     | Leave open                                            |
| COM0 to COM2                         | COM ports        |     | Leave open                                            |
| COM3                                 | IWP              | I   | Write protect pin                                     |
| SEG0 to SEG15                        | Data Bits 0 - 15 | I/O | Data Bits 0 - 15                                      |
| SEG16                                | Address Bit 16   | I   | Address Bit 16                                        |
| SEG17                                | Address Bit 17   | I   | Address Bit 17                                        |
| SEG18                                | Address Bit 18   | I   | Address Bit 18                                        |
| SEG19                                | Address Bit 19   | I   | Address Bit 19                                        |
| SEG20                                | Address Bit 0    | I   | Address Bit 0                                         |
| SEG21                                | Address Bit 1    | I   | Address Bit 1                                         |
| SEG22                                | Address Bit 2    | I   | Address Bit 2                                         |
| SEG23                                | Address Bit 3    | I   | Address Bit 3                                         |



<sup>99</sup> M30222 Group

MITSUBISHI MICROCOMPUTERS

# Standard serial I/O mode

The standard serial I/O mode inputs and outputs the software commands, addresses and data needed to operate (read, program erase, etc.) the internal flash memory. There are two standard serial I/O modes that require a purpose specific peripheral unit.

- Serial I/O Mode 1 is synchronized
- Serial I/O Mode 2 is as asynchronized

The standard serial I/O mode is different from the parallel I/O mode because it uses the CPU rewrite mode to control flash memory rewrite, rewrite data input and so on. It is started when the reset is released. This is done when the P50 (CE) pins is "H" level, the P55 (EPM) pin "L" level and the CNVss pin "H" level. In an ordinary command mode, the CNVss pin is set to "L" level.

This control program is written in the boot ROM area when the product is shipped from Mitsubishi. Please note that the standard serial I/O mode cannot be used if the boot ROM area is rewritten in parallel I/O mode. In standard serial I/O mode, only the user ROM area (see Figure 1.181) can be rewritten. The boot ROM cannot.

Also, a 7-byte ID code is used. When there is data in the flash memory, commands sent from the peripheral unit are not accepted unless the ID code matches.

Figure 1.161 shows the pin connections for the standard serial I/O mode. Serial data I/O uses UART1 and transfers the data serially in 8-bit units. Standard serial I/O switches between mode 1 and mode 2 according to the level of CLK1 pin when the reset is released.

# Serial I/O Mode 1

To use standard serial I/O mode 1, set the CLK1 pin to "H" level and release the reset. The operation uses the four UART1 pins CLK1, RxD1, TxD1 and RTS1 (BUSY). the CLK1 pin is the transfer clock input pin through which an external transfer clock is input. The TxD1 pin is for CMOS output. the RTS1 (BUSY) pin outputs an "L" level when ready for reception and "H" level when reception starts.

#### Serial I/O Mode 2

To use standard serial I/O mode 2, set the CLK1 pin to "L" level and release the reset. The operation uses the two UART1 pins RxD1 and TxD1.

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# Overview of standard serial I/O mode 1 (clock synchronous)

In standard serial I/O mode 1, software commands, addresses and data are input and output between the MCU and peripheral units (serial programmer, etc.) using 4-wire clock-synchronous serial I/O (UART1). Standard serial I/O mode 1 is engaged by releasing the reset with the P56 (CLK1) pin "H" level.

In reception, software commands, addresses and program data are synchronized with the rise of the transfer clock that is input to the CLK1 pin, and are then input to the MCU via the RxD1 pin. In transmission, the read data and status are synchronized with the fall of the transfer clock, and output from the TxD1 pin.

The TxD1 pin is for CMOS output. Transfer is in 8-bit units LSB first.

When busy, such as during transmission, reception, erasing or program execution the RTS1 (BUSY) pin is "H" level. Accordingly, always start the next transfer after the RTS1 (BUSY) pin is "L" level.

Also, data and status register in memory can be read after inputting software commands. Status, such as the operating state of the flash memory or whether a program or erase operation ended successfully or not, can be checked by reading the status register.



Specifications in this manual are tentative and subject to change Rev. G Serial I/O Mode 1 (Flash Memory Version)





Fig. 1.161. Pin connections for Flash Serial I/O mode



Specifications in this manual are tentative and subject to change Rev. G Serial I/O Mode 1 (Flash Memory Version)

# MITSUBISHI MICROCOMPUTERS



| Table 1.78. Pin connections for serial I/O | ) mode |
|--------------------------------------------|--------|
|--------------------------------------------|--------|

| Pin Name                             | Signal name               | I/O | Function                                                                                                                                                     |  |
|--------------------------------------|---------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Vcc, Vss                             | Power input               | I/O | Apply 2.7 to 5.5 V to Vcc pin and 0 V to the Vss pin                                                                                                         |  |
| CNVss                                | CNVss                     | Ι   | Connect to Vcc                                                                                                                                               |  |
| RESET                                | Reset input               | Ι   | Connect Vss                                                                                                                                                  |  |
| Xin/Xout                             | Clock input               | I   | Connect a ceramic resonator or crystal oscillator between Xin<br>and Xout pins. To input an externally generated clock, input it to<br>Xin and open Xout pin |  |
| AVcc, AVss                           | Analog power supply       | Ι   | Connect AVss to Vss and AVcc to Vcc                                                                                                                          |  |
| P3 <sub>0</sub> to P3 <sub>7</sub>   | Input port P3             | I/O | Input H, L, or leave open                                                                                                                                    |  |
| P4 <sub>0</sub> to P4 <sub>7</sub>   | Input port P4             | I/O | Input H , L , or leave open                                                                                                                                  |  |
| P6 <sub>0</sub>                      | Busy                      | I/O | Standard serial mode 1: Busy signal output pin<br>Standard serial mode 2: Monitors program operation check.                                                  |  |
| P6 <sub>1</sub>                      | SCLK                      | I/O | Standard serial mode 1: Serial clock input pin<br>Standard serial mode 2: Input L                                                                            |  |
| P6 <sub>2</sub>                      | RxD input                 | I/O | Serial data input pin                                                                                                                                        |  |
| P6 <sub>3</sub>                      | TxD output                | I/O | Serial data output pin                                                                                                                                       |  |
| P6 <sub>4</sub> to P6 <sub>7</sub>   | Input port P6             | I/O | Input H, L, or leave open                                                                                                                                    |  |
| P7 <sub>0</sub> to P7 <sub>7</sub>   | Input port P7             | I/O | Input H,L,or leave open                                                                                                                                      |  |
| P8 <sub>0</sub> to P86               | Input port P8             | I/O | Input H, L, or leave open                                                                                                                                    |  |
| P9 <sub>0</sub> to P9 <sub>7</sub>   | Input port P9             | I/O | Input H, L, or leave open                                                                                                                                    |  |
| P10 <sub>0</sub> to P10 <sub>7</sub> | Input port P10            | I/O | Input H,L,or leave open                                                                                                                                      |  |
| Vref                                 | A/D Vref voltage          | Ι   | Input A/D reference voltage                                                                                                                                  |  |
| VL1 to VL3                           | LCD power supply          | I/O | Connect VL1 to Vss; VL2 and VL3 to Vcc when LCD is not used                                                                                                  |  |
| C1 to C2                             | LCD condenser             | I/O | Connect a condenser between C1 and C2 when using LCD voltage multiplier. Leave open when not used.                                                           |  |
| COM0 to COM3                         | COM ports                 | I/O | Leave open                                                                                                                                                   |  |
| VDC                                  | Voltage Down<br>Converter |     | 0.1μF capacitor connect to Vss                                                                                                                               |  |



#### **Software Commands**

Table 1.79 lists software commands. In the standard serial I/O mode 1, erase operations, programs and reading are controlled by transferring software commands via the RxD0 pin. Software commands are explained here below.

|    | Control<br>command            |                  | 2nd<br>byte               | 3rd<br>byte               | 4th<br>byte             | 5th<br>byte               | 6th<br>byte               |                                       | When ID is not verified |
|----|-------------------------------|------------------|---------------------------|---------------------------|-------------------------|---------------------------|---------------------------|---------------------------------------|-------------------------|
| 1  | Page read                     | FF <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | Data<br>output          | Data<br>output            | Data<br>output            | Data output<br>to 259th byte          | Not<br>acceptable       |
| 2  | Page program                  | 41 <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | Data input              | Data<br>input             | Data<br>input             | Data input to<br>259th byte           | Not<br>acceptable       |
| 3  | Block erase                   | 20 <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | D0 <sub>16</sub>        |                           |                           |                                       | Not<br>acceptable       |
| 4  | Erase all<br>unlocked blocks  | A7 <sub>16</sub> | D0 <sub>16</sub>          |                           |                         |                           |                           |                                       | Not<br>acceptable       |
| 5  | Read status<br>register       | 70 <sub>16</sub> | SRD<br>output             | SRD<br>output             |                         |                           |                           |                                       | Acceptable              |
| 6  | Clear status<br>register      | 50 <sub>16</sub> |                           |                           |                         |                           |                           |                                       | Not<br>acceptable       |
| 7  | Read lock bit status          | 71 <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | Lock bit<br>data output |                           |                           |                                       | Not<br>acceptable       |
| 8  | Lock bit<br>program           | 77 <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | D0 <sub>16</sub>        |                           |                           |                                       | Not<br>acceptable       |
| 9  | Lock bit enable               | 7A <sub>16</sub> |                           |                           |                         |                           |                           |                                       | Not<br>acceptable       |
| 10 | Lock bit disable              | 75 <sub>16</sub> |                           |                           |                         |                           |                           |                                       | Not<br>acceptable       |
| 11 | ID check<br>function          | F5 <sub>16</sub> | Address<br>(low)          | Address<br>(middle)       | Address<br>(high)       | ID size                   | ID1                       | ID7                                   | Acceptable              |
| 12 | Download<br>function          | FA <sub>16</sub> | Size<br>(low)             | Size<br>(high)            | Check sum               | Data<br>input             | As<br>required            |                                       | Not<br>acceptable       |
| 13 | Version data output function  | FB <sub>16</sub> | Version<br>data<br>output | Version<br>data<br>output | Version<br>data output  | Version<br>data<br>output | Version<br>data<br>output | Version data<br>output to 9th<br>byte | Acceptable              |
| 14 | Boot ROM area output function | FC <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | Data output             | Data<br>output            | Data<br>output            | Data output<br>to 259th byte          | Not<br>acceptable       |
| 15 | Read check<br>data            | FD <sub>16</sub> | CRC<br>data<br>(Low)      | CRC<br>data<br>(High)     |                         |                           |                           |                                       | Not<br>acceptable       |
| 16 | Word Read                     | FE <sub>16</sub> | Address<br>(low)          | Address<br>(middle)       | Address<br>(high)       |                           |                           |                                       | Not<br>acceptable       |
| 17 | Word Program                  | 40 <sub>16</sub> | Address<br>(low)          | Address<br>(middle)       | Address<br>(high)       |                           |                           |                                       | Not<br>acceptable       |
| 18 | Exit                          | B9 <sub>16</sub> |                           |                           |                         |                           |                           |                                       | Acceptable              |

#### Table 1.79. Software commands (Standard serial I/O mode 1)

Note 1: The shaded areas indicate a transfer from flash MCU to serial programmer. All other data is transferred from programmer to MCU.

Note 2: SRD to Status Register Data. SRD1 refers to Status Register 1 Data.

Note 3: All commands are accepted if the reset vector is blank.



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (1) Page Read Command

This command reads the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page read command as explained here following.

(1) Transfer the "FF16" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A23 with the 2nd and 3rd bytes respectively.

(3) From the 4th byte onward, data (D0–D7) for the page (256 bytes) specified with address A8 to A23 will be output sequentially from the smallest address first in sync with the rise of the clock.



Fig. 1.162. Timing for page read

#### (2) Page Program Command

This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page program command as explained here following.

(1) Transfer the "4116" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) From the 4th byte onward, as write data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 is input sequentially from the smallest address first, that page is automatically written.

When reception setup for the next 256 bytes ends, the RTS0 (BUSY) signal changes from the "H" to the "L" level. The result of the page program can be known by reading the status register. For more information, see the section on the status register.



#### Fig. 1.163. Timing for the page program



Specifications in this manual are tentative and subject to change Rev. G Serial I/O Mode 1 (Flash Memory Version)

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

MITSUBISHI MICROCOMPUTERS

# (3) Block Erase Command

This command erases the data in the specified block. Execute the block erase command as explained here following:

(1) Transfer the "2016" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, the erase operation will start for the specified block in the flash memory. Write the highest address the specified block for addresses A8 to A23.

When block erasing ends, the RTS0 (BUSY) signal changes from the "H" to the "L" level. After block erase ends, the result of the block erase operation can be known by reading the status register. For more information, see the section on the status register.

| CLK0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RxD0       | $\left(\begin{array}{c} 2016 \\ A15 \end{array}\right) \left(\begin{array}{c} A16 \\ A23 \\ A23 \end{array}\right) \left(\begin{array}{c} D016 \\ D016 \\ B16 \\ A16 \\ D016 \\ B16 \\$ |  |
| TxD0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| RTS0(BUSY) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

#### Fig. 1.164. Timing for block erase

#### (4) Erase All Unlocked Blocks Command

This command erases the content of all blocks. Execute the erase all unlocked blocks command explained below.

(1) Transfer the "A716" command code with the 1st byte.

(2) Transfer the verify command code "D016" with the 2nd byte. With the verify command code, the erase operation will start and continue for all blocks in the flash memory.

When block erase ends, the RTS0 (BUSY) signal changes from "H" to "L". The result of the erase operation can be known by reading the status register. Each block can be erase protected with the lock bit. For more information, see the Data Protection Function section.

| CLK1                         |           |
|------------------------------|-----------|
| RxD1<br>(M16C receive data)  | A716 D016 |
| TxD1<br>(M16C transmit data) |           |
| RTS1(BUSY)                   |           |

Fig.1.165. Timing for erasing all unlocked blocks



Specifications in this manual are tentative and subject to change Rev. G Serial I/O Mode 1 (Flash Memory Version)

# •• M30222 Group 🧹

MITSUBISHI MICROCOMPUTERS

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (5) Read Status Register Command

This command reads status information. When the "7016" command code is sent with the 1st byte, the contents of the status register (SRD) specified with the 2nd byte and the contents of status register 1 (SRD1) specified with the 3rd byte are read.



#### Fig. 1.166. Timing for reading the status register

#### (6) Clear Status Register Command

This command clears the bits (SR4 - SR5) which are set when the status register operation register operation ends in error. When the "5016" command code is sent with thefirst byte, the aforementioned bits are cleared. When the clear status register operation ends, the RTS0 (Busy) signal changes from the "H" to the "L" level.

| СЬКО       |
|------------|
| RxD0 5016  |
| TxD0       |
| RTS0(BUSY) |

Fig. 1.167. Timing for clearing the status register



nge M30222 Group

MITSUBISHI MICROCOMPUTERS

#### (7) Read Lock Bit Status Command

This command reads the lock bit status of the specified block. Execute the lock bit program command as explained here following.

(1) Transfer the "7116" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) The lock bit data of the specified block is output with the 4th byte. Write the highest address of the specified block for address A8 to A23.



Fig. 1.168. Timing for reading lock bit status

#### (8) Lock Bit Program Command

This command writes "0" (lock) for the lock bit of the specified block. Execute the lock bit program command as explained here following.

(1) Transfer the "7716" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes.

(3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, "0" is written for the lock bit of the specified block. Write the highest address of the specified block for address A8 to A23.

When writing ends, RTS0 (BUSY) signal changes from the "H" to "L". Lock bit status can be read with the read lock bit status command. For information on the lock bit function an reset procedure, see the Data Protection Function section.

| CLK1                         |                                                                                                                                 |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| RxD1<br>(M16C receive data)  | $\left(\begin{array}{c} 7716 \\ A15 \\ A15 \end{array}\right) \left(\begin{array}{c} A16 \\ A23 \\ A23 \end{array}\right) D016$ |
| TxD1<br>(M16C transmit data) |                                                                                                                                 |
| RTS1(BUSY)                   |                                                                                                                                 |

Fig. 1.169. Timing for the lock bit program



# M30222 Group

**MITSUBISHI MICROCOMPUTERS** 

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# (9) Lock Bit Enable Command

This command enables the lock bit in blocks whose bit was disabled with the lock bit disable command. The command code "7A16" is sent with the 1st byte of the serial transmission. This command only enables the lock bit function; It does not set the lock bit itself.



Fig. 1.170. Timing for enabling the lock bit

# (10) Lock Bit Disable Command

This command disables the lock bit. The command code "7516" is sent with the 1st byte of the serial transmission. This command only disables the lock bit function; It does not set the lock bit itself. However, if an erase command is executed after executing the lock bit disable command, "0" (locked) lock bit data is set to "1" (unlocked) after the erase operation ends. In any case, after the reset is cancelled, the lock bit is enabled.



Fig. 1.171. Timing for disabling the lock bit



Specifications in this manual are tentative and subject to change Rev. G

hange M30222 Group

MITSUBISHI MICROCOMPUTERS

Serial I/O Mode 1 (Flash Memory Version)

# (11) ID Check

- This command checks the ID code. Execute the boot ID check command as explained here following.
- (1) Transfer the "F516" command code with the 1st byte.
- (2) Transfer addresses A0 to A7, A8 to A15 and A16 to A23 of the 1st byte of the ID code with the 2nd, 3rd and 4th bytes respectively.
- (3) Transfer the number of data sets of the ID code with the 5th byte.
- (4) The ID code is sent with the 6th byte onward, starting with the 1st byte of the code.



Fig. 1.172. Timing for the ID check

# ID Code

When the flash memory is not blank, the ID code sent from the peripheral units and the ID code written in the flash memory are compared to see if they match. If the codes do not match, the command sent from the peripheral units is not accepted. An ID code contains 8 bits of data. Area is, from the 1st byte, addresses 0FFFDF16, 0FFFE316, 0FFFE316, 0FFFF316, 0FFFF316, 0FFFF316, 0FFFF316. Write a program into the flash memory, which already has the ID code set for these addresses.



Fig. 1.173. ID code storage addresses



Serial I/O Mode 1 (Flash Memory Version)

MITSUBISHI MICROCOMPUTERS • M30222 Group

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (12) Download Command

This command downloads a program to the RAM for execution. Execute the download command as explained here following.

(1) Transfer the "FA16" command code with the 1st byte.

(2) Transfer the program size with the 2nd and 3rd bytes.

(3) Transfer the check sum with the 4th byte. The check sum is added to all data sent with the 5th byte onward.

(4) The program to execute is sent with the 5th byte onward.

When all data has been transmitted, if the check sum matches, the downloaded program is executed. the size of the program will vary according to the internal RAM.



Fig. 1.174. Timing for download

#### (13) Version Information Output Command

This command outputs the version information of the control program stored in the boot area. Execute the version information output command as explained here following.

(1) Transfer the "FB16" command code with the 1st byte.

(2) The version information will be output from the 2nd byte onward. This data is composed of 8 ASCII code characters.







SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Serial I/O Mode 1 (Flash Memory Version)

# (14) Boot ROM Area Output Command

This command outputs the control program stored in the boot ROM area in one page blocks (256 bytes). Execute the boot ROM area output command as explained here following.

(1) Transfer the "FC16" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) From the 4th byte onward, data (D0-D7) for the page (256 bytes) specified with addresses A8 to A23 will be output sequentially from the smallest address first, in sync with the rise of the clock.



Fig. 1.176. Timing for boot ROM area ouput

## (15) Read CRC Data

This command reads the CRC data that confirms that the write data sent with the page program command was successfully received.

(1) Transfer the "FD16" command code with the 1st byte.

(2) The CRC data (low) is received with the 2nd byte and the CRC data (high) with the 3rd byte.

To use this command, first execute the command and then initialize the check data. Next, execute the page program command the required number of times. After the read CRC command is executed again, the CRC data for all the read data that was sent with the page program command is read. The CRC data is the result of CRC operation of write data.

| CLK1                                       |                                |
|--------------------------------------------|--------------------------------|
| –<br>RxD1<br>(M16C receive data) –         | FD16                           |
| ⊤<br>TxD1<br>(M16C transmit data) <i>−</i> | CRC data (low) CRC data (high) |
| RTS1(BUSY)                                 |                                |

Fig. 1.177. Timimg for the read CRC data



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (16) Word Read Program

This command reads the word from the specific address. To execute the word read command:

- (1) Transfer the "FE16" command code with the 1st byte.
- (2) Transfer the 3 byte address starting with the A0-A8 with the next 3 bytes.
- (3) The MCU transfers the byte at the specific address.
- (4) The MCU transfers the byte at the specific address +1.

Note: The specified address may be odd or even (A0=0 or 1) and be any value withing the 1M address space.

| CLK0       | <u> </u>                          |
|------------|-----------------------------------|
| RxD0       | FE16 Address Address Address High |
| TxD0       | 1st half<br>of word of word       |
| RTS0(BUSY) |                                   |

Fig. 1.178. Timimg for the word read program

#### (17) Word Program

This command writes the word in the flash memory. To execute the word program command:

(1) Transfer the "4016" with the 1st byte.

- (2) Transfer the 3 byte address starting with the A0-A8 with the next 3 bytes.
- (3) Transfer the 1st half of the word to be written in the lower address (A0=0).

(4) Transfer the 2nd half of the word to be written in the higher address (A0=1).

Note: The specified address must be even (A0=0).

| CLK0       |                                                                          |
|------------|--------------------------------------------------------------------------|
| RxD0       | 4016 Address Address Address Address Address Of the High of word of word |
| TxD0       |                                                                          |
| RTS0(BUSY) |                                                                          |

# Figure 1.179. Timing for the word program



rial I/O Mode 1 (Flash Memory Versic

# (18) Exit Command

This command does a software reset by writing a "1" to bit 3 of the Processor Mode register 0. To execute the Exit command:

(1) Transfer "B916" with the 1st byte.

(2) Transfer the confirm command code "D016" in the 2nd byte.

If the CNVss line is low, the MCU will reset in normal mode and begin execution of the user code. If CNVss is high, the MCU will reset back into boot mode and begin execution at 7E00016 again.

| CLK1       |           |
|------------|-----------|
| RxD1       | B916 D016 |
| TxD1       |           |
| RTS1(BUSY) |           |

Figure 1.180.. Timing for the exit command

#### Data Protection (Block Lock)

Each of the blocks in Figure 1.181 have a nonvolatile lock bit that specifies protection (block lock) against erasing/writing. A block is locked (writing "0" for the lock bit) with the lock bit program command. Also, the lock bit of any block can be read with the read lock bit status command.

Block lock disable enable is determined by the status of the lock bit itself and executing status of the lock bit disable and lock bit commands.

(1) After the reset has been cancelled and the lock bit enable command executed, the specified block can be locked/unlocked using the lock bit (lock bit data). Blocks with a "0" lock bit data are locked and cannot e erased or written in. On the other hand, blocks with a "1" lock bit data are unlocked and can be erased or written in.

(2) After the lock bit enable command has been executed, all blocks are unlocked regardless of lock bit data status and can be erased or written in. In this case, lock bit data that was "0" before the block was erased is set to "1" (unlocked) after erasing, therefore the block is actually unlocked with the lock bit.



Fig. 1.181. Block in the user area



# Status Register (SRD)

The status register indicates operating status of the flash memory and status such as whether an erase operation or a program ended successfully or in error. It can be read by writing the read status register command (7016). Also, the status register is cleared by writing the clear status register command (5016). Table 1.80 gives the definition of each status register bit. After clearing the reset, the status register outputs "8016".

| Each SRD bit Status name |                                  | Definition          |                     |  |
|--------------------------|----------------------------------|---------------------|---------------------|--|
|                          | Status name                      | 1                   | 0                   |  |
| SR7 (bit 7)              | Write state machine (WSM) status | Ready               | Busy                |  |
| SR6 (bit 6)              | Reserved                         | _                   | _                   |  |
| SR5 (bit 5)              | Erase status                     | Terminated in error | Terminated normally |  |
| SR4 (bit 4)              | Program status                   | Terminated in error | Terminated normally |  |
| SR3 (bit 3)              | Reserved                         | _                   | _                   |  |
| SR2 (bit 2)              | Reserved                         | -                   | _                   |  |
| SR1 (bit 1)              | Reserved                         | _                   | _                   |  |
| SR0 (bit 0)              | Reserved                         | _                   | _                   |  |

#### Table 1.80. Status register (SRD)

## Sequencer status (SR7)

After power-on, the sequencer status is set to 1 (ready).

The sequencer status indicates the operating status of the device. This status bit is set to 0 (busy) during write or erase operation and is set to 1 upon completion of these operations.

## Erase Status (SR5)

The erase status reports the operating status of the automatic erase operation. If an erase error occurs, it is set to "1". When the erase status is cleared, it is set to "0".

## Program Status (SR4)

The program status reports the operating status of the auto write operation. If a write error occurs, it is set to "1". When the program status is cleared, it is set to "0".



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# Status Register 1 (SRD1)

Status register 1 indicates the status of serial communications, results from ID checks, and results from check sum comparisons. It can be read after the SRD by writing the read status register command (7016). Also, status register 1 is cleared by writing the clear status register command (5016). Table 1.81 gives the definition of each status register 1 bit. "0016" is output when power is turned ON and the flag status is mainteined even after the reset.

| SRD 1 bits                   | Status Name              | Definition                                                                    |                  |  |
|------------------------------|--------------------------|-------------------------------------------------------------------------------|------------------|--|
| SKD T bits                   | Status Name              | 1                                                                             | 0                |  |
| SR15 (bit 7)                 | Boot update complete bit | Update completed                                                              | Not completed    |  |
| SR14 (bit 6)                 | Reserved                 | _                                                                             | -                |  |
| SR13 (bit 5)                 | Reserved                 | _                                                                             | -                |  |
| SR12 (bit 4)                 | Checksum match bit       | Match                                                                         | No match         |  |
| SR11 (bit 3)<br>SR10 (bit 2) | ID check completed bits  | 0 0 Not verified<br>0 1 Verification mismatch<br>1 0 Reserved<br>1 1 Verified |                  |  |
| SR9 (bit 1)                  | Data receive time out    | Time out                                                                      | Normal operation |  |
| SR8 (bit 0)                  | Reserved                 | -                                                                             | _                |  |

#### Table 1.81. Status register definitions for SRD1

#### Boot Update Completed Bit (SR15)

This flag indicates whether the control program was downlaoded to the RAM or not, using the download function.

#### Check Sum Consistency Bit (SR12)

This flag indicates whether the check sum matches or not when a program is downloaded for execution using the download function.

#### ID Check completed Bits (SR11 and SR10)

These flags indicate the result of ID checks. Some commands cannot be accepted without an ID check.

#### Data Reception Time Out (SR9)

This flag indicates when a time out error is generated during data reception. If this flag is attached during data reception, the received data is discarded and the microcomputer returns to the command wait state.



# **Full Status Check**

Results from executed erase and program operations can be known by running a full status check. Figure 1.182 shows a flowchart of the full status check and explains how to remedy errors which occur.



Fig. 1.182. Full status check flowchart and remedial procedure for errors



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# Example Circuit Application for the Standard Serial I/O Modes 1 and 2

Figure 1.183 shows a circuit application for the standard serial I/O modes 1 and 2. Control pins will vary according to programmer, therefore see the peripheral unit manual for more information.



Fig. 1.183. Example circuit application for serial I/O modes 1 and 2

Uncompeting Specifications in this manual are tentative and subject to change Rev. G Serial I/O Mode 2 (Flash Memory Version)

# Standard serial I/O mode 2 (clock asynchronized)

In standard serial I/O mode 2, software commands, addresses and data are input and output between the MCU and peripheral units (serial programer, etc.) using 2-wire clock-asynchronized serial I/O (UART0). Standard serial I/O mode 2 is engaged by releasing the reset with the P61 (CLK0) pin "L" level.

The TxDo pin is for CMOS output. Data transfer is in 8-bit units with LSB first, 1 stop bit and parity OFF. After the reset is released, connections can be established at 9,600 bps when initial communications (Figure 1.183) are made with a peripheral unit. However, this requires a main clock with a minimum 2 MHz input oscillation frequency. Baud rate can also be changed from 9,600 bps to 19,200, 38,400 or 57,600 bps by executing software commands. However, communication errors may occur because of the oscillation frequency of the main clock. If errors occur, change the main clock's oscillation frequency and the baud rate.

After executing commands from a peripheral unit that requires time to erase and write data, as with erase and program commands, allow a sufficient time interval or execute the read status command and check how processing ended, before executing the next command.

Data and status registers in memory can be read after transmitting software commands. Status, such as the operating state of the flash memory or whether a program or erase operation ended successfully or not, can be checked by reading the status register. Here following are explained initial communications with peripheral units, how frequency is identified and software commands.

# Initial communications with peripheral units

After the reset is released, the bit rate generator is adjusted to 9,600 bps to match the oscillation frequency of the main clock, by sending the code as prescribed by the protocol for initial communications with peripheral units (Figure 1.83).

(1) Transmit "B016" from a peripheral unit. If the oscillation frequency input by the main clock is 10 MHz, the MCU with internal flash memory outputs the "B016" check code. If the oscillation frequency is anything other than 10 MHz, the MCU does not output anything.

(2) Transmit "0016" from a peripheral unit 16 times. (The MCU with internal flash memory sets the bit rate generator so that "0016" can be successfully received.)

(3) The MCU with internal flash memory outputs the "B016" check code and initial communications end successfully (see Note). Initial communications must be transmitted at a speed of 9,600 bps and a transfer interval of a minimum 15 ms. Also, the baud rate at the end of initial communications is 9,600 bps.

Note: If the peripheral unit cannot receive "B016" successfully, change the oscillation frequency of the main clock.



Specifications in this manual are tentative and subject to change Rev. G Serial I/O Mode 2 (Flash Memory Version)



**MITSUBISHI MICROCOMPUTERS** 



Figure 1.83. Peripheral unit and initial communication

# **Identifying frequency**

When "0016" data is received 16 times from a peripheral unit at a baud rate of 9,600 bps, the value of the bit rate generator is set to match the operating frequency (2 - 10 MHz). The highest speed is taken from the first 8 transmissions and the lowest from the last 8. These values are then used to calculate the bit rate generator value for a baud rate of 9,600 bps.

Baud rate cannot be attained with some operating frequencies. Table 1.182 gives the operation frequency and the baud rate that can be attained for.

| Operation frequency<br>(MHz) | Baud rate<br>9600 bps | Baud rate<br>19200 bps | Baud rate<br>38400 bps | Baud rate<br>57600 bps |
|------------------------------|-----------------------|------------------------|------------------------|------------------------|
| 16                           | +                     | +                      | +                      | +                      |
| 12                           | +                     | +                      | +                      | -                      |
| 11                           | +                     | +                      | +                      | -                      |
| 10                           | +                     | +                      | -                      | -                      |
| 8                            | +                     | +                      | -                      | +                      |
| 7.3728                       | +                     | +                      | +                      | +                      |
| 6                            | +                     | +                      | +                      | -                      |
| 5                            | +                     | +                      | -                      | -                      |
| 4.5                          | +                     | +                      | -                      | +                      |
| 4.194304                     | +                     | +                      | +                      | -                      |
| 4                            | +                     | +                      | -                      | -                      |
| 3.58                         | +                     | +                      | +                      | -                      |
| 3                            | +                     | +                      | +                      | -                      |
| 2                            | +                     | -                      | -                      | -                      |

Table 1.82. Operation frequency and baud rate

+ : Communications possible

Communications not possible

## **Software Commands**

Table 1.183 lists software commands. In the standard serial I/O mode 2, erase operations, programs and reading are controlled by transferring software commands via the RxDo pin. Standard serial I/O mode 2 adds four transmission speed commands - 9,600, 19,200, 38,400 and 57,600 bps - to the software commands of standard serial I/O mode 1. Software commands are explained here below.

|    | Control command                  |                  | 2nd<br>byte               | 3rd<br>byte               | 4th<br>byte             | 5th<br>byte               | 6th<br>byte               |                                       | When ID is<br>not verified |
|----|----------------------------------|------------------|---------------------------|---------------------------|-------------------------|---------------------------|---------------------------|---------------------------------------|----------------------------|
| 1  | Page read                        | FF <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | Data<br>output          | Data<br>output            | Data<br>output            | Data output<br>to 259th byte          | Not<br>acceptable          |
| 2  | Page program                     | 41 <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | Data input              | Data<br>input             | Data<br>input             | Data input to<br>259th byte           | Not<br>acceptable          |
| 3  | Block erase                      | 20 <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | D0 <sub>16</sub>        |                           |                           |                                       | Not<br>acceptable          |
| 4  | Erase all<br>unlocked blocks     | A7 <sub>16</sub> | D0 <sub>16</sub>          |                           |                         |                           |                           |                                       | Not<br>acceptable          |
| 5  | Read status<br>register          | 70 <sub>16</sub> | SRD<br>output             | SRD<br>output             |                         |                           |                           |                                       | Acceptable                 |
| 6  | Clear status<br>register         | 50 <sub>16</sub> |                           |                           |                         |                           |                           |                                       | Not<br>acceptable          |
| 7  | Read lock bit<br>status          | 71 <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | Lock bit<br>data output |                           |                           |                                       | Not<br>acceptable          |
| 8  | Lock bit<br>program              | 77 <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | D0 <sub>16</sub>        |                           |                           |                                       | Not<br>acceptable          |
| 9  | Lock bit enable                  | 7A <sub>16</sub> |                           |                           |                         |                           |                           |                                       | Not<br>acceptable          |
| 10 | Lock bit disable                 | 75 <sub>16</sub> |                           |                           |                         |                           |                           |                                       | Not<br>acceptable          |
| 11 | ID check<br>function             | F5 <sub>16</sub> | Address<br>(low)          | Address<br>(middle)       | Address<br>(high)       | ID size                   | ID1                       | ID7                                   | Acceptable                 |
| 12 | Download<br>function             | FA <sub>16</sub> | Size<br>(low)             | Size<br>(high)            | Check sum               | Data<br>input             | As<br>required            |                                       | Not<br>acceptable          |
| 13 | Version data output function     | FB <sub>16</sub> | Version<br>data<br>output | Version<br>data<br>output | Version<br>data output  | Version<br>data<br>output | Version<br>data<br>output | Version data<br>output to 9th<br>byte | Acceptable                 |
| 14 | Boot ROM area<br>output function | FC <sub>16</sub> | Address<br>(middle)       | Address<br>(high)         | Data output             | Data<br>output            | Data<br>output            | Data output<br>to 259th byte          | Not<br>acceptable          |
| 15 | Read CRC data                    | FD <sub>16</sub> | CRC<br>data<br>(Low)      | CRC<br>data<br>(High)     |                         |                           |                           |                                       | Not<br>acceptable          |
| 16 | Word Read                        | FE <sub>16</sub> | Address<br>(low)          | Address<br>(middle)       | Address<br>(high)       |                           |                           |                                       | Not<br>acceptable          |
| 17 | Word Program                     | 40 <sub>16</sub> | Address<br>(low)          | Address<br>(middle)       | Address<br>(high)       |                           |                           |                                       | Not<br>acceptable          |
| 18 | Exit                             | B9 <sub>16</sub> |                           |                           |                         |                           |                           |                                       | Acceptable                 |
| 19 | Baud rate 9600                   | B0 <sub>16</sub> | B0 <sub>16</sub>          |                           |                         |                           |                           |                                       | Acceptable                 |
| 20 | Baud rate<br>19200               | B1 <sub>16</sub> | B1 <sub>16</sub>          |                           |                         |                           |                           |                                       | Acceptable                 |
| 21 | Baud rate<br>38400               | B2 <sub>16</sub> | B2 <sub>16</sub>          |                           |                         |                           |                           |                                       | Acceptable                 |
| 22 | Baud rate<br>57600               | В3 <sub>16</sub> | В3 <sub>16</sub>          |                           |                         |                           |                           |                                       | Acceptable                 |

Table 1.183. Software commands (Standard serial I/O mode Page Read Command

Note 1: The shaded areas indicate a transfer from flash MCU to serial programmer. All other data is transferred from programmer to MCU.

Note 2: SRD to Status Register Data. SRD1 refers to Status Register 1 Data.

Note 3: All commands are accepted if the reset vector is blank.

# <sup>nge</sup> M30222 Group

**MITSUBISHI MICROCOMPUTERS** 

# (1) Page Read Command

This command reads the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page read command as explained here following.

(1) Transfer the "FF16" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) From the 4th byte onward, data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 will be output sequentially from the smallest address first in sync with the rise of the clock.



Figure 1.184. Timing for page read

# (2) Page Program Command

This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page program command as explained here following.

(1) Transfer the "4116" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) From the 4th byte onward, as write data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 is input sequentially from the smallest address first, that page is automatically written.

When the reception setup for the next 256 bytes ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level. The result of the page program is known by reading the status register. Each block can be write protected with the lock bit. Additional writing is not allowed with the pages programmed already.



Figure 1.185. Timing for the page program

ange M30222 Group

MITSUBISHI MICROCOMPUTERS

## (3) Block Erase Command

This command erases the data in the specified block. To execute the block erase command :

- (1) Transfer the "2016" command code with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, the erase operation will start for the specified block in the flash memory. Write the highest address of the specified block for addresses A16 to A23.

When block erase ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level. Afterward, the result of the block erase operation is known by reading the status register. Each block can be erase-protected with the lock bit.

| <br>$\left(\begin{array}{c} 2016 \end{array}\right) \left(\begin{array}{c} A8 & to \\ A15 \end{array}\right) \left(\begin{array}{c} A16 & to \\ A23 \end{array}\right) \left(\begin{array}{c} D016 \end{array}\right)$ |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <br>                                                                                                                                                                                                                   |  |

#### Figure 1.188. Timing for block erase

#### (4) Erase All Unlocked Blocks Command

This command erases the content of all blocks. Execute the erase all blocks command as explained here following.

(1) Transfer the "A716" command code with the 1st byte.

(2) Transfer the verify command code "D016" with the 2nd byte. With the verify command code, the erase operation will start and continue for all blocks in the flash memory.

When block erasing ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level. The result of the erase operation is known be reading the status register. Each block can be erase protected with the lock bit.

| RxD1<br>(M16C receive data)  | A716 D016 |
|------------------------------|-----------|
| TxD1<br>(M16C transmit data) |           |



## (5) Read Status Register Command

This command reads status information. When the "7016" command code is sent with the 1st byte, the contents of the status register (SRD) specified with the 2nd byte and the contents of status register 1 (SRD1) specified with the 3rd byte are read.



Figure 1.188. Timing for reading the status register

## (6) Clear Status Register Command

This command clears the bits (SR3–SR5) which are set when the status register operation ends in error. When the "5016" command code is sent with the 1st byte, bits SR3-SR5 are cleared.

When the clear status register operation ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level.



Figure 1.189. Timing for clearing the status register

## (7) Read Lock Bit Status Command

This command reads the lock bit status of the specified block. To execute the lock bit status command:

(1) Transfer the "7116" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) The lock bit data of the specified block is output with the 4th byte. Write the highest address of the specified block for address A8 to A23.



Figure 1.190. Timing for lock bit status



single-chip 16-bit cmos microcomputer

MITSUBISHI MICROCOMPUTERS

## (8) Lock Bit Program Command

This command writes "0" (lock) for the lock bit of the specified block. To execute the lock bit program command :

(1) Transfer the "7716" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes.

(3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, "0" is written for the lock bit of the specified block. Write the highest address of the specified block for address A8 to A23. When writing ends, RTS1 (BUSY) signal changes from the "H" to "L". Lock bit status can be read with the read lock bit status command.



Figure 1.191. Timing for the lock bit program

#### (9) Lock Bit Enable Command

This command enables the lock bit in blocks whose bit was disabled with the lock bit disable command. The command code "7A16" is sent with the 1st byte of the serial transmission. This command only enables the lock bit function; It does not set the lock bit itself.

|                                     | 7A16 |
|-------------------------------------|------|
| -<br>TxD1<br>(M16C transmit data) - |      |

Figure 1.192. Timing for enabling the lock bit

#### (10) Lock Bit Disable Command

This command disables the lock bit. The command code "7516" is sent with the 1st byte of the serial transmission. This command only disables the lock bit function; It does not set the lock bit itself. However, if an erase command is executed after executing the lock bit disable command, "0" (locked) lock bit data is set to "1" (unlocked) after the erase operation ends. In any case, after the reset is cancelled, the lock bit is enabled.



Figure 1.193. Timing for disabling the lock bit

# (11) ID Check

This command checks the ID code. To execute the boot ID check command:

- (1) Transfer the "F516" command code with the 1st byte.
- (2) Transfer addresses A0 to A7, A8 to A15 and A16 to A23 of the 1st byte of the ID code with the 2nd, 3rd and 4th bytes respectively.
- (3) Transfer the number of data sets of the ID code with the 5th byte.
- (4) The ID code is sent with the 6th byte onward, starting with the 1st byte of the code.



Figure 1.194. Timing for the ID check

## ID Code

When the flash memory is not blank, the ID code sent from the peripheral units and the ID code written in the flash memory are compared to see if they match. If the codes do not match, the command sent from the peripheral units is not accepted. An ID code contains 8 bits of data. Area is, from the 1st byte, addresses 0FFFDF16, 0FFFE316, 0FFFE316, 0FFFE316, 0FFFF316, 0FFFF316, 0FFFF316. Write a program into the flash memory, which already has the ID code set for these addresses.



Figure 1.195. ID code storage addresses

# (12) Download Command

This command downloads a program to the RAM for execution. To execute the download command:

(1) Transfer the "FA16" command code with the 1st byte.

(2) Transfer the program size with the 2nd and 3rd bytes.

(3) Transfer the check sum with the 4th byte. The check sum is added to all data sent with the 5th byte onward.

(4) The program to execute is sent with the 5th byte onward.

When all data has been transmitted, if the check sum matches, the downloaded program is executed. The size of the program will vary according to the internal RAM.





# (13) Version Information Output Command

This command outputs the version information of the control program stored in the boot area. To execute the version information output command:

(1) Transfer the "FB16" command code with the 1st byte.

(2) The version information will be output from the 2nd byte onward. This data is composed of 8 ASCII code characters.



Figure 1.197. Timing for version information output

## (14) Boot ROM Area Output Command

This command outputs the control program stored in the boot ROM area in one page blocks (256 bytes). To execute the boot ROM area output command:

(1) Transfer the "FC16" command code with the 1st byte.

(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.

(3) From the 4th byte onward, data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 will be output sequentially from the smallest address first, in sync with the rise of the clock.



Figure 1.198. Timing for Boot ROM area output

#### (15) Read CRC Data

This command reads the CRC data that confirms that the write data sent with the page program command was successfully received.

- (1) Transfer the "FD16" command code with the 1st byte.
- (2) The CRC data (low) is received with the 2nd byte and the CRC data (high) with the 3rd byte.

To use this command, first execute the command and then initialize the check data. Next, execute the page program command the required number of times. After the read CRC command is executed again, the CRC data for all the read data that was sent with the page program command is read. The CRC data is the result of CRC operation of write data.



Figure 1.199. Timing for the read CRC data

Une Specifications in this manual are tentative and subject to change Rev. G Serial I/O Mode 2 (Flash Memory Version)

nange M30222 Group

MITSUBISHI MICROCOMPUTERS

## (16) Word Read Program

This command reads the word from the specific address. To execute the word read command:

(1) Transfer the "FE16" command code with the 1st byte.

(2) Transfer the 3 byte address starting with the A0-A8 with the next 3 bytes.

(3) The MCU transfers the byte at the specific address.

(4) The MCU transfers the byte at the specific address +1.

Note: The specified address may be odd or even (A0=0 or 1) and be any value withing the 1M address space.



Figure 1.200. Timing for Word read program

#### (17) Word Program

This command writes the word in the flash memory. To execute the word program command:

- (1) Transfer the "4016" with the 1st byte.
- (2) Transfer the 3 byte address starting with the A0-A8 with the next 3 bytes.

(3) Transfer the 1st half of the word to be written in the lower address (A0=0).

(4) Transfer the 2nd half of the word to be written in the higher address (A0=1).

Note: The specified address must be even (A0=0).

| RxD0 | 4016 Address Addre |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TxD0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

Figure 1.201. Timing for Word program

#### (18) Exit Command

This command does a software reset by writing a "1" to bit 3 of the Processor Mode register 0. To execute the Exit command:

(1) Transfer "B916" with the 1st byte.

(2) Transfer the confirm command code "D016" in the 2nd byte.

If the CNVss line is low, the MCU will reset in normal mode and begin execution of the user code. If CNVss is high, the MCU will reset back into boot mode and begin execution at 7E00016 again.

| RxD1                                  | 3916 D016 | - |
|---------------------------------------|-----------|---|
|                                       |           | - |
| TxD1                                  |           |   |
| Figure 1.202. Timing for Exit command |           |   |



MITSUBISHI MICROCOMPUTERS M30222 Group

Rev. G Serial I/O Mode 2 (Flash Memory Version)

## (19) Baud Rate 9600

This command changes baud rate to 9,600 bps. To execute:

(1) Transfer the "B016" command code with the 1st byte.

(2) After the "B016" check code is output with the 2nd byte, change the baud rate to 9,600 bps.

| RxD1<br>(M16C receive data)  | B016 |
|------------------------------|------|
| TxD1<br>(M16C transmit data) | B016 |

Figure 1.203. Timing of baud rate 9600

# (20) Baud Rate 19200

This command changes baud rate to 19,200 bps. Execute it as follows.

(1) Transfer the "B116" command code with the 1st byte.

(2) After the "B116" check code is output with the 2nd byte, change the baud rate to 19,200 bps.

| RxD1<br>(M16C receive data)  | B116 |
|------------------------------|------|
| TxD1<br>(M16C transmit data) | B116 |

#### Figure 1.204. Timing of baud rate 19200

## (21) Baud Rate 38400

This command changes baud rate to 38,400 bps. Execute it as follows.

(1) Transfer the "B216" command code with the 1st byte.

(2) After the "B216" check code is output with the 2nd byte, change the baud rate to 38,400 bps.

| RxD1<br>(M16C receive data)  | B216 |
|------------------------------|------|
| TxD1<br>(M16C transmit data) |      |





ange M30222 Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

**MITSUBISHI MICROCOMPUTERS** 

#### (22) Baud Rate 57600

This command changes baud rate to 57,600 bps. Execute it as follows.

- (1) Transfer the "B316" command code with the 1st byte.
- (2) After the "B316" check code is output with the 2nd byte, change the baud rate to 57,600 bps.



Figure 1.206. Timing of baud rate 57600

# Example Circuit Application for the Standard Serial I/O Modes 1 and 2

Figure 1.207 shows a circuit application for the standard serial I/O modes 1 and 2. Control pins will vary according to programmer, therefore see the peripheral unit manual for more information.



Fig. 1.207. Example circuit application for serial I/O modes 1 and 2