# System Reset (with built-in watchdog timer) Monolithic IC MM1145

#### Outline

This IC has a built-in watchdog timer, with 2 channels for a clock monitoring function that monitors the microcomputer and outputs an intermittent reset signal if the microcomputer runs wild. Also, it has a power supply voltage monitoring function (system reset function) which generates a reset signal if power supply voltage is momentarily interrupted or drops, and performs power ON reset during normal power supply recovery and when power is turned on.

#### Features

- 1. Built-in edge trigger input watchdog timer
- 2. 2 clock pulse monitoring
- 3. Power ON reset time (TPR) and watchdog timer monitoring time (TwD) can be set individually with external elements (R, C)

| 4. Excellent watchdog timer monitoring time (TwD) precision | A type : ±20%<br>B type : ±30% |
|-------------------------------------------------------------|--------------------------------|
| 5. Watchdog function stop pin allows use as system reset IC |                                |
| 6. Accurate power supply voltage drop detection             | 4.2V±3.5%                      |
| 7. Detection voltage has hysteresis                         | 100mV typ. ±0.14%/°C           |
| 8. Low reset minimum voltage                                |                                |
| 9. Low current consumption                                  | 150µA typ.                     |
|                                                             |                                |

#### Package

SOP-8C (MM1145AF, MM1145BF)

### **Applications**

Voltage detection for CPUs, microcomputers, etc. and clock pulse monitoring

#### **Series Table**

| Model   | VsL | Трв   | Twa   | Twr  |
|---------|-----|-------|-------|------|
| MM1145A | 1.2 | 100mS | 50mS  | 10mS |
| MM1145B | 4.2 | 40mS  | 110mS | 10mS |

VsL : Reset detection voltage

 $T_{\mbox{\scriptsize PR}}$  :Reset hold time during Vcc rise

TwD : Watchdog timer monitoring time

TwR : Reset time

\*CT=0.02 $\mu$ F, RCT=1M $\Omega$ 

# Pin Assignment



| 1 | TC    |
|---|-------|
| 2 | CK1   |
| 3 | CK2   |
| 4 | GND   |
| 5 | Vcc   |
| 6 | RCT   |
| 7 | Vs    |
| 8 | RESET |

# **Pin Description**

| Pin No. | Pin name | Function                                                                |
|---------|----------|-------------------------------------------------------------------------|
| 1       | TC       | TwD, TwR, TPR time setting pins. Time determined by external capacitor. |
| 2       | CK1      | Clock input pin 1 Clock input from logic system                         |
| 3       | CK2      | Clock input pin 2 Clock input from logic system                         |
| 4       | GND      | GND pin                                                                 |
| 5       | Vcc      | Power supply pin Detection voltage 4.2V                                 |
|         |          | Watchdog timer stop pin and Two adjustment pin                          |
| 6       | RCT      | Operation modes : Operation $\rightarrow$ Vcc, Stop $\rightarrow$ GND   |
|         |          | Two time determined by external resistor RRCT and CT                    |
| 7       | Vs       | Detection voltage adjustment pin                                        |
| 8       | RESET    | Reset output pin (low output)                                           |

# **Block Diagram**



# Absolute Maximum Ratings

| Item                         | Symbol   | Rating                         | Units |
|------------------------------|----------|--------------------------------|-------|
| Power supply voltage         | Vcc max. | -0.3~+7.5                      | V     |
| CK pin input voltage         | Vck      | $-0.3$ ~Vcc+0.3 ( $\leq$ +7.5) | V     |
| VS pin input voltage         | Vvs      | $-0.3$ ~Vcc+0.3 ( $\leq$ +7.5) | V     |
| Voltage applied to RCT pin   | VRCT     | $-0.3$ ~Vcc+ $0.3 (\leq +7.5)$ | V     |
| Voltage applied to RESET pin | Voh      | $-0.3$ ~Vcc+0.3 ( $\leq$ +7.5) | V     |
| Allowable loss               | Pd       | 300                            | mW    |
| Storage temperature          | Tstg     | -40~+125                       | °C    |

# **Recommended Operating Conditions**

| Item                                     | Symbol   | Rating     | Units |
|------------------------------------------|----------|------------|-------|
| Power supply voltage                     | Vcc      | +2.2~+7.0  | V     |
| RESET sync current                       | Iol      | 0~4.0      | mA    |
| Clock monitoring time setting            | Twd      | 1.95~10000 | mS    |
| Power supply voltage rise and fall times | tfv, trv | <300       | μS    |
| Clock rise and fall times                | tfc, trc | <100       | μS    |
| C⊤ pin capacitance                       | Ст       | 0.002~2    | μF    |
| RCT pin resistance                       | Rrct     | 0.39~2     | MΩ    |
| Operating temperature                    | Тор      | -25~+75    | °C    |

# Electrical Characteristics (DC) (Except where noted otherwise, Ta=25°C, Vcc=5.0V)

| Ite                            | em                   | Symbol              | Measurement conditions                      | Min.  | Тур.  | Max.  | Units  |  |
|--------------------------------|----------------------|---------------------|---------------------------------------------|-------|-------|-------|--------|--|
| Consumpt                       | ion current          | Icc                 | During watchdog timer operation             |       | 150   | 180   | μΑ     |  |
| Detection voltage              |                      | Vsl                 | Vs=OPEN, Vcc                                | 4.05  | 4.20  | 4.35  | V      |  |
| Detection                      | n vonage             | VSH                 | Vs=OPEN, Vcc                                | 4.15  | 4.30  | 4.45  | v      |  |
| Detection                      | n voltage            | $\frac{VS}{\Box T}$ | Vsh-Vsl, Vcc                                |       | +0.01 |       | 0/ /°C |  |
| temperature                    | e coefficient        | ⊿T                  | VSH-VSL, VCC                                |       | ±0.01 |       | %/°C   |  |
| Hysteresi                      | is voltage           | VHYS                |                                             | 50    | 100   | 150   | mV     |  |
| CK input                       | threshold            | VTH                 |                                             | 0.8   | 1.2   | 2     | V      |  |
| CK input                       | tourropt             | IIH                 | Vck=5.0V                                    |       | 0     | 1     | 11 (   |  |
| CK input current               |                      | IIL                 | Vck=0V                                      | -14.5 | -8.5  | -4.5  | μA     |  |
| Output vol                     | tage (High)          | Voн                 | I RESET =-1 $\mu$ A, Vs=OPEN                | 4.0   | 4.5   |       | V      |  |
|                                |                      | Vol1                | I RESET = $0.5$ mA, Vs= $0$ V               |       | 0.10  | 0.20  | V      |  |
| Output voi                     | Output voltage (Low) |                     | I RESET =2.0mA, Vs=0V                       |       | 0.15  | 0.35  | v      |  |
| Output sy                      | nc current           | Iol                 | V RESET =1.0V, Vs= $0$ V                    | 2     | 4     |       | mA     |  |
|                                | MM1145A              | Іст1                | I During watch dog times a countion         | -0.40 | -0.48 | -0.60 | 11 (   |  |
| C⊤ charge                      |                      |                     | During watchdog timer operation             | -0.17 | -0.22 | -0.30 | μA     |  |
| current                        | MM1145A              |                     | During power ON reset operation             | -0.21 | -0.31 | -0.62 |        |  |
| MM1145B                        |                      | 1012                | During power ON reset operation             |       | -0.93 | -2.33 | μA     |  |
| Minimum operating power supply |                      | VCCL                | $V \overline{\text{RESET}} = 0.4 V$         |       | 0.8   | 1.0   | V      |  |
| voltage to ensure RESET        |                      | VCCL                | I $\overline{\text{RESET}} = 0.1 \text{mA}$ |       | 0.0   | 1.0   | v      |  |

| Item                 |                               | Symbol         | Measurement conditions                                   | Min. | Тур. | Max. | Units |
|----------------------|-------------------------------|----------------|----------------------------------------------------------|------|------|------|-------|
| Vcc input pulse      | width                         | Tpi            | Vcc 5.0V                                                 | 8    |      |      | μS    |
| CK input pulse       | width                         | Тскw1<br>Тскw2 | CK                                                       | 3    |      |      | μS    |
| CK input cyc         | le *7                         | Тск1<br>Тск2   | Or                                                       | 200  |      |      | μS    |
| Watchdog timer       | MM1145A                       | Twd            | CT=0.02 $\mu$ F, Rrct=1M $\Omega$                        | 40   | 50   | 60   | mS    |
| monitoring time *1   | MM1145B                       | IWD            | $C_{1}=0.02\mu r^{2}$ , Rec1=11022                       | 80   | 110  | 140  | шо    |
| Watchdog timer       | MM1145A                       | Twr            | Ct=0.02μF, Rrct=1MΩ                                      | 5    | 10   | 15   | mS    |
| reset time *2        | MM1145B                       | IWK            |                                                          | 5    | 10   | 15   |       |
| Reset hold time for  | MM1145A                       | Tpr            | Ст=0.02µF                                                | 50   | 100  | 150  | mS    |
| power supply rise *3 | MM1145B                       | 1 PK           | Rrct=1M $\Omega$ Vcc                                     | 20   | 40   | 60   | 1115  |
| Output delay time fi | Output delay time from Vcc *4 |                | $\overline{\text{RESET}}$ pin, RL=10k $\Omega$ , CL=20pF |      | 2    | 10   | μS    |
| Output rise tir      | ne *5                         | tr             | $\overline{\text{RESET}}$ pin, RL=10k $\Omega$ , CL=20pF |      | 2.0  | 4.0  | μS    |
| Output fall time *5  |                               | tF             | RESET pin, RL=10kΩ, CL=20pF                              |      | 0.2  | 1.0  | μS    |

# Electrical Characteristics (DC) (Except where noted otherwise, Ta=25°C, Vcc=5.0V)

Notes:

\*1 Monitoring time is the time from the last pulse (negative edge) of the timer clear clock pulse until reset pulse output.

In other words, reset output is output if a clock pulse is not input during this time.

- \*2 Reset time means reset pulse width. However, this does not apply to power ON reset.
- \*3 Reset hold time is the time from when Vcc exceeds detection voltage (VSHR) during power ON reset until reset release (RESET output high).
- \*4 Output delay time is the time from when power supply voltage drops below detection voltage (Vs∟) until reset state occurs (RESET output low).
- \*5 The voltage range when measuring output rise and fall time is 10~90%.
- \*7 1 Set CK1 and CK2 input cycles within the following range.

Тск $1 \leq n$ Тск $2 < Twp (mS) (n \leq 1)$ 

RESET output may go low even if CK1 and CK2 are input without these conditions being met. (Recommended use is for Tck1  $\leq$  nTck2)

2 Tck1, Tck2  $\leq$  200 µS results in the following operation.

Discharge switches to charging with the CK2 pulse (negative edge) that inputs  $200\mu$ S after CT switches from charging to discharge by the CK2 pulse (negative edge). RESET output stays high while this operation is being repeated. (However, Tck1, Tck2  $\ge$  20 $\mu$ S.)

### Formula for CT Pin External Constant

Watchdog timer monitoring time (TwD), watchdog timer reset time (TwR) and reset hold time (TPR) during power supply rise can be changed by varying CT capacitance. TwD also can be changed with RRCT. The variable times are expressed by the following.

1. MM1145A TPR (mS) ≒ 5000×Cτ (μF) TwD (mS) ≒ 2500×Cτ (μF) ×Rrct (MΩ) TwR (mS) ≒ 500×Cτ (μF) 2. MM1145B TPR (mS)  $\doteq$  2000 × CT (µF) TwD (mS)  $\doteq$  5500 × CT (µF) × Rrct (MΩ) TwR (mS)  $\doteq$  500 × CT (µF)

Example : when CT=0.02µF, RRCT=1MΩ TPR ≒ 100mS TwD ≒ 50mS TwR ≒ 10mS Example : when CT=0.02 $\mu$ F, RRCT=1M $\Omega$ TPR = 40mS TwD = 110mS TwR = 10mS

### Formula for Watchdog Timer Monitoring Time (TwD) Adjustment

The ratio between TPR and TwD can be changed within the range below by adjusting TwD with RRCT.

1. MM1145A Twd/Tpr ≒ 2.0 X Rrct (0.39 (MΩ) ≦ Rrct ≤ 2 (MΩ)) 2. MM1145B Twd/Tpr =  $2.75 \times \text{Rrct} (0.39 \text{ (M}\Omega) \leq \text{Rrct} \leq 2 \text{ (M}\Omega)$ 

### How to Use RCT Pin



Example 2



- 1. Watchdog timer operates when RCT pin is open.
- 2. Watchdog timer stops operating when RCT pin is connected to ground.

# **Description of Operation**

1.  $\overline{\text{RESET}}$  goes low when Vcc rises to approximately 0.8V.

Approximately 1µA (Vcc=0.8V) of pull up current is output from RESET.

- 2. Capacitor C⊤ charging starts when Vcc rises to VsH (≒ 4.3V). Output is in reset state at this time.
- 3. Output reset is released (RESET goes high) after a certain time (TPR), from when CT starts charging until discharge (the time from when CT voltage reaches a certain threshold value VT1 (≒ 1.4V) until CT voltage drops to a certain threshold value VT2 (≒ 0.2V).

Reset hold time : TPR is as follows.

TPR (mS) =  $5000 \times CT$  (µF)

C⊤ charging starts again after reset release, and watchdog timer operation begins.

Clock input during power ON reset time (TPR) will cause mis-operation.

- 4. If CK1 and CK2 are input in that order (or simultaneously) during C⊤ charging, CK2 negative edge trigger causes the TC pin to switch from charging to discharge.
- 5. Discharge switches to charging when C⊤ voltage drops to threshold value VT2 (≒ 0.2V). Steps 4 and 5 are repeated while a normal clock is input from the logic system.

6. Operation is as follows if either clock CK1 or CK2 ceases (the figure shows CK1).

Output goes to reset state (RESET goes low) when  $C_T$  voltage reaches reset ON threshold value VT1 (= 1.4V).

The formula for C<sub>T</sub> charging time (T<sub>WD</sub>: watchdog timer monitoring time) until reset is output is as follows. T<sub>WD</sub> (mS)  $= 2500 \times C_T$  (µF)

 Watchdog timer reset time T<sub>WR</sub> is the discharge time until C<sub>T</sub> voltage drops to reset OFF threshold value VT2 from reset ON threshold value VT1. The formula is as follows. T<sub>WR</sub> (mS) = 500 × C<sub>T</sub> (μF)

After reset OFF threshold value is reached, output reset is released and C<sup>T</sup> starts charging. Thereafter, steps 4 and 5 are repeated if a normal clock is input, and when one of the clocks ceases, 6 and 7 are repeated.

In the same way, 6 and 7 are repeated if both clocks CK1 and CK2 cease.

- 8. Reset is output when Vcc drops to VsL (= 4.2V). CT is charged simultaneously.
- C⊤ charging starts when Vcc rises to Vsн.
  When Vcc drops momentarily, C⊤ charging begins after the charge is first discharged, if the time from Vcc dropping below VsL until it rises to Vsн is longer than the Vcc input pulse width standard value TPI.
- 10. Output reset is released after  $V_{\text{CC}}$  goes above  $V_{\text{SH}}$  and after  $T_{\text{PR}},$  and the watchdog timer starts.
- 11.Watchdog timer operation can be stopped by switching Rct voltage from high to low. (Clocks CK1 and CK2 are invalid. Regardless of status, TC pin voltage discharges quickly and goes to 0V.) This operation can be applied from any timing. In this state the IC functions as a reset IC with power ON reset.

12.Watchdog timer operation re-starts when  $R_{\mbox{CT}}$  voltage switches to high.

13.When power is OFF, reset is output if  $V_{\mbox{\scriptsize CC}}$  goes below  $V_{\mbox{\scriptsize SL}}.$ 

14. When Vcc drops to 0V, reset output is held until Vcc reaches 0.8V.

### **Measuring Circuit**

#### Measuring Circuit 1



#### Measuring Circuit 2





# **Basic Circuit Diagram**

