# High-speed, 12-bit A/D Converters ## **FEATURES** - Fast Conversion Times: 8μsec max. for 12 Bits 5μsec max. for 10 Bits - ± ½ LSB Linearity and No Missing Codes Guaranteed Over Temperature - Complete: Internal Reference Internal Clock User-Optional Input Buffer - Versatile: Input Voltage Ranges Serial and Parallel Outputs Output Coding Formats Short-Cycle Capability Variable Clock - Small 32-Pin DIP #### 32 PIN SIDE-BRAZED DIP ## **DESCRIPTION** ADC84 and ADC85 are high-speed, 12-bit, successive approximation analog-to-digital converters. Each is complete with internal reference, clock and input buffer amplifier and is extremely versatile offering 5 user-selectable input ranges, short cycling capability, parallel and serial outputs, a status output for easy interfacing in microprocessor-based applications, and an internal clock with the option of using an external clock. Models are available in both 10 and 12 bit linearities for either 0°C to +70°C or -25°C to +85°C operation. No clock adjusting is necessary to achieve the guaranteed $8\mu$ sec maximum conversion time (for 12 bits), and "no missing codes" is guaranteed over temperature. The Micro Networks ADC84 and ADC85 series of 12-bit A/D converters are direct pin-for-pin replacements for industry-standard ADC84 and ADC85 converters and offer faster conversion times, lower power consumption and guaranteed "no missing codes". ADC84 and ADC85 series devices are excellent choices for high-speed applications in commercial/industrial OEM designs. They are particularly well suited for high-speed, multichannel, simultaneous sampling or sequential, data acquisition systems. | Model | Linearity | Specification | Gain | |-----------|--------------|----------------|----------------| | Number | Error (%FSR) | Temp. Range | Drift (ppm/°C) | | ADC84-10 | ± 0.048 | 0°C to +70°C | ±30 | | ADC84-12 | ± 0.012 | 0°C to +70°C | ±30 | | ADC85C-10 | ± 0.048 | 0°C to +70°C | ± 40 | | ADC85C-12 | ± 0.012 | 0°C to +70°C | ± 25 | | ADC85-10 | ± 0.048 | -25°C to +85°C | ± 20 | | ADC85-12 | ± 0.012 | -25°C to +85°C | ± 15 | # ADC84 ADC85 HIGH-SPEED 12-Bit A/D CONVERTERS #### **ABSOLUTE MAXIMUM RATINGS** Operating Temperature Range Specified Temperature Range: ADC84-10, ADC84-12 ADC85C-10, ADC85C-12 ADC85-10, ADC85-12 Storage Temperature Range Positive Supply (+Vcc, Pin 28) Negative Supply (+Vcc, Pin 31) Logic Supply (+Vdd, Pin 16) Digital Inputs (Pins 14, 21) Analog Inputs (Pins 24, 25) Buffer Input (Pin 30) - 55°C to +125°C 0°C to +70°C 0°C to +70°C -25°C to +85°C -65°C to +150°C -0.5 to +18 Volts +0.5 to -18 Volts -0.5 to +5.5 Volts ±25 Volts ±15 Volts #### **ORDERING INFORMATION** | PART NUMBER ———— | ADC8XX-XX | |---------------------------------|-----------| | | YPC0VV-VV | | Select ADC84, ADC85C or ADC85 | | | for desired performance and | ] | | specified temperature range | | | Select -10 or -12 for desired | | | resolution and linearity error. | | ## SPECIFICATIONS ALL UNITS (Typical at $T_A = +25$ °C, $\pm V_{CC} = \pm 15$ V, $\pm V_{dd} = +5$ V unless otherwise indicated) (Note 13) | | ADC84 | | ADC85C | | ADC85 | | | |------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------|----------|-----------|-------------|-------------|-----------------------| | MODEL | -10 | -12 | -10 | -12 | -10 | -12 | UNITS | | ANALOG INPUTS | - | | | | | | | | Input Voltage Ranges: Unipolar<br>Bipolar | 0 to +5, 0 to +10<br>±2.5, ±5, ±10 | | : | | | | Volts<br>Volts | | Input Impedance (Direct Input) (Note 1):<br>0 to +5V, ±2.5V<br>0 to +10V, ±5V<br>±10V | 2.5<br>5<br>10 | | : | | • | | kΩ<br>kΩ<br>kΩ | | Buffer Amplifier: Impedance (min) Bias Current (Note 1) Settling Time to ± 0.01% for 20V Step (Notes 1, 2) | 100<br>± 50<br>2 | | | | | | MΩ<br>nA<br>μsec | | DIGITAL INPUTS (Start, Short Cycle) | | | | | | | | | Logic Levels: Logic "1" (min)<br>Logic "0" (max) | | 2.0<br>0.8 | | • | | | Volts<br>Volts | | Logic Currents: Logic "1" (V <sub>IH</sub> = +2.4V)<br>Logic "0" (V <sub>IL</sub> = +0.4V) | | 40<br>1.6 | • | | • | | μA<br>mA | | TRANSFER CHARACTERISTICS (Note 3) | | | | | | | | | Resolution | 10 | 12 | 10 | 12 | 10 | 12 | Bits | | Linearity Error (max) | ± 0.048 | ± 0.012 | ± 0.048 | ± 0.012 | ± 0.048 | ± 0.012 | %FSR | | Differential Linearity Error | ± ½ | ± 1/2 | • | | • | • | LSB | | Temperature Range for No Missing Codes | 0 to +70 | 0 to +70 | 0 to +70 | 0 to +70 | - 25 to +85 | - 25 to +85 | °C | | Unipolar Offset Error (Notes 5, 9): Initial<br>Drift (Note 4) | ± 0.05<br>± 3 | ± 0.05<br>± 3 | • | *. | * | * | %FSR<br>(Note 14) | | Bipolar Offset Error (Notes 6, 9): Initial<br>Drift (Note 4) | ± 0.1<br>± 15 | ± 0.1<br>± 15 | ± 20 | +<br>± 12 | ± 10 | *<br>±7 | %FSR<br>(Note 14) | | Gain Error (Notes 7, 9): Initial<br>Drift (Note 4) (max) | ± 0.1<br>± 30 | ± 0.1<br>± 30 | ± 40 | ± 25 | +<br>± 20 | *<br>± 15 | %<br>ppm/°C | | DIGITAL OUTPUTS | | | | | | | | | Output Coding (Note 10): Parallel Outputs: Unipolar Bipolar Serial Output (Note 11): Unipolar Bipolar | CSB<br>COB, CTC<br>CSB<br>COB | | • | | : | | | | Logic Levels All Outputs:<br>Logic "1" (I <sub>source</sub> ≤80μA) (min)<br>Logic "0" (I <sub>sink</sub> ≤3.2mA) (max) | + 2.4<br>+ 0.4 | | • | | | | Volts<br>Volts | | REFERENCE OUTPUT | | | | | | | ļ | | Internal Reference (Note 1):<br>Voltage<br>Tempco (max)<br>External Current (max) | + 6.3<br>± 20<br>200 | | ± 10 | | ± 10 | | Volts<br>ppm/°C<br>μΑ | | | ADC84 | | ADC85C | | ADC85 | | T | |-----------------------------------------------------------------------------|--------------------|----------------------------------------------------------|--------|-----|--------------|-----|-------| | MODEL | -10 | -12 | -10 | -12 | -10 | -12 | UNITS | | DYNAMIC CHARACTERISTICS | | | | | | 1 | 1 | | Conversion Time (Note 8) (max) | 5 | 8 | 5 | 8 | 5 | 8 | μsec | | Internal Clock Frequency (Note 1) | 2 | 1.5 | 2 | 1.5 | 2 | 1.5 | MHz | | Start Convert Pulse Width (Note 1) (min) | 5 | i0 | ļ . | | | 1 | | | POWER SUPPLIES | | | | | <del> </del> | | nsec | | Power Supply Range: + 15V Supply - 15V Supply + 5V Supply | | + 14.5 to + 15.5<br>- 14.5 to - 15.5<br>+ 4.75 to + 5.25 | | : | | : | | | Power Supply Rejection (Notes 3, 12): + 15V Supply - 15V Supply + 5V Supply | | ± 0.004<br>± 0.004<br>± 0.001 | | : | | : | | | Current Drain: + 15V Supply<br>- 15V Supply<br>+ 5V Supply | + 20<br>25<br>+ 60 | | | | | • | | | Power Consumption | 97 | 75 | | | | | mW | #### **SPECIFICATION NOTES:** - 1. These parameters are listed for reference only and are not tested. - Buffer settling time is added to conversion time when calculating system throughput when using the internal buffer. See section labeled Internal Buffer Amplifier. - FSR = full scale range. A unit connected for a 0 to +5V or ±2.5V input range has a 5V FSR. A unit connected for a 0 to +10V or ±5V input range has a 10V FSR, etc.. 1LSB for 12 bits is equivalent to 0.024% FSR. 1LSB for 10 bits is equivalent to 0.098% FSR. - Listed specification applies over the 0°C to + 70°C temperature range for ADC84-10, -12 and ADC85C-10, -12. Listed specification applies over the - 25°C to +85°C temperature range for ADC85-10, -12. - Unipolar offset error is defined as the difference between the actual and the ideal input voltage at which the 1111 1111 1111 to 1111 1111 1110 transition occurs when operating on a unipolar input range. - Bipolar offset error is defined as the difference between the actual and the ideal input voltage at which the 1111 1111 1111 to 1111 1111 1110 transition occurs when operating on a bipolar input range. - 7. Gain error is defined as the error in the slope of the converter transfer function. It is expressed as a percentage and is equivalent to the deviation (divided by the ideal value) between the actual and the ideal value for the full input voltage span from the input voltage at which the output changes - from 1111 1111 1111 to 1111 1111 1110 to the input voltage at which the output changes from 0000 0000 0001 to 0000 0000 0000. - Conversion time is defined as the width of the Status (End of Conversion) pulse. Conversion time may be shortened, with lower resolution, by short cycling. Connect pin 2 (bit 11) to pin 14 (Short Cycle) for 10-bit conversions. See Timing Diagram. - 9. Initial error is adjustable to zero. - CSB = complementary straight binary. COB = complementary offset binary. CTC = complementary two's complement. - Serial data is in non-return-to-zero (NRZ) format and is coded in CSB and COB. - 12. Power supply rejection is defined as the change in the analog input voltage at which the 1111 1111 1110 to 1111 1111 1111 or 0000 0000 0000 0001 to 0000 0000 0000 output transitions occur versus a change in power-supply voltage. - 13. " " indicates that specification is the same as for ADC84. - 14. ppm of FSR/°C - 15. %FSR/% Supply Specifications subject to change without notice as Micro Networks reserves the right to make improvements and changes in its products. ## **BLOCK DIAGRAM** # PIN DESIGNATIONS | 1 | Bit 12 (LSB) | |----|-------------------| | 2 | Bit 11 | | 3 | Bit 10 | | 4 | Bit 9 | | 5 | Bit 8 | | 6 | Bit 7 | | 7 | Bit 6 | | 8 | Bit 5 | | 9 | Bit 4 | | 10 | Bit 3 | | 11 | Bit 2 | | | Bit 1 (MSB) | | 13 | MSB | | 14 | Short Cycle | | 15 | Digital Ground | | 16 | +5V Supply (+Vdd) | | | | | 31 | Serial Output -15V Supply (-Vcc) Buffer Input | |----|-----------------------------------------------| | | Buffer Output | | | +15V Supply (+Vcc) | | | Gain Adjust | | 26 | Analog Ground | | 25 | 20V Range | | 24 | 10V Range | | 23 | Bipolar Offset | | 22 | Summing Junction | | 21 | Start Convert | | 20 | Status (E.O.C.) | | 19 | Clock Output | | 18 | Reference Output (+6.3V) | | 17 | Clock Adjust | # **APPLICATIONS INFORMATION** **LAYOUT CONSIDERATIONS**—Proper attention to layout and decoupling is necessary to obtain specified accuracies. Analog and digital grounds (pins 15 and 26) are not connected to each other internally and must be tied together as close to the package as possible, preferably through a large analog ground plane underneath the package. If these commons must be run separately, a nonpolarized, 0.01 to $0.1\mu$ F bypass capacitor should be connected between pins 15 and 26 as close to the package as possible and wide conductor runs should be used. Coupling between the analog inputs and digital signals should be minimized to reduce noise pickup. The Summing Junction (pin 22) is the direct input to the internal comparator and is particularly noise susceptible. In bipolar operation, where pin 22 is connected to pin 23, a short jumper should be used, and when external offset adjustment is employed, the 1.8 megohm resistor should be located as close to the package as possible. Power supplies should be decoupled with tantalum or electrolytic capacitors located close to the device package. For optimum results, $1\mu F$ capacitors paralleled by $0.01\mu F$ ceramic capacitors should be connected as shown in the diagrams below. An additional $0.01\mu F$ ceramic bypass capacitor should be located close to the package connecting the gain adjust point (pin 27) to analog ground. For normal 12-bit operation using the internal clock, Clock Adjust (pin 17) must be connected to Digital Ground (pin 15) and Short Cycle (pin 14) should be connected to +5V (pin 16). START CONVERT—The Start Convert signal must be a positive pulse with a minimum pulse width of 50nsec. The falling edge of the Start Convert signal resets the converter and turns on the internal clock. Status going low at the end of a conversion turns off the internal clock. If the Start Convert input is brought high after a conversion has been initiated, the internal clock will be disabled halting the conversion. If the Start Convert input is then brought low, the original conversion will continue with a possible error in the output bit that was about to be set when the internal clock was stopped. STATUS OUTPUT—The Status or End of Conversion (E.O.C.) output will be set to a logic "1" by the falling edge of the Start Convert; will remain high during conversion; and will drop to a logic "0" when conversion is complete. Due to propagation delays, the least significant bit of any conversion will not be valid until a maximum of 120nsec after the Status output has gone low. SHORT CYCLING—For applications requiring less than 12 bits resolution, these converters can be truncated or short cycled at the desired number of bits with a proportionate decrease in conversion time. The connections shown below both increase the clock rate and truncate the converter to provide the minimum conversion time for a given resolution. | Resolution (Bits) | 12 | 10 | 8 | |-------------------------|-----|----|-----| | Connect Pin 17 to Pin | 15 | 16 | 28 | | Connect Pin 14 to Pin | 16 | 2 | 4 | | Conversion Speed (µsec) | 8 | 5 | 3 | | Clock Speed (MHz) | 1.5 | 2 | 2.7 | CLOCK RATE—The internal clock is preset to approximately 1.5 MHz and can be adjusted over a range of 1.5 to 2.7 MHz. To adjust the internal clock, a multiturn pot (TCR of 100ppm/°C or less) is connected to pin 17 as shown in the diagrams below. #### TIMING DIAGRAM NOTES: - 1. Conversion time is defined as the width of the Status pulse. - The Start Convert command must be at least 50nsec wide and must remain low during conversion. - The internal clock is enabled and the conversion cycle commences on the falling edge of the Start Convert signal. - The delay from the falling edge of the Start Convert signal to Status actually rising to a "1" may be 100nsec. - Parallel data will be valid 120nsec after the Status (E.O.C.) output goes low and will remain valid until another conversion is initiated. - The delay from clock to serial data valid will be a maximum of 140nsec from a rising internal clock edge or a maximum of 200nsec from a falling external clock edge. - When using an external clock, the converter will continuously convert. Each conversion will be initiated by the falling edge of the first external clock pulse following E.O.C.'s going low at the end of the previous conversion. See External Clock section. - Once a conversion has begun, a second start pulse will not reset the converter. See Start Convert section. - When the converter is initially "powered up", it may come on at any point in the conversion cycle. EXTERNAL CLOCK—An external clock may be connected to the Start Convert input. This external clock must consist of negative going pulses 100 to 200nsec wide and must be at a lower frequency than the internal clock. In this mode of operation, the converter will provide a continuous string of conversions each of which begins on the first falling edge of the external clock after Status (E.O.C.) has gone low. INTERNAL BUFFER AMPLIFIER—Both the ADC84 and ADC85 provide user-optional internal buffer amplifiers. Use of these buffer amplifiers provides an input impedance greater than $100M\Omega$ allowing the A/D's to be driven from high impedance sources or directly from an analog multiplexer. When using the optional buffer amplifier, a $2\mu sec$ delay must be provided to allow the amplifier to settle prior to triggering the Start Convert input. If the buffer amplifier is not required, its input should be connected to analog ground to avoid introducing noise into the converter. ## USING A TRACK/HOLD AMPLIFIER WITH AN ADC84/85C/85 —When using a track-hold (T/H) amplifier with an ADC84/85C/85, the T/H can be driven directly (or inverted) from the A/D's Start Convert signal. When the Start is high prior to the beginning of a conversion, the T/H can be in the tracking or signal acquisition mode. The falling edge of the start signal initiates the conversion and simultaneously commands the T/H into the hold mode. The MSB output will be set to its final value one internal clock period later (approximately $0.67\mu sec$ ), and the sample-to-hold transient of the chosen T/H should have settled to within $\pm 0.01\%$ FSR of its final value by that time. The width of the start convert pulse may have to be lengthened to accommodate the acquisition time spec of the chosen T/H. #### **OPTIONAL EXTERNAL OFFSET AND GAIN ADJUSTMENTS** —Initial offset and gain errors may be trimmed to zero using external potentiometers as shown in the following diagrams. Adjustments should be made following warm-up, and to avoid interaction, offset should be adjusted before gain. Fixed resistors can be $\pm 20\%$ carbon composition or better. Multiturn potentiometers with TCR's of $100\text{ppm}/^{\circ}\text{C}$ or less are recommended to minimize drift with temperature. If these adjustments are not used, pin 22 should be connected as described in the Input Range Selection section and a $0.01\mu\text{F}$ capacitor should be connected from pin 27 to pin 26. OFFSET ADJUSTMENTS—Connect the offset potentiometer as shown and apply the input voltage at which the 1111 1111 1110 to 1111 1111 1111 transition is ideally supposed to occur (see Digital Output Coding). While continuously converting, adjust the offset potentiometer until all the output bits are "1" and the LSB "flickers" on and off. GAIN ADJUSTMENT—Connect the gain potentiometer as shown below and apply the input voltage at which the 0000 0000 0001 to 0000 0000 0000 transition is ideally supposed to occur (see Digital Output Coding). While continuously converting, adjust the gain potentiometer until all the output bits are "0" and the LSB "flickers" on and off. A $0.01\mu$ F capacitor should be connected from Gain Adjust (pin 27) to Analog Ground (pin 26). Pin $$\frac{1.8 \text{M}\Omega}{100 \text{k}\Omega}$$ $\frac{10 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{10 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{10 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{270 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{270 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{22 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}{100 \text{k}\Omega}$ $\frac{100 \text{k}\Omega}{100 \text{k}\Omega}$ Offset Adjust **Gain Adjust** # INPUT RANGE SELECTION | B: 0 | Analog Input Voltage Range | | | | | | | | |-----------------------|----------------------------|-----------|--------|------|--------------|--|--|--| | Pin Connections | 0 to +5V | 0 to +10V | ± 2.5V | ± 5V | ± 10V | | | | | FOR NORMAL INPUT | | | | | | | | | | Input Impedance (kΩ) | 2.5 | 5 | 2.5 | 5 | 10 | | | | | Connect Pin 23 to Pin | 26 | 26 | 22 | 22 | 22 | | | | | Connect Pin 25 to Pin | 22 | Open | 22 | Open | Input Signal | | | | | Connect Pin 30 to Pin | 26 | 26 | 26 | 26 | 26 | | | | | Connect Input to Pin | 24 | 24 | 24 | 24 | 25 | | | | | FOR BUFFERED INPUT | | | | | | | | | | Input Impedance (MΩ) | 100 | 100 | 100 | 100 | 100 | | | | | Connect Pin 23 to Pin | 26 | 26 | 22 | 22 | 22 | | | | | Connect Pin 25 to Pin | 22 | Open | 22 | Open | 29 | | | | | Connect Pin 29 to Pin | 24 | 24 | 24 | 24 | 25 | | | | | Connect Input to Pin | 30 | 30 | 30 | 30 | 30 | | | | # **DIGITAL OUTPUT CODING** | | Analog Input Voltage Range | | | | | Digital Outputs | | | |----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------|----------------------|-------------------------|--| | 0 to +5V | 0 to +10V | ± 2.5V | ±5V | ± 10V | MSB | | LSB | | | + 5.0000<br>+ 4.9982 | + 10.0000<br>+ 9.9963 | + 2.5000<br>+ 2.4982 | + 5.0000<br>+ 4.9963 | + 10.0000<br>+ 9.9927 | 0000<br>0000 | 0000 | 000Ø* | | | + 2.5006<br>+ 2.4994<br>+ 2.4982 | + 5.0012<br>+ 4.9988<br>+ 4.9963 | + 0.0006<br>- 0.0006<br>- 0.0018 | + 0.0012<br>- 0.0012<br>- 0.0037 | + 0.0024<br>- 0.0024<br>- 0.0073 | 0111<br>ØØØØ<br>1000 | 1111<br>ØØØØ<br>0000 | 111Ø*<br>ØØØØ*<br>000Ø* | | | + 0.0006<br>0.0000 | + 0.0012<br>0.0000 | - 2.4994<br>- 2.5000 | - 4.9988<br>- 5.0000 | - 9.9976<br>- 10.0000 | 1111<br>1111 | 1111<br>1111 | 111Ø*<br>1111 | | ### DIGITAL OUTPUT CODING NOTES: - For unipolar input ranges, output coding is complementary straight binary (CSB). - For bipolar input ranges, output coding is complementary offset binary (COB). - For bipolar input ranges, complementary two's complement coding (CTC) can be obtained by using the complement of the most significant bit MSB. MSB is available on pin 13. See Pin Designations. - 4. For 0 to +5V or $\pm 2.5$ V input ranges, 1LSB for 12 bits = 1.22mV. 1LSB for 10 bits = 4.88mV. - 5. For 0 to $\pm$ 100 or $\pm$ 5V input ranges, 1LSB for 12 bits = 2.44mV. 1LSB for 10 bits = 9.77mV. - 6. For $\pm$ 10V input range, 1LSB for 12 bits = 4.88mV. 1LSB for 10 bits = 19.5mV. - \*Voltages given are the theoretical values for the transitions indicated. Ideally, with the converter continuously converting, the output bits indicated as Ø will change from "1" to "0" or vice versa as the input voltage passes through the level indicated. EXAMPLE: For an ADC85-12 operating on its $\pm$ 10V input range, the transition from digital output 1111 1111 1111 to 1111 1111 1110 (or vice versa) will ideally occur at an input voltage of -9.9976 volts (- Full Scale $+\frac{1}{2}$ LSB). Subsequently, any input voltage more negative than -9.9976 volts will give a digital output of all "1's". The transition from digital output 1000 0000 0000 to 0111 1111 1111 will ideally occur at an input voltage of -0.0024 volts ( $-\frac{1}{2}$ LSB) and the 0000 0000 0001 to 0000 0000 transition should occur at +9.9927 volts (+ Full Scale $-\frac{1}{2}$ LSB). An input more positive than +9.9927 volts will give all "0's".