

## V62C1162048L(L)

Ultra Low Power 128K x 16 CMOS SRAM

### **Features**

- Low-power consumption
  - Active: 35mA  $I_{CC}$  at 70ns
  - Stand-by: 10 μA (CMOS input/output) 2 μA (CMOS input/output, L version)
- 70/85/100/120 ns access time
- · Equal access and cycle time
- Single +1.8V to2.2V Power Supply
- Tri-state output
- · Automatic power-down when deselected
- Multiple center power and ground pins for improved noise immunity
- Individual byte controls for both Read and Write cycles
- Available in 44 pin TSOPII / 48-fpBGA / 48-µBGA

## **Functional Description**

The V62C1162048L is a Low Power CMOS Static RAM organized as 131,072 words by 16 bits. Easy Memory expansion is provided by an active LOW  $(\overline{CE})$  and  $(\overline{OE})$  pin.

This device has an automatic power-down mode feature when deselected. Separate Byte Enable controls (BLE and BHE) allow individual bytes to be accessed. BLE controls the lower bits I/O1 - I/O8. BHE controls the upper bits I/O9 - I/O16.

Writing to these devices is performed by taking Chip Enable ( $\overline{CE}$ ) with Write Enable ( $\overline{WE}$ ) and Byte Enable ( $\overline{BLE}/\overline{BHE}$ ) LOW.

Reading from the device is performed by taking Chip Enable (CE) with Output Enable (OE) and Byte Enable (BLE/BHE) LOW while Write Enable (WE) is held HIGH.

## Logic Block Diagram



## TSOPII / 48-fpBGA / 48-µBGA (See nest page)



## MOSEL VITELIC V62C1162048L(L)M

| 1 | 2 | 3 | 4 | 5 | 6 |
|---|---|---|---|---|---|
|   |   |   |   |   |   |
|   |   |   |   |   |   |
|   |   |   |   |   |   |
|   |   |   |   |   |   |
|   |   |   |   |   |   |
|   |   |   |   |   |   |
|   |   |   |   |   |   |
|   |   |   |   |   |   |
|   |   |   |   |   |   |
|   |   |   |   |   |   |

Top View

|   | 1     | 2     | 3   | 4            | 5    | 6    |
|---|-------|-------|-----|--------------|------|------|
| A | BLE   | OE    | A0  | A1           | A2   | NC   |
| В | I/O9  | BHE   | АЗ  | A3 A4 CE     |      | I/O1 |
| С | I/O10 | I/O11 | A5  | A6           | I/O2 | I/O3 |
| D | vss   | I/O12 | NC  | IC A7 I/O4   |      | vcc  |
| E | vcc   | I/O13 | NC  | A16          | I/O5 | vss  |
| F | I/O15 | I/O14 | A14 | A14 A15 I/O6 |      | 1/07 |
| G | I/O16 | NC    | A12 | A13          | WE   | I/O8 |
| н | NC    | A8    | A9  | A10          | A11  | NC   |

Note: NC means no Ball.

Top View

# 48 Ball - 6 x 8 $\mu$ BGA (Ultra Low Power)



#### PACKAGE OUTLINE DWG.

| SYMBOL | UNIT:MM            |
|--------|--------------------|
| Α      | 1.10 <u>+</u> 0.10 |
| A1     | 0.22+0.05          |
| b      | 0.35               |
| С      | 0.36(TYP)          |
| D      | 8.00 <u>+</u> 0.10 |
| D1     | 5.25               |
| E      | 6.00 <u>+</u> 0.10 |
| E1     | 3.75               |
| е      | 0.75TYP            |
| aaa    | 0.10               |



## **Absolute Maximum Ratings \***

| Parameter                          | Symbol | Minimum | Maximum | Unit           |
|------------------------------------|--------|---------|---------|----------------|
| Voltage on Any Pin Relative to Gnd | Vt     | -0.5    | +4.0    | V              |
| Power Dissipation                  | PT     | _       | 1.0     | W              |
| Storage Temperature (Plastic)      | Tstg   | -55     | +150    | <sub>0</sub> C |
| Temperature Under Bias             | Tbias  | -40     | +85     | <sub>0</sub> C |

<sup>\*</sup> Note: Stresses greater than those listed above Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and function operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **Truth Table**

| CE | OE | WE | BLE | BHE | I/O1-I/O8 | I/O9-I/O16 | Power   | Mode            |
|----|----|----|-----|-----|-----------|------------|---------|-----------------|
| Н  | Χ  | Χ  | Χ   | Χ   | High-Z    | High-Z     | Standby | Standby         |
| L  | L  | Н  | L   | Н   | Data Out  | High-Z     | Active  | Low Byte Read   |
| L  | L  | Н  | Н   | L   | High-Z    | Data Out   | Active  | High Byte Read  |
| L  | L  | Н  | L   | L   | Data Out  | Data Out   | Active  | Word Read       |
| L  | Χ  | L  | L   | L   | Data In   | Data In    | Active  | Word Write      |
| L  | Χ  | L  | L   | Н   | Data In   | High-Z     | Active  | Low Byte Write  |
| L  | Χ  | L  | Н   | L   | High-Z    | Data In    | Active  | High Byte Write |
| L  | Н  | Н  | Χ   | Χ   | High-Z    | High-Z     | Active  | Output Disable  |
| L  | Χ  | Χ  | Н   | Н   | High-Z    | High-Z     | Active  | Output Disable  |

<sup>\*</sup> **Key:** X = Don't Care, L = Low, H = High

# **Recommended Operating Conditions** ( $T_A = 0^{o}C \text{ to } +70^{o}C \text{ / } -40^{o}C \text{ to } 85^{o}C^{**}$ )

| Parameter      | Symbol          | Min   | Тур | Max                   | Unit |
|----------------|-----------------|-------|-----|-----------------------|------|
| Supply Voltage | V <sub>CC</sub> | 1.8   | 2.0 | 2.2                   | V    |
| Supply Vollage | Gnd             | 0.0   | 0.0 | 0.0                   | V    |
| Innut Valtage  | V <sub>IH</sub> | 1.6   | -   | V <sub>CC</sub> + 0.2 | V    |
| Input Voltage  | V <sub>IL</sub> | -0.5* | -   | 0.4                   | V    |

<sup>\*</sup>  $V_{IL}$  min = -2.0V for pulse width less than  $t_{RC}/2$ .

<sup>\*\*</sup> For Industrial Temperature



# **DC Operating Characteristics** ( $V_{cc}$ =1.8 to 2.2V, Gnd = 0V, $T_A$ = 0 $^0$ C to +70 $^0$ C / -40 $^0$ C to 85 $^0$ C)

| Parameter                                    | Sym                | <b>Test Conditions</b>                                                                                                                                  | _'  | 70             | -:  | 85             | -100 |                | -120 |                | Unit     |
|----------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|-----|----------------|------|----------------|------|----------------|----------|
| r ar ameter                                  | Sym                | Test Conditions                                                                                                                                         | Min | Max            | Min | Max            | Min  | Max            | Min  | Max            |          |
| Input Leakage Current                        | lı <sub>Lı</sub> l | $V_{cc}$ = Max,<br>$V_{in}$ = Gnd to $V_{cc}$                                                                                                           | -   | 1              | -   | 1              | -    | 1              | -    | 1              | μА       |
| Output Leakage<br>Current                    | II <sub>LO</sub> I | $\overline{CE} = V_{IH} \text{ or } V_{CC} = Max,$<br>$V_{OUT} = Gnd \text{ to } V_{CC}$                                                                | -   | 1              | -   | 1              | -    | 1              | 1    | 1              | μА       |
| Operating Power<br>Supply Current            | I <sub>CC</sub>    | $\overline{CE} = V_{IL}$ , $V_{IN} = V_{IH}$ or $V_{IL}$ , $I_{OUT} = 0$                                                                                | -   | 5              | -   | 5              | ·    | 5              | 1    | 5              | mA       |
| Average Operating<br>Current                 | I <sub>CC1</sub>   | I <sub>OUT</sub> = 0mA,<br>Min Cycle, 100% Duty                                                                                                         | -   | 35             | -   | 35             | -    | 30             | -    | 30             | mA       |
|                                              | I <sub>CC2</sub>   | $\label{eq:continuous} \begin{split} \overline{CE} & \leq 0.2V \\ I_{OUT} & = 0 mA, \\ \text{Cycle Time} & = 1 \mu s, \text{ Duty} = 100\% \end{split}$ | -   | 3              | -   | 3              | -    | 3              | -    | 3              | mA       |
| Standby Power Supply<br>Current (TTL Level)  | I <sub>SB</sub>    | CE = V <sub>IH</sub>                                                                                                                                    | -   | 0.5            | -   | 0.5            | -    | 0.5            | -    | 0.5            | mA       |
| Standby Power Supply<br>Current (CMOS Level) | I <sub>SB1</sub>   | $\overline{CE} \ge V_{cc} - 0.2V$ $V_{IN} \le 0.2V \text{ or}$ $V_{IN} \ge V_{cc} - 0.2V$                                                               | -   | 10<br><b>2</b> | -   | 10<br><b>2</b> |      | 10<br><b>2</b> |      | 10<br><b>2</b> | μA<br>μA |
| Output Low Voltage                           | V <sub>OL</sub>    | I <sub>OL</sub> = 2 mA                                                                                                                                  | -   | 0.4            | -   | 0.4            | -    | 0.4            | -    | 0.4            | V        |
| Output High Voltage                          | V <sub>OH</sub>    | I <sub>OH</sub> = -1 mA                                                                                                                                 | 1.6 | -              | 1.6 | -              | 1.6  | -              | 1.6  | -              | V        |

# **Capacitance** (f = 1MHz, $T_A = 25^0$ C)

| Parameter*        | Symbol           | <b>Test Condition</b>   | Max | Unit |
|-------------------|------------------|-------------------------|-----|------|
| Input Capacitance | C <sub>in</sub>  | $V_{in} = 0V$           | 7   | pF   |
| I/O Capacitance   | C <sub>I/O</sub> | $V_{in} = V_{out} = 0V$ | 8   | pF   |

 $<sup>^{\</sup>star}$  This parameter is guaranteed by device characterization and is not production tested.

**AC Test Conditions** 

Input Pulse Level 0.4V to 1.6V Input Rise and Fall Time 5ns

Input and Output Timing Reference Level

1.0V

Output Load Condition

70ns/85ns

$$\begin{split} &C_L = 30pf + 1TTL \; Load \\ &C_L = 100pf + 1TTL \; Load \end{split}$$
Load for 100ns/120ns



\* Including Scope and Jig Capacitance Figure A.



# $\pmb{Read \ Cycle}^{\ (9)} \ (V_{cc} = 1.8 \ to \ 2.2V, \ Gnd = 0V, \ T_A = 0^0C \ to \ +70^0C \ / \ -40^0C \ to \ +85^0C)$

| Parameter                            | Sym                     | -70 |     | -85 |     | -100 |     | -120 |     | Unit | Note  |
|--------------------------------------|-------------------------|-----|-----|-----|-----|------|-----|------|-----|------|-------|
|                                      |                         | Min | Max | Min | Max | Min  | Max | Min  | Max |      |       |
| Read Cycle Time                      | t <sub>RC</sub>         | 70  | -   | 85  | -   | 100  | -   | 120  | -   | ns   |       |
| Address Access Time                  | t <sub>AA</sub>         | -   | 70  | 1   | 85  | -    | 100 | 1    | 120 | ns   |       |
| Chip Enable Access Time              | t <sub>ACE</sub>        | -   | 70  | 1   | 85  | -    | 100 | 1    | 120 | ns   |       |
| Output Enable Access Time            | t <sub>OE</sub>         | -   | 40  | 1   | 40  | -    | 50  | 1    | 60  | ns   |       |
| Output Hold from Address Change      | t <sub>OH</sub>         | 10  |     | 10  | -   | 10   |     | 10   | -   | ns   |       |
| Chip Enable to Output in Low-Z       | t <sub>LZ</sub>         | 10  |     | 10  | -   | 10   |     | 10   | -   | ns   | 4,5   |
| Chip Disable to Output in High-Z     | <b>t</b> <sub>HZ</sub>  | -   | 30  | 1   | 35  | -    | 40  |      | 45  | ns   | 3,4,5 |
| Output Enable to Output in Low-Z     | t <sub>OLZ</sub>        | 5   | 1   | 5   | -   | 5    | 1   | 5    | -   | ns   |       |
| Output Disable to Output in High-Z   | <b>t</b> OHZ            | -   | 25  | 1   | 30  | -    | 35  | -    | 40  | ns   |       |
| BLE, BHE Enable to Output in Low-Z   | t <sub>BLZ</sub>        | 5   | -   | 5   | -   | 5    | -   | 5    | -   | ns   | 4,5   |
| BLE, BHE Disable to Output in High-Z | <b>t</b> <sub>BHZ</sub> | -   | 25  | 1   | 30  | -    | 35  | -    | 40  | ns   | 3,4,5 |
| BLE, BHE Access Time                 | t <sub>BA</sub>         | -   | 40  | -   | 40  | -    | 50  | -    | 60  | ns   |       |

# $\label{eq:Write Cycle} \textbf{Write Cycle} \ ^{(11)} \ (V_{cc} = 1.8 \ \text{to} \ 2.2 \text{V}, \ \text{Gnd} = 0 \text{V}, \ T_A = 0^0 \text{C to} \ + 70^0 \text{C} \ / \ - 40^0 \text{C to} \ + 85^0 \text{C})$

| Parameter                        | Symbol           | -'  | -70 |     | -85 |     | -100 |     | -120 |    | Note |
|----------------------------------|------------------|-----|-----|-----|-----|-----|------|-----|------|----|------|
|                                  |                  | Min | Max | Min | Max | Min | Max  | Min | Max  |    |      |
| Write Cycle Time                 | t <sub>WC</sub>  | 70  | -   | 85  | -   | 100 | -    | 120 | -    | ns |      |
| Chip Enable to Write End         | t <sub>CW</sub>  | 60  | -   | 70  | -   | 80  | -    | 90  | -    | ns |      |
| Address Setup to Write End       | t <sub>AW</sub>  | 60  | -   | 70  | -   | 80  | -    | 90  | -    | ns |      |
| Address Setup Time               | t <sub>AS</sub>  | 0   | -   | 0   | -   | 0   | -    | 0   | -    | ns |      |
| Write Pulse Width                | t <sub>WP</sub>  | 50  | -   | 60  | -   | 70  | -    | 80  | -    | ns |      |
| Write Recovery Time              | t <sub>WR</sub>  | 0   | -   | 0   | -   | 0   | -    | 0   | -    | ns |      |
| Data Valid to Write End          | t <sub>DW</sub>  | 30  | -   | 35  | -   | 40  | -    | 45  | -    | ns |      |
| Data Hold Time                   | t <sub>DH</sub>  | 0   | -   | 0   | -   | 0   | -    | 0   | -    | ns |      |
| Write Enable to Output in High-Z | t <sub>WHZ</sub> | -   | 30  | -   | 35  | -   | 40   | -   | 45   | ns |      |
| Output Active from Write End     | t <sub>OW</sub>  | 5   | -   | 5   | -   | 5   | -    | 5   | -    | ns |      |
| BLE, BHE Setup to Write End      | t <sub>BW</sub>  | 60  | -   | 70  | -   | 80  | -    | 90  | -    | ns |      |



## **Timing Waveform of Read Cycle 1** (Address Controlled)



## Timing Waveform of Read Cycle 2



### Notes (Read Cycle)

- 1. WE are high for read cycle.
- 2. All read cycle timing is referenced from the last valid address to the first transition address.
- 3.  $t_{\text{HZ}}$  and  $t_{\text{OHZ}}$  are defined as the time at which the outputs achieve the open circuit condition referenced to  $V_{\text{OH}}$  or  $V_{\text{OL}}$  levels.
- 4. At any given temperature and voltage condition  $t_{HZ}$  (max.) is less than  $t_{LZ}$  (min.) both for a given device and from device to device.
- 5. Transition is measured  $\pm$  200mV from steady state voltage with load. This parameter is sampled and not 100% tested.
- 6. Device is continuously selected with  $\overline{CE} = V_{IL}$ .
- 7. Address valid prior to coincident with  $\overline{\text{CE}}$  transition Low.
- 8. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.
- 9. For test conditions, see AC Test Condition, Figure A.



## Timing Waveform of Write Cycle 1 (Address Controlled)



## **Timing Waveform of Write Cycle 2** (CE Controlled)



## Timing Waveform of Write Cycle 3 (BLE/BHE Controlled)





## **Notes** (Write Cycle)

- 1. All write timing is referenced from the last valid address to the first transition address.
- 2. A write occurs during the overlap of a low  $\overline{CE}$  and  $\overline{WE}$ . A write begins at the latest transition among  $\overline{CE}$  and  $\overline{WE}$  going low: A write ends at the earliest transition among  $\overline{CE}$  going high and  $\overline{WE}$  going high.  $t_{WP}$  is measured from the beginning of write to the end of write.
- 3.  $t_{cw}$  is measured from the later of  $\overline{CE}$  going low to end of write.
- 4.  $t_{AS}$  is measured from the address valid to the beginning of write.
- 5.  $t_{WR}$  is measured from the end of write to the address change.
- 6. If  $\overline{OE}$ ,  $\overline{CE}$  and  $\overline{WE}$  are in the Read Mode during this period, the I/O pins are in the output Low-Z state. Inputs of opposite phase of the output must not be applied because bus contention can occur.
- For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.
- 8. If  $\overline{\text{CE}}$  goes low simultaneously with  $\overline{\text{WE}}$  going low or after  $\overline{\text{WE}}$  going low, the outputs remain high impedance state.
- 9. Dout is the read data of the new address.
- 10. When  $\overline{\text{CE}}$  is low: I/O pins are in the outputs state. The input signals in the opposite phase leading to the output should not be applied.
- 11. For test conditions, see AC Test Condition, Figure A.



## Data Retention Characteristics (L Version Only)(1)

| Parameter                              | Symbol                 | <b>Test Condition</b>             | Min             | Max | Unit |
|----------------------------------------|------------------------|-----------------------------------|-----------------|-----|------|
| V <sub>CC</sub> for Data Retention     | <b>V</b> <sub>DR</sub> | $\overline{CE} \ge V_{CC} - 0.2V$ | 1.0             | -   | V    |
| Data Retention Current                 | I <sub>CCDR</sub>      |                                   | -               | 1   | μΑ   |
| Chip Deselect to Data Retention Time   | t <sub>CDR</sub>       | $V_{IN} \ge V_{CC}$ - 0.2V or     | 0               | -   | ns   |
| Operation Recovery Time <sup>(2)</sup> | <b>t</b> <sub>R</sub>  | $V_{IN} \leq 0.2V$                | t <sub>RC</sub> | -   | ns   |

# **Data Retention Waveform** (L Version Only) ( $T_A = 0^0$ C to $+70^0$ C / $-40^0$ C to $+85^0$ C)



## Notes (Write Cycle)

- 1. L-version includes this feature.
- 2. This Parameter is samples and not 100% tested.
- 3. For test conditions, see *AC Test Condition*, Figure A.
- 4. This parameter is tested with CL = 5pF as shown in Figure B. Transition is measured  $\pm 500mV$  from steady-state voltage.
- 5. This parameter is guaranteed, but is not tested.
- 6. WE is High for read cycle.
- 7.  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are LOW for read cycle.
- 8. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.
- 9. All read cycle timings are referenced from the last valid address to the first transtion address.
- 10. CE or WE must be HIGH during address transition.
- 11. All write cycle timings are referenced from the last valid address to the first transition address.



# **Ordering Information**

| Device Type*         | Speed  | Package            |
|----------------------|--------|--------------------|
| V62C1162048L-70T     | 70 ns  | 44-pin TSOP Type 2 |
| V62C1162048L-85T     | 85 ns  |                    |
| V62C1162048L-100T    | 100 ns |                    |
| V62C1162048L-120T    | 120 ns |                    |
| V62C1162048LL-70T    | 70 ns  |                    |
| V62C1162048LL-85T    | 85 ns  |                    |
| V62C1162048LL-100T   | 100 ns |                    |
| V62C1162048LL-120T   | 120 ns |                    |
| V62C1162048L(L)-70B  | 70 ns  | 48-fpBGA           |
| V62C1162048L(L)-85B  | 85 ns  |                    |
| V62C1162048L(L)-100B | 100 ns |                    |
| V62C1162048L(L)-120B | 120 ns |                    |
| V62C1162048L(L)-70M  | 70 ns  | 48-μBGA            |
| V62C1162048L(L)-85M  | 85 ns  |                    |
| V62C1162048L(L)-100M | 100 ns |                    |
| V62C1162048L(L)-120M | 120 ns |                    |

<sup>\*</sup> For Industrial temperature tested devices, an "I" designator will be added to the end of the device number.

### **MOSEL VITELIC**

### **WORLDWIDE OFFICES**

## V62C1162048L(L)

#### U.S.A.

3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952

#### **TAIWAN**

7F, NO. 102 MIN-CHUAN E. ROAD, SEC. 3 TAIPEI PHONE: 886-2-2545-1213

FAX: 886-2-2545-1219

NO 19 LI HSIN ROAD SCIENCE BASED IND. PARK HSIN CHU, TAIWAN, R.O.C. PHONE: 886-3-579-5888 FAX: 886-3-566-5888

#### **SINGAPORE**

10 ANSON ROAD #23-13 INTERNATIONAL PLAZA SINGAPORE 079903 PHONE: 65-3231801 FAX: 65-3237013

#### **JAPAN**

ONZE 1852 BUILDING 6F 2-14-6 SHINTOMI, CHUO-KU TOKYO 104-0041 PHONE: 03-3537-1400 FAX: 03-3537-1402

#### **UK & IRELAND**

SUITE 50, GROVEWOOD BUSINESS CENTRE STRATHCLYDE BUSINESS PARK BELLSHILL, LANARKSHIRE, SCOTLAND, ML4 3NQ PHONE: 44-1698-748515

FAX: 44-1698-748516

#### GERMANY (CONTINENTAL EUROPE & ISRAEL)

BENZSTRASSE 32 71083 HERRENBERG GERMANY

PHONE: +49 7032 2796-0 FAX: +49 7032 2796 22

#### U.S. SALES OFFICES

#### **NORTHWESTERN**

3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952

#### **SOUTHWESTERN**

302 N. EL CAMINO REAL #200 SAN CLEMENTE, CA 92672 PHONE: 949-361-7873 FAX: 949-361-7807

#### CENTRAL, NORTHEASTERN & SOUTHEASTERN

604 FIELDWOOD CIRCLE RICHARDSON, TX 75081 PHONE: 214-826-6176 FAX: 214-828-9754

© Copyright 2001, MOSEL VITELIC Inc.

5/01 Printed in U.S.A.

The information in this document is subject to change without notice.

MOSEL VITELIC makes no commitment to update or keep current the information contained in this document. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of MOSEL-VITELIC.

MOSEL VITELIC subjects its products to normal quality control sampling techniques which are intended to provide an assurance of high quality products suitable for usual commercial applications. MOSEL VITELIC does not do testing appropriate to provide 100% product quality assurance and does not assume any liability for consequential or incidental arising from any use of its products. If such products are to be used in applications in which personal injury might occur from failure, purchaser must do its own quality assurance testing appropriate to such applications.