### Features

- High-speed: 70, 85 ns
- Ultra low CMOS standby current of 4µA (max.)
- Fully static operation
- All inputs and outputs directly TTL compatible
- Three state outputs
- Ultra low data retention current (V<sub>CC</sub> = 1.2V)
- Operating voltage: 2.3V 3.0V
- Packages
  - 44-pin TSOP (Standard)
  - 48-Ball CSP BGA (8mm x 10mm)

## Description

The V62C2164096 is a 4,194,304-bit static random-access memory organized as 262,144 words by 16 bits. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures.

## Functional Block Diagram



## **Device Usage Chart**

| Operating            | Package | Package Outline |    | Access Time (ns) |   | wer | Tomporaturo         |  |
|----------------------|---------|-----------------|----|------------------|---|-----|---------------------|--|
| Temperature<br>Range | т       | В               | 70 | 85               | L | LL  | Temperature<br>Mark |  |
| 0°C to 70°C          | •       | •               | •  | •                | • | •   | Blank               |  |
| -40°C to +85°C       | •       | •               | •  | •                |   | •   | I                   |  |

## Pin Descriptions

### A<sub>0</sub>-A<sub>17</sub> Address Inputs

These 18 address inputs select one of the 256K x 16 bit segments in the RAM.

## CE<sub>1</sub>, CE<sub>2</sub>\* Chip Enable Inputs

 ${\sf CE}_1$  is active LOW and  ${\sf CE}_2$  is active HIGH. Both chip enables must be active to read from or write to the device. If either chip enable is not active, the device is deselected and is in a standby power mode. The I/O pins will be in the high-impedance state when deselected.

## OE Output Enable Input

The output enable input is active LOW. With chip enabled, when  $\overline{OE}$  is Low and  $\overline{WE}$  High, data will be presented on the I/O pins. The I/O pins will be in the high impedance state when  $\overline{OE}$  is High.

### UBE, LBE Byte Enable

Active low inputs. These inputs are used to enable the upper or lower data byte.

### WE Write Enable Input

The write enable input is active LOW and controls read and write operations. With the chip enabled, when  $\overline{WE}$  is HIGH and  $\overline{OE}$  is LOW, output data will be present at the I/O pins; when  $\overline{WE}$  is LOW and  $\overline{OE}$  is HIGH, the data present on the I/O pins will be written into the selected memory locations.

I/O<sub>1</sub>-I/O<sub>16</sub> Data Input and Data Output Ports These 16 bidirectional ports are used to read data from and write data into the RAM.

V<sub>CC</sub> Power Supply

GND Ground

## Pin Configurations (Top View)

## 44-Pin TSOP-II (Standard)



### **48 BGA**



6 BLE OE Α0 Α1 Α2 CE<sub>2</sub> Α 1/09 BHE АЗ A4 CE<sub>1</sub> I/O1 В С I/O10 I/O11 Α5 Α6 1/02 I/O3 VSS 1/012 A17 Α7 1/04 VCC D VCC I/O13 NC VSS Е A16 1/05 F 1/014 1/07 I/O15 A14 A15 1/06 G I/O16 WE 1/08 NC A12 A13 NC Α8 Α9 A10 A11 NC н

Note: NC means no connect.

TOP VIEW

<sup>\*</sup>CE2 is available on BGA package only.

### Part Number Information



# Absolute Maximum Ratings (1)

| Symbol            | Parameter                    | Commercial                    | Industrial                    | Units |
|-------------------|------------------------------|-------------------------------|-------------------------------|-------|
| V <sub>CC</sub>   | Supply Voltage               | -0.5 to V <sub>CC</sub> + 0.5 | -0.5 to V <sub>CC</sub> + 0.5 | V     |
| V <sub>N</sub>    | Input Voltage                | -0.5 to V <sub>CC</sub> + 0.5 | -0.5 to V <sub>CC</sub> + 0.5 | V     |
| $V_{DQ}$          | Input/Output Voltage Applied | V <sub>CC</sub> + 0.3         | V <sub>CC</sub> + 0.3         | V     |
| T <sub>BIAS</sub> | Temperature Under Bias       | -10 to +125                   | -65 to +135                   | °C    |
| T <sub>STG</sub>  | Storage Temperature          | -55 to +125                   | -65 to +150                   | °C    |

### NOTE:

<sup>1.</sup> Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

| Capacitance* $T_A = 2$ | 5°C. f = | 1.0MHz |
|------------------------|----------|--------|
|------------------------|----------|--------|

| Symbol           | Parameter          | Conditions            | Max. | Unit |
|------------------|--------------------|-----------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>IN</sub> = 0V  | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>I/O</sub> = 0V | 8    | pF   |

### NOTE:

## Truth Table

| Mode           | CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | UBE | LBE | I/O <sub>9-16</sub><br>Operation | I/O <sub>1-8</sub><br>Operation |
|----------------|-----------------|-----------------|----|----|-----|-----|----------------------------------|---------------------------------|
| Standby        | Н               | Х               | Х  | Х  | Х   | Х   | High Z                           | High Z                          |
| Standby        | Х               | L               | Х  | Х  | Х   | Х   | High Z                           | High Z                          |
| Output Disable | L               | Н               | Х  | Х  | Н   | Н   | High Z                           | High Z                          |
| Output Disable | L               | Н               | Н  | Н  | Х   | Х   | High Z                           | High Z                          |
| Read           | L               | Н               | L  | Н  | L   | L   | D <sub>OUT</sub>                 | D <sub>OUT</sub>                |
| Read           | L               | Н               | L  | Н  | L   | Н   | D <sub>OUT</sub>                 | High Z                          |
| Read           | L               | Н               | L  | Н  | Н   | L   | High Z                           | D <sub>OUT</sub>                |
| Write          | L               | Н               | Х  | L  | L   | L   | D <sub>IN</sub>                  | D <sub>IN</sub>                 |
| Write          | L               | Н               | Х  | L  | L   | Н   | D <sub>IN</sub>                  | High Z                          |
| Write          | L               | Н               | Х  | L  | Н   | L   | High Z                           | D <sub>IN</sub>                 |

NOTE

X = Don't Care, L = LOW, H = HIGH

<sup>1.</sup> This parameter is guaranteed and not tested.

# **MOSEL VITELIC**

## V62C2164096

# **DC Electrical Characteristics** (over all temperature ranges, $V_{CC} = 2.3V - 3.0V$ )

| Symbol          | Parameter                          | Test Conditions                                                         | Min.                  | Тур. | Max.                  | Units |
|-----------------|------------------------------------|-------------------------------------------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>IL</sub> | Input LOW Voltage <sup>(1,2)</sup> |                                                                         | -0.3                  | _    | 0.4                   | V     |
| V <sub>IH</sub> | Input HIGH Voltage <sup>(1)</sup>  |                                                                         | 2.0                   | _    | V <sub>CC</sub> + 0.3 | V     |
| I <sub>IL</sub> | Input Leakage Current              | $V_{CC} = Max$ , $V_{IN} = 0V$ to $V_{CC}$                              | -1                    | _    | 1                     | μΑ    |
| I <sub>OL</sub> | Output Leakage Current             | $V_{CC} = Max, \overline{CE} = V_{IH}, V_{OUT} = 0V \text{ to } V_{CC}$ | -1                    | _    | 1                     | μΑ    |
| V <sub>OL</sub> | Output LOW Voltage                 | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2.1mA                          | _                     | _    | 0.4                   | V     |
| V <sub>OH</sub> | Output HIGH Voltage                | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.5mA                         | V <sub>CC</sub> - 0.4 | _    | _                     | V     |

| Symbol           | Parameter                                                                                                           | Power    | Com. <sup>(3)</sup> | Ind. <sup>(3)</sup> | Units |
|------------------|---------------------------------------------------------------------------------------------------------------------|----------|---------------------|---------------------|-------|
| I <sub>CC1</sub> | Average Operating Current, $\overline{CE}_1 = V_{IL}$ , $CE_2 = VCC - 0.2V$ , Output Open,                          | f = fmax | 35                  | 40                  | mA    |
|                  | V <sub>CC</sub> = Max.                                                                                              |          | 4                   | 5                   |       |
| I <sub>SB</sub>  | TTL Standby Current                                                                                                 |          | 0.5                 | 1                   | mA    |
|                  | $\overline{CE} \ge V_{IH}, V_{CC} = Max., f = 0$                                                                    | LL       | 0.3                 | 1                   |       |
| I <sub>SB1</sub> | CMOS Standby Current, $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2\text{V}$ , $\text{CE}_2 < 0.2\text{V}$ |          | 10                  | 15                  | μΑ    |
|                  | $V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V, V_{CC} = Max., f = 0$                                        | LL       | 4                   | 6                   |       |

### NOTES:

- 1. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
- 2.  $V_{IL}$  (Min.) = -3.0V for pulse width < 20ns.
- Maximum values.

## **AC Test Conditions**

| Input Pulse Levels        | 0 to 2.0V |
|---------------------------|-----------|
| Input Rise and Fall Times | 5 ns      |
| Timing Reference Levels   | 1.1V      |
| Output Load               | see below |

## AC Test Loads and Waveforms



\* Includes scope and jig capacitance  $C_L = 30 \ pF + 1 \ TTL \ Load$ 

## Key to Switching Waveforms

| WAVEFORM | INPUTS                                 | OUTPUTS                                            |
|----------|----------------------------------------|----------------------------------------------------|
|          | MUST BE<br>STEADY                      | WILL BE<br>STEADY                                  |
|          | MAY CHANGE<br>FROM H TO L              | WILL BE<br>CHANGING<br>FROM H TO L                 |
|          | MAY CHANGE<br>FROM L TO H              | WILL BE<br>CHANGING<br>FROM L TO H                 |
|          | DON'T CARE:<br>ANY CHANGE<br>PERMITTED | CHANGING:<br>STATE<br>UNKNOWN                      |
|          | DOES NOT<br>APPLY                      | CENTER<br>LINE IS HIGH<br>IMPEDANCE<br>"OFF" STATE |

## Data Retention Characteristics

| Symbol            | Parameter                                                                                                                                                                                                                                                                                     |       | Power | Min.                           | Typ. <sup>(2)</sup> | Max. | Units |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------------------|---------------------|------|-------|
| $V_{DR}$          | $\label{eq:continuous} \begin{array}{l} V_{CC} \text{ for Data Retention} \\ \overline{CE}_1 \geq V_{CC} - 0.2 \text{V, CE}_2 < 0.2 \text{V, V}_{IN} \geq V_{CC} - 0.2 \text{V,} \\ \text{or V}_{IN} \leq 0.2 \text{V} \end{array}$                                                           |       |       | 1.2                            |                     | 3.0  | V     |
| I <sub>CCDR</sub> | $\begin{array}{c} \text{Data Retention Current} \\ \overline{\text{CE}}_1 \geq \text{V}_{DR} - \text{0.2V},  \text{CE}_2 < \text{0.2V},  \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - \text{0.2V}, \\ \text{or V}_{\text{IN}} \leq \text{0.2V},  \text{V}_{DR} = \text{1.2V} \end{array}$ | Com'l | L     | _                              | 1                   | 3    | μΑ    |
|                   |                                                                                                                                                                                                                                                                                               |       | LL    | _                              | 0.5                 | 2    |       |
|                   |                                                                                                                                                                                                                                                                                               | Ind.  | L     | _                              | _                   | 5    |       |
|                   |                                                                                                                                                                                                                                                                                               |       | LL    | _                              | _                   | 4    |       |
| t <sub>CDR</sub>  | Chip Deselect to Data Retention Time                                                                                                                                                                                                                                                          |       |       | 0                              | _                   | 1    | ns    |
| t <sub>R</sub>    | Operation Recovery Time (see Retention Waveform)                                                                                                                                                                                                                                              |       |       | t <sub>RC</sub> <sup>(1)</sup> | _                   | _    | ns    |

## NOTES:

- 1.  $t_{RC}$  = Read Cycle Time 2.  $T_A$  = +25°C.

# Low $V_{CC}$ Data Retention Waveform ( $\overline{CE}$ Controlled)



# AC Electrical Characteristics

(over all temperature ranges)

# Read Cycle

| Parameter        |                                    | 7    | 70   | 8    | 5    |      |
|------------------|------------------------------------|------|------|------|------|------|
| Name             | Parameter                          | Min. | Max. | Min. | Max. | Unit |
| t <sub>RC</sub>  | Read Cycle Time                    | 70   | _    | 85   | _    | ns   |
| t <sub>AA</sub>  | Address Access Time                | _    | 70   | _    | 85   | ns   |
| t <sub>ACS</sub> | Chip Enable Access Time            | _    | 70   | _    | 85   | ns   |
| t <sub>BA</sub>  | UBE, LBE Access Time               | _    | 70   | _    | 85   | ns   |
| t <sub>OE</sub>  | Output Enable to Output Valid      | _    | 35   | _    | 35   | ns   |
| t <sub>CLZ</sub> | Chip Enable to Output in Low Z     | 10   | _    | 10   | _    | ns   |
| t <sub>BLZ</sub> | UBE, LBE to Output in Low Z        | 10   | _    | 10   | _    | ns   |
| t <sub>OLZ</sub> | Output Enable to Output in Low Z   | 5    | _    | 10   | _    | ns   |
| t <sub>CHZ</sub> | Chip Disable to Output in High Z   | 0    | 25   | 0    | 30   | ns   |
| t <sub>OHZ</sub> | Output Disable to Output in High Z | 0    | 25   | 0    | 30   | ns   |
| t <sub>BHZ</sub> | UBE, LBE to Output in High Z       | 0    | 25   | 0    | 30   | ns   |
| t <sub>OH</sub>  | Output Hold from Address Change    | 5    | _    | 10   | _    | ns   |

# Write Cycle

| Parameter        |                               |      | 0    | 8    |      |      |
|------------------|-------------------------------|------|------|------|------|------|
| Name             | Parameter                     | Min. | Max. | Min. | Max. | Unit |
| t <sub>WC</sub>  | Write Cycle Time              | 70   | _    | 85   | _    | ns   |
| t <sub>CW</sub>  | Chip Enable to End of Write   | 60   | _    | 70   | _    | ns   |
| t <sub>AS</sub>  | Address Setup Time            | 0    | _    | 0    | _    | ns   |
| t <sub>AW</sub>  | Address Valid to End of Write | 60   | _    | 70   | _    | ns   |
| t <sub>WP</sub>  | Write Pulse Width             | 50   | _    | 60   | _    | ns   |
| t <sub>WR</sub>  | Write Recovery Time           | 0    | _    | 0    | _    | ns   |
| t <sub>WHZ</sub> | Write to Output High-Z        | 0    | 20   | 0    | 25   | ns   |
| t <sub>DW</sub>  | Data Setup to End of Write    | 35   | _    | 40   | _    | ns   |
| t <sub>DH</sub>  | Data Hold from End of Write   | 0    | _    | 0    | _    | ns   |
| t <sub>BW</sub>  | UBE, LBE to End of Write      | 60   | _    | 70   | _    | ns   |

# Switching Waveforms (Read Cycle)

# Read Cycle 1<sup>(1, 2, 7)</sup>



# Read Cycle 2<sup>(1, 2, 4, 6, 7)</sup>



# Read Cycle 3<sup>(1, 3, 4, 6, 7)</sup>



### NOTES:

- 1.
- $\overline{\text{WE}} = \text{V}_{\text{IH}}.$   $\overline{\text{CE}}_1 = \text{V}_{\text{IL}}.$   $\overline{\text{CE}}_2 = \text{V}_{\text{IH}}.$ Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.
- <u>Transition is measured  $\pm 500$ mV from steady state with C<sub>L</sub> = 5pF. This parameter is guaranteed and not 100% tested.</u> 5.
- $\overline{\text{UBE}} = \text{V}_{\text{IL}}, \overline{\text{LBE}} = \text{V}_{\text{IL}}.$   $\text{CE}_2 \text{ is offered on BGA package only}.$

# Switching Waveforms (Write Cycle)

# Write Cycle 1 (WE Controlled)(4,7)



# Write Cycle 2 (CE Controlled)<sup>(4, 7)</sup>



### NOTES:

- The internal write time of the memory is defined by the overlap of CE<sub>1</sub> and CE<sub>2</sub> active and WE low. All signals must be active to
  initiate and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to
  the second transition edge of the signal that terminates the write.
- 2.  $t_{WR}$  is measured from the earlier of  $\overline{CE}_1$  or  $\overline{WE}$  going high, or  $CE_2$  going LOW at the end of the write cycle.
- 3. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
- 4.  $\overline{OE} = V_{IL}$  or  $V_{IH}$ . However it is recommended to keep  $\overline{OE}$  at  $V_{IH}$  during write cycle to avoid bus contention.
- 5. If CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.
- 6.  $t_{CW}$  is measured from  $\overline{CE}_1$  going low or  $CE_2$  going HIGH to the end of write.
- 7. CE<sub>2</sub> is available on BGA package only.

## Package Diagrams

## 44-pin 400 mil TSOP-II



### 48 Ball—8x10 BGA



| SYMBOL | UNIT.MM    |
|--------|------------|
| Α      | 1.05+0.15  |
| A1     | 0.25±0.05  |
| b      | 0.35±.0.05 |
| С      | 0.30(TYP)  |
| D      | 10.00±0.10 |
| D1     | 5.25       |
| E      | 8.00±0.10  |
| E1     | 3.75       |
| е      | 0.75TYP    |
| 222    | 0.10       |



## **MOSEL VITELIC**

### **WORLDWIDE OFFICES**

### V62C2164096

### U.S.A.

3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952

#### TAIWAN

7F, NO. 102 MIN-CHUAN E. ROAD, SEC. 3 TAIPFI

PHONE: 886-2-2545-1213 FAX: 886-2-2545-1209

NO 19 LI HSIN ROAD SCIENCE BASED IND. PARK HSIN CHU, TAIWAN, R.O.C. PHONE: 886-3-579-5888 FAX: 886-3-566-5888

#### SINGAPORE

10 ANSON ROAD #23-13 INTERNATIONAL PLAZA SINGAPORE 079903 PHONE: 65-3231801 FAX: 65-3237013

### **JAPAN**

ONZE 1852 BUILDING 6F 2-14-6 SHINTOMI, CHUO-KU TOKYO 104-0041 PHONE: 03-3537-1400 FAX: 03-3537-1402

### **UK & IRELAND**

SUITE 50, GROVEWOOD **BUSINESS CENTRE** STRATHCLYDE BUSINESS PARK BELLSHILL, LANARKSHIRE, SCOTLAND, ML4 3NQ PHONE: 44-1698-748515 FAX: 44-1698-748516

### **GERMANY** (CONTINENTAL **EUROPE & ISRAEL)**

BENZSTRASSE 32 71083 HERRENBERG **GERMANY** 

PHONE: +49 7032 2796-0 FAX: +49 7032 2796 22

### U.S. SALES OFFICES

### **NORTHWESTERN**

3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952

### SOUTHWESTERN

302 N. EL CAMINO REAL #200 SAN CLEMENTE, CA 92672 PHONE: 949-361-7873 FAX: 949-361-7807

### CENTRAL. **NORTHEASTERN & SOUTHEASTERN**

604 FIELDWOOD CIRCLE RICHARDSON, TX 75081 PHONE: 214-352-3775 FAX: 214-904-9029

© Copyright, MOSEL VITELIC Inc.

Printed in U.S.A.

The information in this document is subject to change without notice.

MOSEL VITELIC makes no commitment to update or keep current the information contained in this document. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of MOSEL-VITELIC.

MOSEL VITELIC subjects its products to normal quality control sampling techniques which are intended to provide an assurance of high quality products suitable for usual commercial applications. MOSEL VITELIC does not do testing appropriate to provide 100% product quality assurance and does not assume any liability for consequential or incidental arising from any use of its products. If such products are to be used in applications in which personal injury might occur from failure, purchaser must do its own quality assurance testing appropriate to such applications.