## Designer's<sup>™</sup> Data Sheet SMARTDISCRETES<sup>™</sup> Internally Clamped, Current Limited N–Channel Logic Level Power MOSFET

The MLD1N06CL is designed for applications that require a rugged power switching device with short circuit protection that can be directly interfaced to a microcontrol unit (MCU). Ideal applications include automotive fuel injector driver, incandescent lamp driver or other applications where a high in–rush current or a shorted load condition could occur.

This logic level power MOSFET features current limiting for short circuit protection, integrated Gate–Source clamping for ESD protection and integral Gate–Drain clamping for over–voltage protection and Sensefet technology for low on–resistance. No additional gate series resistance is required when interfacing to the output of a MCU, but a 40 k $\Omega$  gate pulldown resistor is recommended to avoid a floating gate condition.

The internal Gate–Source and Gate–Drain clamps allow the device to be applied without use of external transient suppression components. The Gate–Source clamp protects the MOSFET input from electrostatic voltage stress up to 2.0 kV. The Gate–Drain clamp protects the MOSFET drain from the avalanche stress that occurs with inductive loads. Their unique design provides voltage clamping that is essentially independent of operating temperature.

The MLD1N06CL is fabricated using Motorola's SMARTDISCRETES<sup>™</sup> technology which combines the advantages of a power MOSFET output device with the on–chip protective circuitry that can be obtained from a standard MOSFET process. This approach offers an economical means of providing protection to power MOSFETs from harsh automotive and industrial environments. SMARTDISCRETES<sup>™</sup> devices are specified over a wide temperature range from –50°C to 150°C.

## MLD1N06CL

Motorola Preferred Device

VOLTAGE CLAMPED CURRENT LIMITING MOSFET 62 VOLTS (CLAMPED) RDS(on) = 0.75 OHMS





#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                      | Symbol                                                      | Value               | Unit       |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------|------------|
| Drain-to-Source Voltage                                                                     | VDSS                                                        | Clamped             | Vdc        |
| Drain-to-Gate Voltage ( $R_{GS}$ = 1.0 M $\Omega$ )                                         | VDGR                                                        | Clamped             | Vdc        |
| Gate-to-Source Voltage - Continuous                                                         | V <sub>GS</sub>                                             | ±10                 | Vdc        |
| Drain Current — Continuous<br>— Single Pulse                                                | I <sub>D</sub><br>I <sub>DM</sub>                           | Self–limited<br>1.8 | Adc<br>Apk |
| Total Power Dissipation                                                                     | PD                                                          | 40                  | Watts      |
| Operating and Storage Temperature Range                                                     | TJ, Tstg                                                    | -50 to 150          | °C         |
| Electrostatic Discharge Voltage (Human Model)                                               | ESD                                                         | 2.0                 | kV         |
| THERMAL CHARACTERISTICS                                                                     |                                                             |                     |            |
| Thermal Resistance — Junction to Case<br>— Junction to Ambient<br>— Junction to Ambient (1) | R <sub>θ</sub> JC<br>R <sub>θ</sub> JA<br>R <sub>θ</sub> JA | 3.12<br>100<br>71.4 | °C/W       |
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 5 sec.                  | TL                                                          | 260                 | °C         |

#### UNCLAMPED DRAIN-TO-SOURCE AVALANCHE CHARACTERISTICS

(1) When surface mounted to an FR4 board using the minimum recommended pad size.

SMARTDISCRETES is a trademark of Motorola, Inc.

Single Pulse Drain-to-Source Avalanche Energy

Designer's Data for "Worst Case" Conditions — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design.

EAS

80

mJ

Preferred devices are Motorola recommended choices for future use and best overall value.



Starting  $T_J = 25^{\circ}C$ 

### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted)

|                                                                                                                                                                                                                                                                                                                        | Characteristic                                            | Symbol                | Min        | Тур                        | Max                        | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------|------------|----------------------------|----------------------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                                                                                                                                                    |                                                           | 11                    |            |                            |                            |      |
| Drain-to-Source Breakdo<br>( $I_D = 20 \text{ mAdc}, V_{GS} =$<br>( $I_D = 20 \text{ mAdc}, V_{GS} =$                                                                                                                                                                                                                  |                                                           | V <sub>(BR)</sub> DSS | 59<br>59   | 62<br>62                   | 65<br>65                   | Vdc  |
| Zero Gate Voltage Drain Current<br>( $V_{DS}$ = 45 Vdc, $V_{GS}$ = 0 Vdc)<br>( $V_{DS}$ = 45 Vdc, $V_{GS}$ = 0 Vdc, $T_J$ = 150°C)                                                                                                                                                                                     |                                                           | IDSS                  |            | 0.6<br>6.0                 | 5.0<br>20                  | μAdc |
| $      Gate-Source Leakage Co(V_G = 5.0 Vdc, V_{DS} = 0(V_G = 5.0 Vdc, V_{DS} = 0)                                  $                                                                                                                                                                                                  | 0 Vdc)                                                    | IGSS                  | _          | 0.5<br>1.0                 | 5.0<br>20                  | μAdc |
| N CHARACTERISTICS(1                                                                                                                                                                                                                                                                                                    | )                                                         |                       |            |                            |                            |      |
| Gate Threshold Voltage<br>( $I_D = 250 \ \mu Adc, V_{DS} =$<br>( $I_D = 250 \ \mu Adc, V_{DS} =$                                                                                                                                                                                                                       |                                                           | VGS(th)               | 1.0<br>0.6 | 1.5<br>—                   | 2.0<br>1.6                 | Vdc  |
| Static Drain-to-Source On-Resistance<br>$(I_D = 1.0 \text{ Adc}, V_{GS} = 4.0 \text{ Vdc})$<br>$(I_D = 1.0 \text{ Adc}, V_{GS} = 5.0 \text{ Vdc})$<br>$(I_D = 1.0 \text{ Adc}, V_{GS} = 4.0 \text{ Vdc}, T_J = 150^{\circ}\text{C})$<br>$(I_D = 1.0 \text{ Adc}, V_{GS} = 5.0 \text{ Vdc}, T_J = 150^{\circ}\text{C})$ |                                                           | R <sub>DS(on)</sub>   | <br>       | 0.63<br>0.59<br>1.1<br>1.0 | 0.75<br>0.75<br>1.9<br>1.8 | Ohms |
| Static Source-to-Drain Diode Voltage (I <sub>S</sub> = 1.0 Adc, V <sub>GS</sub> = 0 Vdc)                                                                                                                                                                                                                               |                                                           | V <sub>SD</sub>       | _          | 1.1                        | 1.5                        | Vdc  |
| Static Drain Current Limit<br>$(V_{GS} = 5.0 \text{ Vdc}, V_{DS} = 10 \text{ Vdc})$<br>$(V_{GS} = 5.0 \text{ Vdc}, V_{DS} = 10 \text{ Vdc}, T_J = 150^{\circ}\text{C})$                                                                                                                                                |                                                           | I <sub>D(lim)</sub>   | 2.0<br>1.1 | 2.3<br>1.3                 | 2.75<br>1.8                | Adc  |
| Forward Transconductance ( $I_D = 1.0 \text{ Adc}$ , $V_{DS} = 10 \text{ Vdc}$ )                                                                                                                                                                                                                                       |                                                           | 9FS                   | 1.0        | 1.4                        | _                          | mhos |
| ESISTIVE SWITCHING C                                                                                                                                                                                                                                                                                                   | HARACTERISTICS(2)                                         |                       |            |                            |                            |      |
| Turn-On Delay Time                                                                                                                                                                                                                                                                                                     |                                                           | <sup>t</sup> d(on)    | _          | 1.2                        | 2.0                        | ns   |
| Rise Time                                                                                                                                                                                                                                                                                                              | (V <sub>DD</sub> = 25 Vdc, I <sub>D</sub> = 1.0 Adc,      | t <sub>r</sub>        | _          | 4.0                        | 6.0                        | 1    |
| Turn–Off Delay Time                                                                                                                                                                                                                                                                                                    | $V_{GS(on)} = 5.0 \text{ Vdc}, R_{GS} = 50 \text{ Ohms})$ | <sup>t</sup> d(off)   | _          | 4.0                        | 6.0                        |      |
| Fall Time                                                                                                                                                                                                                                                                                                              |                                                           | t <sub>f</sub>        | —          | 3.0                        | 5.0                        |      |
| NTERNAL PACKAGE IND                                                                                                                                                                                                                                                                                                    | DUCTANCE                                                  |                       |            |                            |                            |      |
| Internal Drain Inductance<br>(Measured from drain lead 0.25" from package to center of die)                                                                                                                                                                                                                            |                                                           | LD                    | _          | 4.5                        | _                          | nH   |
| Internal Source Inductance<br>(Measured from the source lead 0.25" from package to source bond pad)                                                                                                                                                                                                                    |                                                           | LS                    | _          | 7.5                        | _                          | nH   |

(1) Pulse Test: Pulse Width  $\leq$  300  $\mu s,$  Duty Cycle  $\leq$  2%.

(2) Switching characteristics are independent of operating junction temperature.





#### THE SMARTDISCRETES CONCEPT

From a standard power MOSFET process, several active and passive elements can be obtained that provide on-chip protection to the basic power device. Such elements require only a small increase in silicon area and/or the addition of one masking layer to the process. The resulting device exhibits significant improvements in ruggedness and reliability as well as system cost reduction. The SMARTDISCRETES device functions can now provide an economical alternative to smart power ICs for power applications requiring low on-resistance, high voltage and high current.

These devices are designed for applications that require a rugged power switching device with short circuit protection that can be directly interfaced to a microcontroller unit (MCU). Ideal applications include automotive fuel injector driver, incandescent lamp driver or other applications where a high in–rush current or a shorted load condition could occur.

### **OPERATION IN THE CURRENT LIMIT MODE**

The amount of time that an unprotected device can withstand the current stress resulting from a shorted load before its maximum junction temperature is exceeded is dependent upon a number of factors that include the amount of heatsinking that is provided, the size or rating of the device, its initial junction temperature, and the supply voltage. Without some form of current limiting, a shorted load can raise a device's junction temperature beyond the maximum rated operating temperature in only a few milliseconds.

Even with no heatsink, the MLD1N06CL can withstand a shorted load powered by an automotive battery (10 to 14 Volts) for almost a second if its initial operating temperature is under 100°C. For longer periods of operation in the current–limited mode, device heatsinking can extend operation from several seconds to indefinitely depending on the amount of heatsinking provided.

# SHORT CIRCUIT PROTECTION AND THE EFFECT OF TEMPERATURE

The on-chip circuitry of the MLD1N06CL offers an integrated means of protecting the MOSFET component from high in-rush current or a shorted load. As shown in the schematic diagram, the current limiting feature is provided by an NPN transistor and integral resistors R1 and R2. R2 senses the current through the MOSFET and forward biases the NPN transistor's base as the current increases. As the NPN turns on, it begins to pull gate drive current through R1, dropping the gate drive voltage across it, and thus lowering the voltage across the gate-to-source of the power MOSFET and limiting the current. The current limit is temperature dependent as shown in Figure 3, and decreases from about 2.3 Amps at 25°C to about 1.3 Amps at 150°C.

Since the MLD1N06CL continues to conduct current and dissipate power during a shorted load condition, it is important to provide sufficient heatsinking to limit the device junction temperature to a maximum of 150°C.

The metal current sense resistor R2 adds about 0.4 ohms to the power MOSFET's on-resistance, but the effect of temperature on the combination is less than on a standard MOSFET due to the lower temperature coefficient of R2. The on-resistance variation with temperature for gate voltages of 4 and 5 Volts is shown in Figure 5.

Back-to-back polysilicon diodes between gate and source provide ESD protection to greater than 2 kV, HBM. This on-chip protection feature eliminates the need for an external Zener diode for systems with potentially heavy line transients.





Figure 4. R<sub>DS(on)</sub> Variation With Gate–To–Source Voltage



Figure 5. On–Resistance Variation With Temperature



Figure 6. Single Pulse Avalanche Energy versus Junction Temperature

#### FORWARD BIASED SAFE OPERATING AREA

The FBSOA curves define the maximum drain-to-source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. Motorola Application Note, AN569, "Transient Thermal Resistance — General Data and Its Use" provides detailed instructions.

#### MAXIMUM DC VOLTAGE CONSIDERATIONS

The maximum drain-to-source voltage that can be continuously applied across the MLD1N06CL when it is in current limit is a function of the power that must be dissipated. This power is determined by the maximum current limit at maximum rated operating temperature (1.8 A at 150°C) and not the R<sub>DS(on)</sub>. The maximum voltage can be calculated by the following equation:

$$V_{supply} = \frac{(150 - T_A)}{I_D(Iim) (R_{\theta}JC + R_{\theta}CA)}$$

where the value of  $R_{\theta CA}$  is determined by the heatsink that is being used in the application.



Voltage Variation With Temperature

#### **DUTY CYCLE OPERATION**

When operating in the duty cycle mode, the maximum drain voltage can be increased. The maximum operating temperature is related to the duty cycle (DC) by the following equation:

$$T_{C} = (V_{DS} \times I_{D} \times DC \times R_{\theta CA}) + T_{A}$$

The maximum value of V<sub>DS</sub> applied when operating in a duty cycle mode can be approximated by:

$$\sqrt{DS} = \frac{150 - T_{C}}{I_{D(lim)} \times DC \times R_{\theta} J_{C}}$$



toff

90%

50%

tf

90%



Figure 9. Thermal Response (MLD1N06CL)

td(on)

OUTPUT, Vout

INPUT, Vin

INVERTED



Figure 10. Switching Test Circuit



#### **ACTIVE CLAMPING**

SMARTDISCRETES technology can provide on-chip realization of the popular gate-to-source and gate-to-drain Zener diode clamp elements. Until recently, such features have been implemented only with discrete components which consume board space and add system cost. The SMARTDISCRETES technology approach economically melds these features and the power chip with only a slight increase in chip area.

In practice, back-to-back diode elements are formed in a polysilicon region monolithicly integrated with, but electrically isolated from, the main device structure. Each back-to-back diode element provides a temperature compensated voltage element of about 7.2 volts. As the polysilicon region is formed on top of silicon dioxide, the diode elements are free from direct interaction with the conduction regions of the power device, thus eliminating parasitic electrical effects while maintaining excellent thermal coupling.

To achieve high gate-to-drain clamp voltages, several voltage elements are strung together; the MLD1N06CL uses 8 such elements. Customarily, two voltage elements are used to provide a 14.4 volt gate-to-source voltage clamp. For the MLD1N06CL, the integrated gate-to-source voltage



PULSE WIDTH

<sup>t</sup>d(off)

ton

10%

50%

10%

90%

elements provide greater than 2.0 kV electrostatic voltage protection.

The avalanche voltage of the gate-to-drain voltage clamp is set less than that of the power MOSFET device. As soon as the drain-to-source voltage exceeds this avalanche voltage, the resulting gate-to-drain Zener current builds a gate voltage across the gate-to-source impedance, turning on the power device which then conducts the current. Since virtually all of the current is carried by the power device, the gate-to-drain voltage clamp element may be small in size. This technique of establishing a temperature compensated drain-to-source sustaining voltage (Figure 7) effectively removes the possibility of drain-to-source avalanche in the power device.

The gate-to-drain voltage clamp technique is particularly useful for snubbing loads where the inductive energy would otherwise avalanche the power device. An improvement in ruggedness of at least four times has been observed when inductive energy is dissipated in the gate-to-drain clamped conduction mode rather than in the more stressful gate-tosource avalanche mode.

#### TYPICAL APPLICATIONS: INJECTOR DRIVER, SOLENOIDS, LAMPS, RELAY COILS

The MLD1N06CL has been designed to allow direct interface to the output of a microcontrol unit to control an isolated load. No additional series gate resistance is required, but a 40 k $\Omega$  gate pulldown resistor is recommended to avoid a floating gate condition in the event of an MCU failure. The internal clamps allow the device to be used without any external transistent suppressing components.



## PACKAGE DIMENSIONS



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (M) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com

 $\Diamond$ 

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

