### Advance Information

# 64K x 36 Bit Pipelined BurstRAM Synchronous Fast Static RAM

The MCM63P636 is a 2M-bit synchronous fast static RAM designed to provide burstable, high performance, secondary cache for advanced microprocessors. It is organized as 64K words of 36 bits each. This device integrates input registers, an output register, a 2-bit address counter, and a high speed SRAM onto a single monolithic circuit for reduced parts count in cache data RAM applications. Synchronous design allows for precise cycle control with the use of an external clock (K) and external strobe clock (SK).

Addresses (SA), data inputs (DQx), and all control signals are clock (K) controlled through positive–edge–triggered noninverting registers. Data strobes STRBA, STRBA, STRBB, and STRBB are strobe clock (SK) controlled through positive–edge–triggered non–inverting registers. Strobe clock, 180 degrees out of phase with clock (K), is only used with the data strobes such that they are centered with data output on read cycles.

Burst sequences are initiated with ADS input pin, and subsequent burst addresses are generated internally by MCM63P636.

Write cycles are internally self–timed and are initiated with address and control logic by the rising edge of the clock (K) input. This feature eliminates complex off–chip write pulse generation and provides increased timing flexibility for incoming signals. Special logic enables the memory to accept data on the rising edge of clock (K) a cycle after address and control signals.

For read cycles, the SRAMs output data is temporarily stored by an edge–triggered output register and then released to the output buffers at the second rising edge of clock (K) for a read latency of three cycles. Data strobes rise and fall with SRAM output to help external devices receiving the data to latch the data.

The MCM63P636 operates from a 3.3 V core power supply, a 2.0 V input power supply, and a 2.0 V I/O power supply. These power supplies are designed so that power sequencing is not required.

- MCM63P636-250 = 3.9 ns Access/4 ns Cycle (250 MHz)
   MCM63P636-225 = 4.3 ns Access/4.4 ns Cycle (225 MHz)
   MCM63P636-200 = 4.9 ns Access/5 ns Cycle (200 MHz)
- 3.3 V  $\pm$  200 mV V<sub>DD</sub> Supply, 2.0 V V<sub>DDI</sub> and V<sub>DDQ</sub> Supply
- Internally Self–Timed Late Write Cycle
- Three–Cycle Single–Read Latency
- Strobe Clock Input and Data Strobe Output Pins
- On-Chip Output Enable Control
- On-Chip Burst Advance Control
- Four–Tick Burst
- Power-On Reset Pin
- Low Power Stop Clock Operation
- Boundary Scan (PBGA Only)
- JEDEC Standard 153–Pin PBGA and 100–Pin TQFP Packages

## MCM63P636



This document contains information on a new product. Specifications and information herein are subject to change without notice.



### PBGA PIN ASSIGNMENT

|    |   | _1_             | 2                | 3               | 4               | 5               | 6                  | 7               | 8                | 9               |             |
|----|---|-----------------|------------------|-----------------|-----------------|-----------------|--------------------|-----------------|------------------|-----------------|-------------|
| Αſ | / | 0               | 0                | 0               | 0               | 0               | 0                  | 0               | 0                | 0               | $\setminus$ |
| _  |   | V <sub>SS</sub> | VDDQ             | SA<br>O         | SE1             | SE2             | NC<br>O            | SA<br>O         | VDDQ             | V <sub>SS</sub> |             |
| В  |   | DQa             | DQa              | SA              | SE3             | NC              | NU/V <sub>DD</sub> |                 | DQb              | DQb             |             |
| С  |   | 0               | 0                | 0               | 0               | Ω               | O                  | . 0             | 0                | 0               |             |
|    |   | V <sub>SS</sub> | VDDQ             | V <sub>SS</sub> | NU/Vs           | s W             | RESET              | V <sub>SS</sub> | VDDQ             | V <sub>SS</sub> |             |
| D  |   | DQa             | DQa              | DQa             | $V_{DD}$        | ADS             | $V_{DD}$           | DQb             | DQb              | DQb             |             |
| Е  |   | 0               | 0                | .0              | 0               | .0              | 0                  | 0               | 0                | 0               |             |
|    |   | VSS             | VDDQ             | $V_{DD}$        | VSS             | VSS             | VSS                | $V_{DD}$        | VDDQ             | VSS             |             |
| F  |   | ○<br>DQa        | ○<br>DQa         | $^{\circ}$      | $^{\circ}$      | O<br>K          | $^{\circ}$         | $V_{DDI}$       | O<br>DQb         | O<br>DQb        |             |
| G  |   | 0               | 0                | 0               | 0               | O<br>SK         | 0                  | 0               | 0                | 0               |             |
|    |   | V <sub>SS</sub> | V <sub>DDQ</sub> | VDD             | V <sub>SS</sub> | SK<br>O         | V <sub>SS</sub>    | V <sub>DD</sub> | V <sub>DDQ</sub> | V <sub>SS</sub> |             |
| Н  |   | DQa             | DQa              | STRBA           | $V_{DD}$        | V <sub>SS</sub> | $V_{DD}$           | STRBB           | DQb              | DQb             |             |
| J  |   | 0               | 0                | 0               | $\circ$         | $\circ$         | $\circ$            | 0               | 0                | 0               |             |
|    |   | VSS             | VDDQ             | VSS             | VSS             | NU/Vs           | s Vss              | VSS             | VDDQ             | VSS             |             |
| K  |   | ○<br>DQa        | O<br>DQa         | ○<br>STRBA      | $\circ$         | O<br>NC         | $\circ$            | O<br>STRBB      | O<br>DQb         | O<br>DQb        |             |
| L  |   | 0               | 0                | 0               | 0               | 0               | O                  | 0               | 0                | 0               |             |
|    |   | Vss             | VDDQ             | $V_{DD}$        | VSS             | VSS             | VSS                | $V_{DD}$        | $V_{DDQ}$        | VSS             |             |
| М  |   | ○<br>DQa        | ○<br>DQa         | $\circ$         | $\circ$         | O<br>SA         | $\circ$            | O               | O<br>DQb         | O<br>DQb        |             |
| N  |   | 0               | 0                | 0               | 0               | O<br>SA         | 0                  | 0               | 0                | 0               |             |
|    |   | Vss             | VDDQ             | $\Lambda^{DD}$  | VSS             | SA              | VSS                | $\sqrt{DD}$     | VDDQ             | VSS             |             |
| Р  |   | ○<br>DQa        | ○<br>DQa         | ○<br>DQa        | O<br>SA         | O<br>SA         | O<br>SA            | O<br>DQb        | O<br>DQb         | O<br>DQb        |             |
| R  |   | 0               | 0                | 0               | 0               | 0               | 0                  | 0               | 0                | 0               |             |
|    |   | VSS             | $V_{DDQ}$        | VSS             | SA              | SA1             | SA                 | VSS             | $V_{DDQ}$        | VSS             |             |
| Т  |   | ○<br>DQa        | ○<br>DQa         | O<br>SA         | O<br>SA         | O<br>SA0        | O<br>SA            | O<br>NC         | O<br>DQb         | O<br>DQb        |             |
| U  |   | 0               | O                | 0               | 0               | O               | ЭA<br>О            | 0               | O                | O               |             |
| ٦  | \ | Vss             | $V_{DDQ}$        | TDI             | TMS             | TCK             | TRST               | TDO             | $V_{DDQ}$        | VSS             |             |
|    | ` |                 |                  |                 |                 |                 |                    |                 |                  |                 | /           |

153-BUMP PBGA TOP VIEW

### TQFP PIN ASSIGNMENT



### **PBGA PIN DESCRIPTIONS**

| Pin Locations                                                                                                                                         | Symbol             | Type   | Description                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5D                                                                                                                                                    | ADS                | Input  | Synchronous Address Status: Active low, used to initiate read or write state machines latch in external addresses, or deselect chip.                                                |
| (a) 1B, 2B, 1D, 2D, 3D, 1F, 2F, 1H, 2H, 1K, 2K, 1M, 2M, 1P, 2P, 3P, 1T, 2T (b) 8B, 9B, 7D, 8D, 9D, 8F, 9F, 8H, 9H, 8K, 9K, 8M, 9M, 7P, 8P, 9P, 8T, 9T | DQx                | I/O    | Synchronous Data I/O: "x" refers to the word being read or written (I/Os a and b).                                                                                                  |
| 5F                                                                                                                                                    | K                  | Input  | Clock: This signal registers the address, data in, and all control signals.                                                                                                         |
| 6C                                                                                                                                                    | RESET              | Input  | Asynchronous Power–On Reset: Active low at power up, resets internal state machines.                                                                                                |
| 3A, 7A, 3B, 7B, 5M, 5N,<br>4P, 5P, 6P, 4R, 6R, 3T, 4T, 6T                                                                                             | SA                 | Input  | Synchronous Address Inputs: These inputs are registered and must meet setup and hold times.                                                                                         |
| 5R, 5T                                                                                                                                                | SA1, SA0           | Input  | Synchronous Address Inputs: These pins must be wired to the two LSBs of the address bus for proper burst operation. These inputs are registered and must meet setup and hold times. |
| 4A                                                                                                                                                    | SE1                | Input  | Synchronous Chip Enable: Active low to enable chip.                                                                                                                                 |
| 5A                                                                                                                                                    | SE2                | Input  | Synchronous Chip Enable: Active high to enable chip.                                                                                                                                |
| 4B                                                                                                                                                    | SE3                | Input  | Synchronous Chip Enable: Active low to enable chip.                                                                                                                                 |
| 5G                                                                                                                                                    | SK                 | Input  | Data Strobe Clock: 180 degrees out–of–phase with K. Used only with data strobes.                                                                                                    |
| 3К                                                                                                                                                    | STRBA              | Output | Data Strobe: Used in reference to DQa I/Os.                                                                                                                                         |
| 3H                                                                                                                                                    | STRBA              | Output | Data Strobe: Used in reference to DQa I/Os.                                                                                                                                         |
| 7K                                                                                                                                                    | STRBB              | Output | Data Strobe: Used in reference to DQb I/Os.                                                                                                                                         |
| 7H                                                                                                                                                    | STRBB              | Output | Data Strobe: Used in reference to DQb I/Os.                                                                                                                                         |
| 5U                                                                                                                                                    | TCK                | Input  | Boundary Scan Pin, Test Clock: If boundary scan is not used, TCK must be tied to V <sub>DD</sub> or V <sub>SS</sub> .                                                               |
| 3U                                                                                                                                                    | TDI                | Input  | Boundary Scan Pin, Test Data In.                                                                                                                                                    |
| 7U                                                                                                                                                    | TDO                | Output | Boundary Scan Pin, Test Data Out.                                                                                                                                                   |
| 4U                                                                                                                                                    | TMS                | Input  | Boundary Scan Pin, Test Mode Select.                                                                                                                                                |
| 6U                                                                                                                                                    | TRST               | Input  | Boundary Scan Pin, Asynchronous Test Reset. If boundary scan is not used, TRST must be tied to VSS.                                                                                 |
| 5C                                                                                                                                                    | W                  | Input  | Synchronous Write.                                                                                                                                                                  |
| 4D, 6D, 3E, 7E, 4F, 6F, 3G, 7G,<br>4H, 6H, 4K, 6K, 3L, 7L, 4M, 6M, 3N, 7N                                                                             | V <sub>DD</sub>    | Supply | Core Power Supply.                                                                                                                                                                  |
| 3F, 7F, 3M, 7M                                                                                                                                        | V <sub>DDI</sub>   | Supply | Input Power Supply.                                                                                                                                                                 |
| 2A, 8A, 2C, 8C, 2E, 8E, 2G, 8G,<br>2J, 8J, 2L, 8L, 2N, 8N, 2R, 8R, 2U, 8U                                                                             | $V_{DDQ}$          | Supply | I/O Power Supply.                                                                                                                                                                   |
| 1A, 9A, 1C, 3C, 7C, 9C, 1E, 4E, 5E, 6E, 9E, 1G, 4G, 6G, 9G, 5H, 1J, 3J, 4J, 6J, 7J, 9J, 1L, 4L, 5L, 6L, 9L, 1N, 4N, 6N, 9N, 1R, 3R, 7R, 9R, 1U, 9U    | V <sub>SS</sub>    | Supply | Ground.                                                                                                                                                                             |
| 6A, 5B, 5K, 7T                                                                                                                                        | NC                 |        | No Connection: There is no connection to the chip.                                                                                                                                  |
| 6B                                                                                                                                                    | NU/V <sub>DD</sub> | _      | Not Usable: There is an internal connection to the chip. This pin may be left unconnected or tied to $V_{\mbox{\scriptsize DD}}$ .                                                  |
| 4C, 5J                                                                                                                                                | NU/V <sub>SS</sub> | _      | Not Usable: There is an internal connection to the chip. This pin may be left unconnected or tied to VSS.                                                                           |

### **TQFP PIN DESCRIPTIONS**

| Pin Locations                                                                                                                                           | Symbol             | Туре   | Description                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 85                                                                                                                                                      | ADS                | Input  | Synchronous Address Status: Active low, used to initiate read or write state machines latch in external addresses, or deselect chip.                                                |
| (a) 1, 2, 3, 6, 7, 8, 9, 12, 13, 18,<br>19, 22, 23, 24, 25, 28, 29, 30<br>(b) 51, 52, 53, 56, 57, 58, 59, 62, 63,<br>68, 69, 72, 73, 74, 75, 78, 79, 80 | DQx                | I/O    | Synchronous Data I/O: "x" refers to the word being read or written (I/Os a and b).                                                                                                  |
| 89                                                                                                                                                      | К                  | Input  | Clock: This signal registers the address, data in, and all control signals.                                                                                                         |
| 84                                                                                                                                                      | RESET              | Input  | Asynchronous Power–On Reset: Active low at power up, resets internal state machines.                                                                                                |
| 32, 33, 34, 35, 44, 45, 46,<br>47, 48, 49, 81, 82, 99, 100                                                                                              | SA                 | Input  | Synchronous Address Inputs: These inputs are registered and must meet setup and hold times.                                                                                         |
| 36, 37                                                                                                                                                  | SA1, SA0           | Input  | Synchronous Address Inputs: These pins must be wired to the two LSBs of the address bus for proper burst operation. These inputs are registered and must meet setup and hold times. |
| 98                                                                                                                                                      | SE1                | Input  | Synchronous Chip Enable: Active low to enable chip.                                                                                                                                 |
| 97                                                                                                                                                      | SE2                | Input  | Synchronous Chip Enable: Active high to enable chip.                                                                                                                                |
| 92                                                                                                                                                      | SE3                | Input  | Synchronous Chip Enable: Active low to enable chip.                                                                                                                                 |
| 93                                                                                                                                                      | SK                 | Input  | Data Strobe Clock: 180 degrees out-of-phase with K. Used only with data strobes.                                                                                                    |
| 16                                                                                                                                                      | STRBA              | Output | Data Strobe: Used in reference to DQa I/Os.                                                                                                                                         |
| 14                                                                                                                                                      | STRBA              | Output | Data Strobe: Used in reference to DQa I/Os.                                                                                                                                         |
| 64                                                                                                                                                      | STRBB              | Output | Data Strobe: Used in reference to DQb I/Os.                                                                                                                                         |
| 66                                                                                                                                                      | STRBB              | Output | Data Strobe: Used in reference to DQb I/Os.                                                                                                                                         |
| 88                                                                                                                                                      | W                  | Input  | Synchronous Write.                                                                                                                                                                  |
| 15, 41, 65, 91                                                                                                                                          | $V_{DD}$           | Supply | Core Power Supply.                                                                                                                                                                  |
| 38, 43, 87, 94                                                                                                                                          | V <sub>DDI</sub>   | Supply | Input Power Supply.                                                                                                                                                                 |
| 4, 11, 20, 27, 54, 61, 70, 77                                                                                                                           | V <sub>DDQ</sub>   | Supply | I/O Power Supply.                                                                                                                                                                   |
| 5, 10, 17, 21, 26, 40,<br>55, 60, 67, 71, 76, 90                                                                                                        | VSS                | Supply | Ground.                                                                                                                                                                             |
| 31, 39, 42, 50, 86                                                                                                                                      | NC                 | _      | No Connection: There is no connection to the chip.                                                                                                                                  |
| 83                                                                                                                                                      | NU/V <sub>DD</sub> | _      | Not Usable: There is an internal connection to the chip. This pin may be left unconnected or tied to V <sub>DD</sub> .                                                              |
| 95, 96                                                                                                                                                  | NU/V <sub>SS</sub> | _      | Not Usable: There is an internal connection to the chip. This pin may be left unconnected or tied to VSS.                                                                           |

### TRUTH TABLE (See Notes 1 and 2)

| K   | Е     | ADS | W | Next Cycle (n)              | Input Command Code | DQ (n + 1)  | DQ (n+2)      |
|-----|-------|-----|---|-----------------------------|--------------------|-------------|---------------|
| L-H | False | 0   | Х | Deselect                    | D                  | High-Z      | _             |
| L-H | True  | 0   | 0 | Load Address, Begin Write   | BW                 | Data In     | _             |
| L-H | True  | 0   | 1 | Load Address, Begin Read    | BR                 | _           | Data Out      |
| L-H | Х     | 1   | 0 | Continue Write              | CW                 | Data In     | _             |
| L-H | Х     | 1   | 1 | Continue Read<br>Mask Write | CR<br>MW           | —<br>High–Z | Data Out<br>— |

### NOTES:

- 1. X = don't <u>care</u>, 1 = <u>logic</u> high, 0 = logic low. 2. E = true if SE1 and SE3 = 0, and SE2 = 1.

### **BURST ADDRESS TABLE**

| 1st Address (External) | 2nd Address (Internal) | 3rd Address (Internal) | 4th Address (Internal) |
|------------------------|------------------------|------------------------|------------------------|
| X X00                  | X X01                  | X X10                  | X X11                  |
| X X01                  | X X00                  | X X11                  | X X10                  |
| X X10                  | X X11                  | X X00                  | X X01                  |
| X X11                  | X X10                  | X X01                  | X X00                  |



<sup>\*</sup> Command code inputs not shown from this state are not valid.

Figure 1. Functional State Diagram



### NOTES:

- 1. Command code inputs not shown from this state are not valid.
- 2. STRBA and STRBB transition from logic 1 to 0. <u>STRBA</u> and <u>STRBB</u> transition from logic 0 to 1. 3. STRBA and STRBB transition from logic 0 to 1. STRBA and STRBB transition from logic 1 to 0.
- 4. Data strobes are driven to High-Z.

Figure 2. Data I/O State Diagram

### ABSOLUTE MAXIMUM RATINGS (See Note 1)

| Rating                                                                 | Symbol            | Value                                              | Unit | Notes |
|------------------------------------------------------------------------|-------------------|----------------------------------------------------|------|-------|
| Power Supply Voltage                                                   | V <sub>DD</sub>   | V <sub>SS</sub> – 0.5 to + 4.0                     | V    |       |
| I/O Supply Voltage                                                     | V <sub>DDQ</sub>  | V <sub>SS</sub> – 0.5 to 2.5                       | V    | 2, 3  |
| Input Supply Voltage                                                   | V <sub>DDI</sub>  | V <sub>SS</sub> – 0.5 to 2.5                       | V    | 2, 3  |
| Voltage Relative to V <sub>SS</sub> for Any Pin Except V <sub>DD</sub> | V <sub>in</sub>   | V <sub>SS</sub> – 0.5 to<br>V <sub>DDI</sub> + 0.5 | V    | 2, 4  |
| Input Voltage (Three-State I/O)                                        | VIT               | V <sub>SS</sub> – 0.5 to<br>V <sub>DDQ</sub> + 0.5 | V    | 2, 4  |
| Output Current (per I/O)                                               | l <sub>out</sub>  | ± 20                                               | mA   |       |
| Package Power Dissipation                                              | PD                | 2.75                                               | W    | 5     |
| Temperature Under Bias                                                 | T <sub>bias</sub> | - 10 to 85                                         | °C   |       |
| Storage Temperature                                                    | T <sub>stg</sub>  | - 55 to 125                                        | °C   |       |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high–impedance circuit.

#### NOTES:

- Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.
- 2. This is a steady-state DC parameter that is in effect after the power supply has achieved its nominal operating level. Power sequencing is not necessary.
- 3.  $V_{DDI} = V_{DDQ}$ .
- 4. Max V<sub>in</sub> and V<sub>IT</sub> are not to exceed Max V<sub>DD</sub>.
- Power dissipation capability is dependent upon package characteristics and use environment. See Package Thermal Characteristics.

### PACKAGE THERMAL CHARACTERISTICS — PBGA

| Rating                          | Symbol          | Max | Unit | Notes |
|---------------------------------|-----------------|-----|------|-------|
| Junction to Ambient (@ 200 lfm) | $R_{\theta JA}$ | 25  | °C/W | 1, 2  |
| Junction to Board (Bottom)      | $R_{\theta JB}$ | 12  | °C/W | 3     |
| Junction to Case (Top)          | $R_{\theta JC}$ | 10  | °C/W | 4     |

### PACKAGE THERMAL CHARACTERISTICS — TQFP

| Rating                          | Symbol          | Max | Unit | Notes |
|---------------------------------|-----------------|-----|------|-------|
| Junction to Ambient (@ 200 lfm) | $R_{\theta JA}$ | 25  | °C/W | 1, 2  |
| Junction to Board (Bottom)      | $R_{\theta JB}$ | 17  | °C/W | 3     |
| Junction to Case (Top)          | $R_{\theta JC}$ | 9   | °C/W | 4     |

### NOTES:

- 1. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, and board thermal resistance.
- 2. Per SEMI G38–87.
- 3. Indicates the average thermal resistance between the die and the printed circuit board.
- 4. Indicates the average thermal resistance between the die and the case top surface via the cold plate method (MIL SPEC-883 Method 1012.1).

### DC OPERATING CONDITIONS AND CHARACTERISTICS

(VDD = 3.3 V  $\pm$  200 mV, TA = 0 to 70°C, Unless Otherwise Noted)

### RECOMMENDED OPERATING CONDITIONS AND DC CHARACTERISTICS (Voltage Referenced to $V_{SS} = 0 \text{ V}$ )

| Parameter                                                 | Symbol              | Min                     | Тур | Max                     | Unit |
|-----------------------------------------------------------|---------------------|-------------------------|-----|-------------------------|------|
| Supply Voltage                                            | V <sub>DD</sub>     | 3.1                     | 3.3 | 3.5                     | V    |
| Input Supply Voltage                                      | V <sub>DDI</sub>    | 1.8                     | _   | 2.2                     | V    |
| I/O Supply Voltage                                        | $V_{DDQ}$           | 1.8                     | _   | 2.2                     | V    |
| Input Low Voltage ( $V_{DDI} = V_{DDQ}$ )                 | V <sub>IL</sub>     | - 0.5                   | _   | 0.35 x V <sub>DDI</sub> | V    |
| Input High Voltage (V <sub>DDI</sub> = V <sub>DDQ</sub> ) | VIH                 | 0.65 x V <sub>DDI</sub> | _   | V <sub>DDI</sub> + 0.5  | V    |
| Input Leakage Current (0 $V \le V_{in} \le V_{DD}$ )      | l <sub>lkg(l)</sub> | _                       | _   | ± 1                     | μΑ   |
| Output Leakage Current (0 $V \le V_{in} \le V_{DDQ}$ )    | llkg(O)             | _                       | _   | ± 1                     | μΑ   |
| Output Low Voltage (I <sub>OL</sub> = 1 mA)               | VOL                 | - 0.5                   | _   | 0.4                     | V    |
| Output High Voltage (I <sub>OL</sub> = -1 mA)             | VOH                 | V <sub>DDQ</sub> - 0.4  | _   | V <sub>DDQ</sub> + 0.5  | ٧    |



Figure 3. Undershoot Voltage

### **SUPPLY CURRENTS**

| Parameter                                                                                                                                                                                                                                                                    | Symbol                                                                     | Min | Max               | Unit | Notes         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-------------------|------|---------------|
| AC Supply Current (Device Selected, All Outputs Open, Freq = Max, V <sub>DD</sub> = Max)                                                                                                                                                                                     | I <sub>DDA</sub> – 250<br>I <sub>DDA</sub> – 225<br>I <sub>DDA</sub> – 200 | _   | TBD               | mA   | 1, 2,<br>3, 4 |
| Input and I/O Supply Current – Desktop (All 40 Outputs Toggling, Freq = Max, V <sub>DDI</sub> = Max, V <sub>DDQ</sub> = Max, V <sub>DDI</sub> = V <sub>DDQ</sub> , C <sub>dt</sub> = 24 pF)                                                                                  | I <sub>DDQ</sub> – 250<br>I <sub>DDQ</sub> – 225<br>I <sub>DDQ</sub> – 200 |     | 311<br>280<br>249 | mA   | 2, 5          |
| Static Standby Supply Current (Device Deselected, Freq = Max, $V_{DD}$ = Max, $ADS \ge (V_{DDI} - 0.2 \text{ V})$ , W Static $\le (V_{SS} + 0.2 \text{ V})$ or $\ge (V_{DDI} - 0.2 \text{ V})$ , SA and DQx Inputs Static $\le (V_{SS} + 0.2 \text{ V})$ , Outputs Disabled) | I <sub>SB1</sub> - 250<br>I <sub>SB1</sub> - 225<br>I <sub>SB1</sub> - 200 |     | 63<br>57<br>50    | mA   | 1, 2, 4       |
| Idle Standby Supply Current (Device Deselected, Freq = 0, $V_{DD}$ = Max, ADS $\geq$ ( $V_{DDI}$ – 0.2 V), W Static $\leq$ ( $V_{SS}$ + 0.2 V) or $\geq$ ( $V_{DDI}$ – 0.2 V), SA and DQx Inputs Static $\leq$ ( $V_{SS}$ + 0.2 V), Outputs Disabled)                        | I <sub>SB2A</sub>                                                          | _   | TBD               | mA   | 1, 3, 4       |
| Idle Input Standby Supply Current ( $\underline{De}$ vice Deselected, Freq = 0, $V_{DD}$ = Max, ADS $\geq$ ( $V_{DDI}$ – 0.2 V), W Static $\leq$ ( $V_{SS}$ + 0.2 V) or $\geq$ ( $V_{DDI}$ – 0.2 V), SA and DQx Inputs Static $\leq$ ( $V_{SS}$ + 0.2 V), Outputs Disabled)  | I <sub>SB2B</sub>                                                          | 1   | TBD               | mA   | 1, 3, 5       |

### NOTES:

- 1. Device is selected and deselected as defined by the Truth Table.
- 2. Reference AC Operating Conditions and Characteristics for input and timing.
- 3. Data states are all zero.
- 4. Includes supply current for  $V_{\mbox{\scriptsize DD}}$  only.
- 5. Includes supply currents for  $V_{\mbox{DDI}}$  and  $V_{\mbox{DDQ}}$  only.

### CAPACITANCE AND INDUCTANCE (See Notes 1, 2, and 3)

|                          | TQFP     |          |                 |     | PBGA             |     |                 |     |  |
|--------------------------|----------|----------|-----------------|-----|------------------|-----|-----------------|-----|--|
|                          | Capacita | nce (pF) | Inductance (nH) |     | Capacitance (pF) |     | Inductance (nH) |     |  |
| Pin Description          | Min      | Max      | Min             | Max | Min              | Max | Min             | Max |  |
| I/O Pins                 | 5        | 7        | 2               | 10  | 5.5              | 7.5 | 2.5             | 4.5 |  |
| Data Strobe Pins         | 5        | 7        | 2               | 10  | 5.5              | 7.5 | 2.5             | 4.5 |  |
| Input Pins               | 3        | 5        | 2               | 10  | 3.5              | 5.5 | 2.5             | 4   |  |
| ADS Pin                  | 5        | 7        | 2               | 10  | 5.5              | 7.5 | 2.5             | 4.5 |  |
| K and SK Pins            | 3.5      | 4.5      | 2               | 10  | 4                | 5   | 1.5             | 3   |  |
| TCK Boundary Scan Pin    | _        | _        | _               | _   | _                | 5   | _               | _   |  |
| Boundary Scan Input Pins | _        | _        | _               | _   | _                | 8   | _               | _   |  |
| TDO Boundary Scan Pin    | _        | _        | _               | _   | _                | 8   | _               | _   |  |

### NOTES:

- 1. Parameters are periodically sampled rather than 100% tested.
- 2. Capacitance variation part to part on the same pin is  $\pm\,0.25$  pF.
- 3. Inductance variation part to part on the same pin is  $\pm\,1~\text{nH}.$

### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(VDD =  $3.3 \text{ V} \pm 200 \text{ mV}$ , Unless Otherwise Noted)

### **AC TEST CONDITIONS**

| Parameter                                                              | Value               | Unit |
|------------------------------------------------------------------------|---------------------|------|
| Input Timing Reference Level                                           | V <sub>DDQ</sub> /2 | V    |
| Input Pulse Levels                                                     | 0 to 2.0            | V    |
| Input Rise/Fall Time (20 to 80%)                                       | 1                   | V/ns |
| Output Timing Reference Level                                          | V <sub>DDQ</sub> /2 | V    |
| Die Temperature T <sub>J</sub> -24 T <sub>J-22</sub> T <sub>J-22</sub> | 25 115              | °C   |



Figure 4. AC Output Test Load

(TBD)

Figure 5. Lumped Capacitive Load and Typical Derating Curve

### READ/WRITE CYCLE TIMING (See Notes 1 and 2)

|                        |                                                                       |                                                     | МСМ63F                           | P636–250 | МСМ63Р                                 | 636–225 | MCM63F                              | P636–200 |      |       |
|------------------------|-----------------------------------------------------------------------|-----------------------------------------------------|----------------------------------|----------|----------------------------------------|---------|-------------------------------------|----------|------|-------|
| Paran                  | neter                                                                 | Symbol                                              | Min                              | Max      | Min                                    | Max     | Min                                 | Max      | Unit | Notes |
| Clock Cycle Time       |                                                                       | tKHKH                                               | 4                                | _        | 4.4                                    | _       | 5                                   | _        | ns   | 3, 4  |
| Clock High Time        |                                                                       | <sup>t</sup> KH                                     | 1.06                             | _        | 1.24                                   | _       | 1.46                                | _        | ns   | 4     |
| Clock Low Time         |                                                                       | <sup>t</sup> KL                                     | 1.06                             | _        | 1.24                                   | _       | 1.46                                | _        | ns   | 4     |
| Strobe Clock Cycle     | e Time                                                                | <sup>t</sup> SKHSKH                                 | 4                                | _        | 4.4                                    | _       | 5                                   | _        | ns   | 3, 4  |
| Strobe Clock High      | Time                                                                  | <sup>t</sup> SKH                                    | 1.06                             | _        | 1.24                                   | _       | 1.46                                | _        | ns   | 4     |
| Strobe Clock Low       | Time                                                                  | tSKL                                                | 1.06                             | _        | 1.24                                   | _       | 1.46                                | _        | ns   | 4     |
| Rising K to Rising     | SK                                                                    | tKHSKH                                              | 1.6                              | 2.4      | 1.8                                    | 2.6     | 2.1                                 | 2.9      |      | 3     |
| Clock Access Time      |                                                                       | t <sub>KHQV</sub>                                   | _                                | 3.9      | _                                      | 4.3     | _                                   | 4.9      | ns   | 3     |
| Clock to Output Low–Z  |                                                                       | tKHQX                                               | 0                                | _        | 0                                      | _       | 0                                   | _        | ns   | 5, 6  |
| Clock to Output High–Z |                                                                       | <sup>t</sup> KHQZ                                   | _                                | 3.9      | _                                      | 4.3     | _                                   | 4.9      | ns   | 5, 6  |
| Strobe Clock Acce      | ess Time                                                              | tSKHSTV                                             | _                                | 3.9      | _                                      | 4.3     | _                                   | 4.9      | ns   | 3     |
| Setup Times:           | Add <u>ress</u><br>ADS<br>Chip Enable<br>Data In<br>Data Out<br>Write | tavkh<br>tsvkh<br>tevkh<br>tdvkh<br>tqvstv<br>twvkh | 0.5<br>1.2<br>0.5<br>1.2<br>1    | _        | 0.5<br>1.5<br>0.5<br>1.5<br>1.1        | _       | 0.5<br>1.5<br>0.5<br>1.5<br>1.15    | _        | ns   | 3     |
| Hold Times:            | Add <u>ress</u><br>ADS<br>Chip Enable<br>Data In<br>Data Out<br>Write | tkhax<br>tkhsx<br>tkhex<br>tkhdx<br>tstvqx<br>tkhwx | 4<br>0.5<br>4<br>0.5<br>1<br>0.5 | _        | 4.4<br>0.5<br>4.4<br>0.5<br>1.1<br>0.5 | _       | 5<br>0.5<br>5<br>0.5<br>1.15<br>0.5 | _        | ns   | 3     |

### NOTES:

- 1. Reads and writes are as defined in the Truth Table.
- 2. All read and write cycle timings are referenced from K, SK, or data strobes.
- 3. In order to reduce test correlation issues and to reduce the effects of application specific input edge rate variations on correlation between data sheet parameters and actual system performance, FSRAM AC parametric specifications are always specified at V<sub>DDQ</sub>/2. In some design exercises, it is desirable to evaluate timing using other reference levels. Since the maximum test input edge rate is known and is given in the AC Test Conditions section of the data sheet as 1 V/ns, one can easily interpolate timing values to other reference levels.
- 4. Refer to Figure 5 for input reference levels.
- 5. This parameter is sampled and not 100% tested.
- 6. Measured at  $\pm$  200 mV from steady state.



Figure 6. AC Timing Diagram Clock Reference

|             | PULL-UP    |            |
|-------------|------------|------------|
| VOLTAGE (V) | I (mA) MIN | I (mA) MAX |
| - 0.5       | - 32       | - 72       |
| 0           | - 32       | - 72       |
| 0.2         | - 32       | - 72       |
| 0.4         | - 28       | - 72       |
| 0.6         | - 24       | - 64       |
| 0.8         | - 20       | - 56       |
| 1           | - 16       | - 48       |
| 1.2         | - 12       | - 40       |
| 1.4         | -8         | - 32       |
| 1.6         | - 4        | - 24       |
| 1.8         | 0          | - 16       |
| 2           | 4          | -8         |
| 2.2         | 8          | 0          |



### (a) Pull-Up

|             | PULL-UP    |            |
|-------------|------------|------------|
| VOLTAGE (V) | I (mA) MIN | I (mA) MAX |
| - 0.5       | -10        | - 20       |
| 0           | 0          | 0          |
| 0.2         | 4          | 8          |
| 0.4         | 8          | 16         |
| 0.6         | 12         | 24         |
| 0.8         | 16         | 32         |
| 1           | 20         | 40         |
| 1.2         | 24         | 48         |
| 1.4         | 28         | 56         |
| 1.6         | 28         | 64         |
| 1.8         | 28         | 72         |
| 2           | 28         | 72         |
| 2.2         | 28         | 72         |



(b) Pull-Down

Figure 7. Typical Output Buffer Characteristics – PBGA Only

|             | PULL-UP     |            |  |  |  |  |  |
|-------------|-------------|------------|--|--|--|--|--|
| VOLTAGE (V) | I (mA) MIN  | I (mA) MAX |  |  |  |  |  |
| - 0.5       | - 23        | - 60       |  |  |  |  |  |
| 0           | - 23        | - 60       |  |  |  |  |  |
| 0.2         | - 23        | - 60       |  |  |  |  |  |
| 0.4         | - 20        | - 60       |  |  |  |  |  |
| 0.6         | <b>– 17</b> | - 53       |  |  |  |  |  |
| 0.8         | - 14        | - 47       |  |  |  |  |  |
| 1           | - 11        | - 40       |  |  |  |  |  |
| 1.2         | - 9         | - 33       |  |  |  |  |  |
| 1.4         | - 6         | - 27       |  |  |  |  |  |
| 1.6         | -3          | - 20       |  |  |  |  |  |
| 1.8         | 0           | - 13       |  |  |  |  |  |
| 2           | 3           | -7         |  |  |  |  |  |
| 2.2         | 6           | 0          |  |  |  |  |  |



### (a) Pull-Up

|             | PULL-UP    |            |
|-------------|------------|------------|
| VOLTAGE (V) | I (mA) MIN | I (mA) MAX |
| - 0.5       | -7         | - 17       |
| 0           | 0          | 0          |
| 0.2         | 3          | 7          |
| 0.4         | 6          | 13         |
| 0.6         | 9          | 20         |
| 0.8         | 11         | 27         |
| 1           | 14         | 33         |
| 1.2         | 17         | 40         |
| 1.4         | 20         | 47         |
| 1.6         | 20         | 53         |
| 1.8         | 20         | 60         |
| 2           | 20         | 60         |
| 2.2         | 20         | 60         |



(b) Pull-Down

Figure 8. Typical Output Buffer Characteristics – TQFP Only



NOTE:  $\overline{E}$  low =  $\overline{SE1}$  and  $\overline{SE3}$  low and SE2 high.

MOTOROLA FAST SRAM





### **FUNCTIONAL OPERATION**

### **POWER UP AND INITIALIZATION**

The RESET input is used to reset the SRAM internal logic at power on. At power on, this pin is held low and then driven high at some later time. Eight cycles after the RESET is asserted high, standard SRAM functionality may begin.

### **DATA STROBES**

The data strobes STRBA, STRBA, STRBB, and STRBB are driven by the SRAM to be used by the device receiving the output data. The data strobes toggle only at the approximate center of each output data valid window such that the external device can reliably latch in this data. Following a burst read, the data strobes will be driven to High–Z.

### WRITE CYCLES

The address is sampled on the first rising edge of clock of each burst write sequence, and the write data is sampled on the subsequent rising clock edges. During a burst write the last, last two, or last three addresses may be blocked from being written by asserting the W synchronous write pin high. However, once W is asserted high, it must remain in this state through the remainder of the burst write sequence. All

burst write (and masked write) sequences must be followed by an inactive cycle to reset internal state machines.

### LOW POWER STOP-CLOCK OPERATION

In the stop–clock mode of operation, the SRAM will hold all state and data values even though the clock is not running (full static\_operation). The SRAM design allows the clock to start with ADS, and stops the clock after the last write data is latched, or the last read data is driven out.

When starting and stopping the clock, the initial clocks being driven may not meet the AC clock timing parametrics, but will meet those parametrics at least two clocks prior to ADS being asserted low.

To achieve the lowest power operation for all three stop clock modes, stop read, stop write, and stop deselect:

- · Force the clock to a low state.
- Force the control signals to an inactive state (this guarantees any potential source of noise on the clock input will not start an unplanned on activity).
- Force the address inputs to a low state (V<sub>IL</sub>), preferably
   0.2 V.

### STOP-CLOCK WITH READ TIMING



### STOP-CLOCK WITH WRITE TIMING



### STOP-CLOCK WITH DESELECT TIMING



### SERIAL BOUNDARY SCAN TEST ACCESS PORT OPERATION

### **OVERVIEW**

The serial boundary scan test access port (TAP) on this RAM is designed to operate in a manner consistent with IEEE Standard 1149.1–1990 (commonly referred to as JTAG), but does not implement all of the functions required for IEEE 1149.1 compliance. Certain functions have been modified or eliminated because their implementation places extra delays in the RAMs critical speed path. Nevertheless, the RAM supports the standard TAP controller architecture (the TAP controller is the state machine that controls the

TAPs operation) and can be expected to function in a manner that does not conflict with the operation of devices with IEEE Standard 1149.1 compliant TAPs. The TAP operates using a 2.5 V tolerant logic level signaling.

### **DISABLING THE TEST ACCESS PORT**

It is possible to use this device without utilizing the TAP. To disable the TAP control<u>ler wi</u>thout interfering with normal operation of the device, TRST should be tied low and TCK, TDI, and TMS should be pulled through a resistor to 2.0 V. TDO should be left unconnected.

### TAP DC OPERATING CHARACTERISTICS

(T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

| Parameter             | Symbol            | Min                     | Max                     | Unit | Notes |
|-----------------------|-------------------|-------------------------|-------------------------|------|-------|
| Input Logic Low       | V <sub>IL</sub> 1 | - 0.5                   | 0.35 x V <sub>DDQ</sub> | V    |       |
| Input Logic High      | V <sub>IH</sub> 1 | 0.65 x V <sub>DDQ</sub> | 2.5                     | V    |       |
| Input Leakage Current | l <sub>lkg</sub>  | _                       | ± 10                    | μΑ   | 1     |
| Output Logic Low      | V <sub>OL</sub> 1 | V <sub>SS</sub> - 0.5   | 0.4                     | V    | 2     |
| Output Logic High     | V <sub>OH</sub> 1 | V <sub>DDQ</sub> - 0.4  | V <sub>DDQ</sub> + 0.5  | V    |       |

### NOTES:

1. 0 V  $\leq$   $V_{\mbox{\scriptsize in}} \leq$   $V_{\mbox{\scriptsize DDQ}}$  for all logic input pins.

2. For  $V_{OL}$  = 0.4 V, 14 mA  $\leq$   $I_{OL}$   $\leq$  28 mA.

### TAP AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

### **AC TEST CONDITIONS**

| Parameter                                         | Value               | Unit |
|---------------------------------------------------|---------------------|------|
| Input Timing Reference Level                      | V <sub>DDQ</sub> /2 | V    |
| Input Pulse Levels                                | 0 to 2.0            | V    |
| Input Rise/Fall Time (20 to 80%)                  | 1                   | V/ns |
| Output Timing Reference Level                     | V <sub>DDQ</sub> /2 | V    |
| Output Load (See Figure 4 Unless Otherwise Noted) | _                   | _    |

### TAP CONTROLLER TIMING

| Parameter           |                       | Symbol                | Min            | Max | Unit | Notes |
|---------------------|-----------------------|-----------------------|----------------|-----|------|-------|
| TCK Cycle Time      |                       | tTHTH                 | 60             | _   | ns   |       |
| TCK Clock High Time |                       | tTH                   | 25             | _   | ns   |       |
| TCK Clock Low Time  |                       | t <sub>TL</sub>       | 25             | _   | ns   |       |
| TDO Access Time     |                       | <sup>t</sup> TLQV     | 1              | 10  | ns   |       |
| TRST Pulse Width    |                       | <sup>t</sup> TSRT     | 40             | _   | ns   |       |
| Setup Times         | Capture<br>TDI<br>TMS | tCS<br>tDVTH<br>tMVTH | 5<br>5<br>5    | _   | ns   | 1     |
| Hold Times          | Capture<br>TDI<br>TMS | tCH<br>tTHDX<br>tTHMX | 13<br>14<br>14 | _   | ns   | 1     |

### NOTE:

### TAP CONTROLLER TIMING DIAGRAM



<sup>1.</sup>  $t_{CS}$  and  $t_{CH}$  define the minimum pauses in RAM I/O transitions to assure accurate pad data capture.

### **Boundary Scan Order**

| Bit<br>No. | Signal<br>Name | Bump<br>ID |
|------------|----------------|------------|
| 1          | DQa            | 3D         |
| 2          | DQa            | 1B         |
| 3          | DQa            | 2B         |
| 4          | DQa            | 1D         |
| 5          | DQa            | 2D         |
| 6          | DQa            | 1F         |
| 7          | DQa            | 2F         |
| 8          | DQa            | 1H         |
| 9          | DQa            | 2H         |
| 10         | STRBA*         | 3H         |
| 11         | STRBA*         | 3К         |
| 12         | DQa            | 2K         |
| 13         | DQa            | 1K         |
| 14         | DQa            | 2M         |
| 15         | DQa            | 1M         |
| 16         | DQa            | 2P         |
| 17         | DQa            | 1P         |
| 18         | DQa            | 2T         |
| 19         | DQa            | 1T         |
| 20         | DQa            | 3P         |
| 21         | SA             | 3T         |
| 22         | SA             | 4P         |
| 23         | SA             | 4R         |
| 24         | SA             | 4T         |
| 25         | SA1            | 5R         |
| 26         | SA0            | 5T         |
| 27         | SA             | 5M         |
| 28         | SA             | 5N         |
| 29         | SA             | 5P         |
| 30         | SA             | 6P         |
| 31         | SA             | 6R         |
| 32         | SA             | 6T         |
| 33         | NC*            | 7T         |

| Bit<br>No. | Signal<br>Name     | Bump<br>ID |
|------------|--------------------|------------|
| 34         | DQb                | 7P         |
| 35         | DQb                | 8T         |
| 36         | DQb                | 9T         |
| 37         | DQb                | 9P         |
| 38         | DQb                | 8P         |
| 39         | DQb                | 9M         |
| 40         | DQb                | 8M         |
| 41         | DQb                | 9K         |
| 42         | DQb                | 8K         |
| 43         | STRBB*             | 7K         |
| 44         | STRBB              | 7H         |
| 45         | DQb                | 8H         |
| 46         | DQb                | 9H         |
| 47         | DQb                | 8F         |
| 48         | DQb                | 9F         |
| 49         | DQb                | 8D         |
| 50         | DQb                | 9D         |
| 51         | DQb                | 8B         |
| 52         | DQb                | 9B         |
| 53         | DQb                | 7D         |
| 54         | SA                 | 7A         |
| 55         | SA                 | 7B         |
| 56         | RESET              | 6C         |
| 57         | ADS                | 5D         |
| 58         | W                  | 5C         |
| 59         | К                  | 5F         |
| 60         | SE3                | 4B         |
| 61         | SK                 | 5G         |
| 62         | NU/V <sub>SS</sub> | 5J         |
| 63         | SE2                | 5A         |
| 64         | SE1                | 4A         |
| 65         | SA                 | 3A         |
| 66         | SA                 | 3B         |

<sup>\*</sup> Scans as logic 0.

### **TEST ACCESS PORT PINS**

### TCK — TEST CLOCK (INPUT)

Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK.

### TMS — TEST MODE SELECT (INPUT)

The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will not produce the same result as a logic one input level (not IEEE 1149.1 compliant).

### TDI — TEST DATA IN (INPUT)

The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction register (refer to Figure 10, TAP Controller State Diagram). An undriven TDI pin will not produce the same result as a logic one input level (not IEEE 1149.1 compliant).

### TDO — TEST DATA OUT (OUTPUT)

Output that is active depending on the state of the TAP state machine (refer to Figure 10, TAP Controller State Diagram). Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO.

### TRST — TAP RESET

The TRST is an asynchronous input that resets the TAP controller and pre-loads the instruction register with the IDCODE command. This type of reset does not affect the operation of the system logic. The reset affects test logic only.

### **TEST ACCESS PORT REGISTERS**

### **OVERVIEW**

The various TAP registers are selected (one at a time) via the sequences of ones and zeros input to the TMS pin as the TCK is strobed. Each of the TAPs registers are serial shift registers that capture serial input data on the rising edge of TCK and push serial data out on subsequent falling edge of TCK. When a register is selected it is "placed" between the TDI and TDO pins.

### **INSTRUCTION REGISTER**

The instruction register holds the instructions that are executed by the TAP controller when it is moved into the run test/idle or the various data register states. The instructions are three bits long. The register can be loaded when it is placed between the TDI and TDO pins. The parallel outputs of the instruction register are <u>automatically preloaded</u> with the IDCODE instruction when TRST is asserted or whenever the controller is placed in the test–logic–reset state. The two least significant bits of the serial instruction register are loaded with a binary "or" pattern in the capture–IR state.

### **BYPASS REGISTER**

The bypass register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be

passed through the RAMs TAP to another device in the scan chain with as little delay as possible.

### **BOUNDARY SCAN REGISTER**

The boundary scan register is identical in length to the number of active input and I/O connections on the RAM (not counting the TAP pins). This also includes a number of place holder locations (always set to a logic 0) reserved for density upgrade address pins. There are a total of 66 bits in the case of the x36 device. The boundary scan register, under the control of the TAP controller, is loaded with the contents of the RAMs I/O ring when the controller is in capture—DR state and then is placed between the TDI and TDO pins when the controller is moved to shift—DR state.

The Bump/Bit Scan Order table describes which device bump connects to each boundary scan register location. The first column defines the bit's position in the boundary scan register. The shift register bit nearest TDO (i.e., first to be shifted out) is defined as bit 1. The second column is the name of the input or I/O at the bump and the third column is the bump number.

### **IDENTIFICATION (ID) REGISTER**

The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in capture–DR state with the IDCODE command loaded in the instruction register. The code is loaded from a 32-bit on–chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into shift–DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins.

### **ID Register Presence Indicator**

| Bit # | 0 |
|-------|---|
| Value | 1 |

# Motorola JEDEC ID Code (Compressed Format, per IEEE Standard 1149.1–1990

| Bit # | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|-------|----|----|---|---|---|---|---|---|---|---|---|
| Value | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |

### Reserved For Future Use

| Bit # | 16 | 15 14 |   | 13 | 12 |
|-------|----|-------|---|----|----|
| Value | 0  | 0     | 0 | 1  | 0  |

### **Device Width**

|       | Bit #        | 20 | 19 | 18 | 17 |  |  |  |
|-------|--------------|----|----|----|----|--|--|--|
| Value |              | 0  | 0  | 1  | 1  |  |  |  |
| ī     | Davies Danth |    |    |    |    |  |  |  |

### Device Depth

| Bit # | 24 | 23 | 22 | 21 |
|-------|----|----|----|----|
| Value | 0  | 0  | 1  | 0  |

### **Revision Number**

| Bit#  | 31 | 30 | 29 | 28 | 27 | 26 | 25 |
|-------|----|----|----|----|----|----|----|
| Value | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

Figure 9. ID Register Bit Meanings

### TAP CONTROLLER INSTRUCTION SET

### **OVERVIEW**

There are two classes of instructions defined in the IEEE Standard 1149.1–1990; the standard (public) instructions and device specific (private) instructions. Some public instructions, are mandatory for IEEE 1149.1 compliance. Optional public instructions must be implemented in prescribed ways.

Although the TAP controller in this device follows the IEEE 1149.1 conventions, it is not IEEE 1149.1 compliant because some of the mandatory instructions are not fully implemented. The TAP on this device may be used to monitor all input and I/O pads, but can not be used to load address, data, or control signals into the RAM or to preload the I/O buffers. In other words, the device will not perform IEEE 1149.1 EXTEST, INTEST, or the preload portion of the SAMPLE/PRELOAD command.

When the TAP controller is placed in capture–IR state, the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the shift–IR state the instruction register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to update–IR state. The TAP instruction sets for this device are listed in the following tables.

### STANDARD (PUBLIC) INSTRUCTIONS

### **BYPASS**

The BYPASS instruction is loaded in the instruction register when the bypass register is placed between TDI and TDO. This occurs when the TAP controller is moved to the shift–DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path.

### SAMPLE/PRELOAD

SAMPLE/PRELOAD is an IEEE 1149.1 mandatory public instruction. When the SAMPLE/PRELOAD instruction is loaded in the Instruction register, moving the TAP controller out of the capture—DR state loads the data in the RAMs input and I/O buffers into the boundary scan register. Because the RAM clock(s) are independent from the TAP clock (TCK), it is

possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e., in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results can not be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture setup, plus hold time (tCS plus tCH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the boundary scan register.

Moving the controller to shift–DR state then places the boundary scan register between the TDI and TDO pins. Because the PRELOAD portion of the command is not implemented in this device, moving the controller to the update–DR state with the SAMPLE/PRELOAD instruction loaded in the instruction register has the same effect as the pause–DR command. This functionality is not IEEE 1149.1 compliant.

#### **EXTEST**

EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register, whatever length it may be in the device, is loaded with all logic 0s. EXTEST is not implemented in this device.

#### **IDCODE**

The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in capture–DR mode and places the ID register between the TDI and TDO pins in shift–DR mode. The IDCODE instruction is the default instruction loaded in at TRST assertion and any time the controller is placed in the test–logic–reset state.

### THE DEVICE SPECIFIC (PUBLIC) INSTRUCTION

### SAMPLE-Z

If the HIGH–Z instruction is loaded in the instruction register, all DQ pins are forced to an inactive drive state (High–Z) and the bypass register is connected between TDI and TDO when the TAP controller. is moved to the shift–DR state.

### THE DEVICE SPECIFIC (PRIVATE) INSTRUCTION

### NO OP

Do not use these instructions; they are reserved for future use.

### STANDARD AND DEVICE SPECIFIC (PUBLIC) INSTRUCTION CODES

| Instruction    | Code* | Description                                                                                                                                                                                           |
|----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDCODE         | 001** | Preloads ID register and places it between TDI and TDO. Does not affect RAM operation.                                                                                                                |
| HIGH-Z         | 010   | Captures I/O ring contents. Places the bypass register between TDI and TDO. Forces all DQ pins to High–Z. <b>NOT IEEE 1149.1 COMPLIANT.</b>                                                           |
| BYPASS         | 011   | Places bypass register between TDI and TDO. Does not affect RAM operation. <b>NOT IEEE 1149.1 COMPLIANT.</b>                                                                                          |
| SAMPLE/PRELOAD | 100   | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect RAM operation.  Does not implement IEEE 1149.1 Preload function. <b>NOT IEEE 1149.1 COMPLIANT.</b> |

<sup>\*</sup>Instruction codes expressed in binary, MSB on left, LSB on right.

### STANDARD (PRIVATE) INSTRUCTION CODES

| Instruction | Code*                                                            | Description                                                      |
|-------------|------------------------------------------------------------------|------------------------------------------------------------------|
| NO OP       | 000                                                              | Do not use these instructions; they are reserved for future use. |
| NO OP       | 101                                                              | Do not use these instructions; they are reserved for future use. |
| NO OP       | Do not use these instructions; they are reserved for future use. |                                                                  |
| NO OP       | 111                                                              | Do not use these instructions; they are reserved for future use. |

<sup>\*</sup> Instruction codes expressed in binary, MSB on left, LSB on right.



NOTE: The value adjacent to each state transition represents the signal present at TMS at the rising edge of TCK.

Figure 10. TAP Controller State Diagram

<sup>\*\*</sup> Default instruction automatically loaded when TRST asserted or in test-logic-reset state.

### **ORDERING INFORMATION** (Order by Full Part Number)



MCM63P636TQ200R Full Part Numbers — MCM63P636TQ200 MCM63P636ZP200 MCM63P636ZP200R MCM63P636ZP225 MCM63P636ZP225R MCM63P636ZP250 MCM63P636ZP250R

### **PACKAGE DIMENSIONS**

**ZP PACKAGE** 9 x 17 BUMP PBGA CASE 1107-01



- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 14.00  | BSC    | 0.551     | BSC   |  |
| В   | 22.00  | BSC    | 0.866 BSC |       |  |
| С   | _      | 2.40   | _         | 0.094 |  |
| ם   | 0.60   | 0.90   | 0.024     | 0.035 |  |
| Е   | 0.50   | 0.70   | 0.020     | 0.028 |  |
| F   | 1.30   | 1.70   | 0.051     | 0.067 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| K   | 0.80   | 1.00   | 0.031     | 0.039 |  |
| N   | 11.90  | 12.10  | 0.469     | 0.476 |  |
| Р   | 19.40  | 19.60  | 0.764     | 0.772 |  |
| R   | 10.16  | BSC    | 0.400 BSC |       |  |
| S   | 20.32  | BSC    | 0.800 BSC |       |  |

### **TQ PACKAGE TQFP** CASE 983A-01











### SECTION B-B

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.

  4. DATUMS -A-, -B- AND -D- TO BE DETERMINED AT DATUM PLANE -H-.

  5. DIMENSIONS D AND E TO BE DETERMINED AT SEATING PLANE -C-.

  6. DIMENSIONS D1 AND E TO BO TO INCLUDE MOLD PROTRUSION. IS 0.25 (0.010) PER SIDE. DIMENSIONS D1 AND B1 DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H-.

  7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION ALL NOT CAUSE THE b DIMENSION TO EXCEED 0.45 (0.018).

|     | MILLIN  | IETERS | INC       | HES   |  |
|-----|---------|--------|-----------|-------|--|
| DIM | MIN MAX |        | MIN       | MAX   |  |
| Α   |         | 1.60   |           | 0.063 |  |
| A1  | 0.05    | 0.15   | 0.002     | 0.006 |  |
| A2  | 1.35    | 1.45   | 0.053     | 0.057 |  |
| b   | 0.22    | 0.38   | 0.009     | 0.015 |  |
| b1  | 0.22    | 0.33   | 0.009     | 0.013 |  |
| С   | 0.09    | 0.20   | 0.004     | 0.008 |  |
| c1  | 0.09    | 0.16   | 0.004     | 0.006 |  |
| D   | 22.00   | BSC    | 0.866 BSC |       |  |
| D1  | 20.00   | BSC    | 0.787 BSC |       |  |
| E   | 16.00   | BSC    | 0.630 BSC |       |  |
| E1  | 14.00   | BSC    | 0.551 BSC |       |  |
| е   | 0.65    | BSC    | 0.026 BSC |       |  |
| L   | 0.45    | 0.75   | 0.018     | 0.030 |  |
| L1  | 1.00    | REF    | 0.039 REF |       |  |
| L2  | 0.50    | REF    | 0.020 REF |       |  |
| S   | 0.20    | _      | 0.008     |       |  |
| R1  | 0.08    |        | 0.003     |       |  |
| R2  | 0.08    | 0.20   | 0.003     | 0.008 |  |
| θ   | 0 °     | 7°     | 0 °       | 7°    |  |
| θ1  | 0°      |        | 0°        |       |  |
| θ2  | 11 °    | 13 °   | 11 °      | 13°   |  |
| θ3  | 11 °    | 13 °   | 11 °      | 13°   |  |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Mfax is a trademark of Motorola, Inc.

### How to reach us:

**USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado, 80217. 1-303-675-2140 or 1-800-441-2447

Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 1-602-244-6609 Motorola Fax Back System - US & Canada ONLY 1-800-774-18

 $- \mbox{http://sps.motorola.com/mfax/} \\ \mbox{HOME PAGE: http://motorola.com/sps/}$ 

JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 141, 4-32-1 Nishi-Gotanda, Shagawa-ku, Tokyo, Japan. 03-5487-8488

- TOUCHTONE 1-602-244-6609 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, - US & Canada ONLY 1-800-774-1848 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

CUSTOMER FOCUS CENTER: 1-800-521-6274



MCM63P636/D