# **Dual 4-Bit Latch** The MC14508B dual 4-bit latch is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. The part consists of two identical, independent 4-bit latches with separate Strobe (ST) and Master Reset (MR) controls. Separate Disable inputs force the outputs to a high impedance state and allow the devices to be used in time sharing bus line applications. These complementary MOS latches find primary use in buffer storage, holding register, or general digital logic functions where low power dissipation and/or high noise immunity is desired. - 3-State Output - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable—of Driving Two Low—power TTL Loads or One Low—power Schottky TTL Load over the Rated Temperature Range ## MAXIMUM RATINGS\* (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|----------------------------------------------------|--------------------------------|------| | $V_{DD}$ | DC Supply Voltage | - 0.5 to + 18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient) | – 0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10 | mA | | PD | Power Dissipation, per Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature (8–Second Soldering) | 260 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C ## **TRUTH TABLE** | MR | ST | Disable | D3 | D2 | D1 | D0 | Q3 | Q2 | Q1 | Q0 | |----|----|---------|----|----|----|----|---------|---------|--------|----| | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 0 | 0 | 0 | Х | Х | Х | Х | Latched | | | | | 1 | Х | 0 | Х | Х | Х | Х | 0 | 0 | 0 | 0 | | Х | Х | 1 | Х | Х | Х | Χ | Н | igh Imp | pedanc | e | X = Don't Care # MC14508B L SUFFIX CERAMIC CASE 623 P SUFFIX PLASTIC CASE 709 DW SUFFIX SOIC CASE 751E ### **ORDERING INFORMATION** MC14XXXBCP Plastic MC14XXXBCL Ceramic MC14XXXBDW SOIC $T_A = -55^\circ$ to 125°C for all packages. # **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | V <sub>DD</sub> | - 55°C | | | 25°C | | 125°C | | | |-------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------| | Characteristic | | Symbol | Vdc | Min | Max | Min | Тур# | Max | Min | Max | Unit | | Output Voltage "0<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | " Level | VOL | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0 \text{ or } V_{DD}$ | " Level | VOH | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | Vdc | | Input Voltage "0 $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$ $(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$ $(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | " Level | V <sub>IL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | Vdc | | $ (V_O = 0.5 \text{ or } 4.5 \text{ Vdc}) \\ (V_O = 1.0 \text{ or } 9.0 \text{ Vdc}) \\ (V_O = 1.5 \text{ or } 13.5 \text{ Vdc}) $ | " Level | VIH | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | _<br>_<br>_<br>_ | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | _<br>_<br>_ | 3.5<br>7.0<br>11 | _<br>_<br>_ | Vdc | | Output Drive Current (VOH = 2.5 Vdc) (VOH = 4.6 Vdc) (VOH = 9.5 Vdc) (VOH = 13.5 Vdc) | Source | ІОН | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | <br> -<br> -<br> - | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | <br> -<br> -<br> - | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_ | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | l <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | _<br>_<br>_ | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | _<br>_<br>_ | 0.36<br>0.9<br>2.4 | _<br>_<br>_ | mAdc | | Input Current | | l <sub>in</sub> | 15 | _ | ± 0.1 | _ | ±0.00001 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | | C <sub>in</sub> | - | _ | | _ | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current<br>(Per Package) | | I <sub>DD</sub> | 5.0<br>10<br>15 | <br> -<br> - | 5.0<br>10<br>20 | _<br>_<br>_ | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | _<br>_<br>_ | 150<br>300<br>600 | μAdc | | Total Supply Current**† (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs buffers switching) | | lΤ | 5.0<br>10<br>15 | | | $I_{T} = (2$ | .46 μΑ/kHz) †<br>.91 μΑ/kHz) †<br>.37 μΑ/kHz) † | f + I <sub>DD</sub> | | | μAdc | | Three-State Leakage Curren | nt | lTL | 15 | _ | ± 0.1 | _ | ± 0.0001 | ± 0.1 | _ | ± 3.0 | μAdc | #Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. †To calculate total supply current at loads other than 50 pF: $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: I<sub>T</sub> is in $\mu$ A (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> – V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.008. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. <sup>\*\*</sup> The formulas given are for the typical characteristics only at 25 $^{\circ}\text{C}.$ # SWITCHING CHARACTERISTICS\* ( $C_L$ = 50 pF, $T_A$ = 25°C) | | | | All Types | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------|------------------|-----------------|-------------------|------| | Characteristic | Symbol | $V_{DD}$ | Min | Typ # | Max | Unit | | Output Rise and Fall Time t <sub>TLH</sub> , t <sub>THL</sub> = (1.5 ns/pF) C <sub>L</sub> + 25 ns t <sub>TLH</sub> , t <sub>THL</sub> = (0.75 ns/pF) C <sub>L</sub> + 12.5 ns t <sub>TLH</sub> , t <sub>THL</sub> = (0.55 ns/pF) C <sub>L</sub> + 9.5 ns | tTLH, tTHL | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time, Dn or MR to Q $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 135 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 57 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 35 \text{ ns}$ | <sup>t</sup> PLH, <sup>t</sup> PHL | 5.0<br>10<br>15 | _<br>_<br>_ | 220<br>90<br>60 | 440<br>180<br>120 | ns | | Master Reset Pulse Width | <sup>t</sup> WH(R) | 5.0<br>10<br>15 | 200<br>100<br>70 | 100<br>50<br>35 | _<br>_<br>_ | ns | | Master Reset Removal Time | <sup>t</sup> rem | 5.0<br>10<br>15 | 30<br>25<br>20 | - 15<br>0<br>0 | _<br>_<br>_ | ns | | Strobe Pulse Width | tWH(S) | 5.0<br>10<br>15 | 140<br>70<br>40 | 70<br>35<br>20 | _<br>_<br>_ | ns | | Setup Time<br>Data to Strobe | t <sub>su</sub> | 5.0<br>10<br>15 | 50<br>20<br>10 | 25<br>10<br>5.0 | _<br>_<br>_ | ns | | Hold Time<br>Strobe to Data | t <sub>h</sub> | 5.0<br>10<br>15 | 50<br>35<br>35 | 20<br>10<br>10 | _<br>_<br>_ | ns | | 3–State Propagation Delay Time<br>Output "1" to High Impedance | <sup>†</sup> PHZ | 5.0<br>10<br>15 | _<br>_<br>_ | 55<br>35<br>30 | 170<br>100<br>70 | ns | | Output "0" to High Impedance | <sup>t</sup> PLZ | 5.0<br>10<br>15 | _<br>_<br>_ | 75<br>40<br>35 | 170<br>100<br>70 | | | High Impedance to "1" Level | <sup>†</sup> PZH | 5.0<br>10<br>15 | _<br>_<br>_ | 80<br>35<br>30 | 170<br>100<br>70 | | | High Impedance to "0" Level | t <sub>PZL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 105<br>50<br>35 | 210<br>100<br>70 | | # **PIN ASSIGNMENT** | $MR_A$ | 1● | 24 | V <sub>DD</sub> | |-------------------|----|----|-------------------| | ST <sub>A</sub> [ | 2 | 23 | ] Q3 <sub>B</sub> | | DIS <sub>A</sub> | 3 | 22 | D3 <sub>B</sub> | | DO <sub>A</sub> | 4 | 21 | Q2 <sub>B</sub> | | Q0A [ | 5 | 20 | D2 <sub>B</sub> | | D1 <sub>A</sub> | 6 | 19 | Q1 <sub>B</sub> | | Q1 <sub>A</sub> | 7 | 18 | D1 <sub>B</sub> | | D2 <sub>A</sub> | 8 | 17 | Q0B | | Q2 <sub>A</sub> | 9 | 16 | D0 <sub>B</sub> | | D3 <sub>A</sub> | 10 | 15 | DIS <sub>B</sub> | | Q3 <sub>A</sub> | 11 | 14 | ] ST <sub>B</sub> | | V <sub>SS</sub> [ | 12 | 13 | MRB | | | | | | <sup>\*</sup> The formulas given are for the typical characteristics only at 25°C. #Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. AC Waveforms | Test | ST1 | ST2 | ST3 | ST4 | |------|-------|-------|-------|-------| | tPHZ | Open | Close | Close | Open | | tPLZ | Close | Open | Open | Close | | tPZL | Close | Open | Open | Close | | tPZH | Open | Close | Close | Open | Figure 2. 3-State AC Test Circuit and Waveforms ### 3-STATE MODE OF OPERATION The MC14508B can be used in bussed systems as shown. The output terminals of N 4–bit latches can be directly wired to a bus line, and to one of the 4–bit latches selected. The selected latch controls the logic state of the bus line and the remaining (N–1) 4–bit latches are disabled into a high impedance "off" state. The number of latches, N, which may be connected to a bus line is determined from the output drive current, $I_{OD}$ , the 3–state or disabled output leakage current, $I_{TL}$ , and the load current, $I_{L}$ , required to drive the bus line (including fanout to other device inputs) and can be calculated by the following: $$N = \frac{I_{OD} - I_{L}}{I_{TL}} + 1$$ N must be calculated for both high and low logic states of the bus line. ## **TYPICAL 3-STATE APPLICATIONS** #### **EXAMPLE 1** ### **EXAMPLE 2** # **OUTLINE DIMENSIONS** ### **L SUFFIX** CERAMIC DIP PACKAGE CASE 623-05 ISSUE M - NOTES: 1. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 2. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION (WHEN FORMED PARALLEL). | | MILLIN | IETERS | INC | HES | | |-----|-----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 31.24 | 32.77 | 1.230 | 1.290 | | | В | 12.70 | 15.49 | 0.500 | 0.610 | | | O | 4.06 | 5.59 | 0.160 | 0.220 | | | D | 0.41 | 0.51 | 0.016 | 0.020 | | | F | 1.27 | 1.52 | 0.050 | 0.060 | | | O | 2.54 | BSC | 0.100 BSC | | | | J | 0.20 | 0.30 | 0.008 | 0.012 | | | K | 3.18 | 4.06 | 0.125 | 0.160 | | | ٦ | 15.24 BSC | | 0.600 BSC | | | | M | 0 ° | 15° | 0 ° | 15° | | | N | 0.51 | 1.27 | 0.020 | 0.050 | | ### **P SUFFIX** PLASTIC DIP PACKAGE CASE 709-02 **ISSUE C** - NOTES: 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER. 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 31.37 | 32.13 | 1.235 | 1.265 | | | В | 13.72 | 14.22 | 0.540 | 0.560 | | | С | 3.94 | 5.08 | 0.155 | 0.200 | | | D | 0.36 | 0.56 | 0.014 | 0.022 | | | F | 1.02 | 1.52 | 0.040 | 0.060 | | | G | 2.54 | BSC | 0.100 BSC | | | | Н | 1.65 | 2.03 | 0.065 | 0.080 | | | J | 0.20 | 0.38 | 0.008 | 0.015 | | | K | 2.92 | 3.43 | 0.115 | 0.135 | | | L | 15.24 | BSC | 0.600 BSC | | | | M | 0 ° | 15° | 0 ° | 15° | | | N | 0.51 | 1.02 | 0.020 | 0.040 | | ### **OUTLINE DIMENSIONS** #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982 - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | METERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 15.25 | 15.54 | 0.601 | 0.612 | | | В | 7.40 | 7.60 | 0.292 | 0.299 | | | С | 2.35 | 2.65 | 0.093 | 0.104 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.41 | 0.90 | 0.016 | 0.035 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.23 | 0.32 | 0.009 | 0.013 | | | K | 0.13 | 0.29 | 0.005 | 0.011 | | | M | 0° | 8° | 0° | 8° | | | P | 10.05 | 10.55 | 0.395 | 0.415 | | | R | 0.25 | 0.75 | 0.010 | 0.029 | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and \*\* are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 or 602-303-5454 MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298