# 4-Bit Transparent Latch/4-to-16 Line Decoder The MC14514B and MC14515B are two output options of a 4 to 16 line decoder with latched inputs. The MC14514B (output active high option) presents a logical "1" at the selected output, whereas the MC14515B (output active low option) presents a logical "0" at the selected output. The latches are R–S type flip–flops which hold the last input data presented prior to the strobe transition from "1" to "0". These high and low options of a 4–bit latch/4 to 16 line decoder are constructed with N–channel and P–channel enhancement mode devices in a single monolithic structure. The latches are R–S type flip–flops and data is admitted upon a signal incident at the strobe input, decoded, and presented at the output. These complementary circuits find primary use in decoding applications where low power dissipation and/or high noise immunity is desired. - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load Over the Rated Temperature Range #### MAXIMUM RATINGS\* (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|----------------------------------------------------|------------------------------|------| | $V_{DD}$ | DC Supply Voltage | - 0.5 to + 18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient) | 0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10 | mA | | PD | Power Dissipation, per Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature (8–Second Soldering) | 260 | °C | \* Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating: Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: - 12 mW/°C From 100°C To 125°C ## MC14514B MC14515B L SUFFIX CERAMIC CASE 623 P SUFFIX PLASTIC CASE 709 DW SUFFIX SOIC CASE 751E ## **ORDERING INFORMATION** MC14XXXBCP Plastic MC14XXXBCL Ceramic MC14XXXBDW SOIC $T_A = -55^\circ$ to 125°C for all packages. #### **DECODE TRUTH TABLE** (Strobe = 1)\* | | Data Inputs | | | ; | Selected Output | |---------|-------------|---|---|---|--------------------------------------------| | Inhibit | D | С | В | Α | MC14514 = Logic "1"<br>MC14515 = Logic "0" | | 0 | 0 | 0 | 0 | 0 | S0 | | 0 | 0 | 0 | 0 | 1 | S1 | | 0 | 0 | 0 | 1 | 0 | S2 | | 0 | 0 | 0 | 1 | 1 | S3 | | 0 | 0 | 1 | 0 | 0 | S4 | | 0 | 0 | 1 | 0 | 1 | S5 | | 0 | 0 | 1 | 1 | 0 | S6 | | 0 | 0 | 1 | 1 | 1 | <b>S</b> 7 | | 0 | 1 | 0 | 0 | 0 | S8 | | 0 | 1 | 0 | 0 | 1 | S9 | | 0 | 1 | 0 | 1 | 0 | S10 | | 0 | 1 | 0 | 1 | 1 | S11 | | 0 | 1 | 1 | 0 | 0 | S12 | | 0 | 1 | 1 | 0 | 1 | S13 | | 0 | 1 | 1 | 1 | 0 | S14 | | 0 | 1 | 1 | 1 | 1 | S15 | | 1 | Х | Х | Х | Х | All Outputs = 0, MC14514 | | | | | | | All Outputs = 1, MC14515 | X = Don't Care \*Strobe = 0, Data is latched **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | Characteristic | | | V <sub>DD</sub> | - 5 | 5°C | | 25°C | | 125 | 5°C | | |---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|------------------------------------|----------------------|----------------------------------|-------------------------------------------------|----------------------|------------------------------------|----------------------|------| | | | Symbol | Vdc | Min | Max | Min | Тур# | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | VOL | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | Vdc | | V <sub>in</sub> = 0 or V <sub>DD</sub> | "1" Level | VOH | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | Vdc | | Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | Vdc | | (V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc) | "1" Level | VIH | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | _<br>_<br>_ | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | _<br>_<br>_ | 3.5<br>7.0<br>11 | | Vdc | | Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source | lOH | 5.0<br>5.0<br>10<br>15 | - 1.2<br>- 0.25<br>- 0.62<br>- 1.8 | <br> -<br> -<br> - | - 1.0<br>- 0.2<br>- 0.5<br>- 1.5 | - 1.7<br>- 0.36<br>- 0.9<br>- 3.5 | <br> -<br> -<br> - | - 0.7<br>- 0.14<br>- 0.35<br>- 1.1 | _<br>_<br>_<br>_ | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | lOL | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | _<br>_<br>_ | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | _<br>_<br>_ | 0.36<br>0.9<br>2.4 | _<br>_<br>_ | mAdc | | Input Current | | l <sub>in</sub> | 15 | _ | ± 0.1 | _ | ±0.00001 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance<br>(V <sub>in</sub> = 0) | | C <sub>in</sub> | _ | _ | _ | _ | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current<br>(Per Package) | | I <sub>DD</sub> | 5.0<br>10<br>15 | <br>_<br>_ | 5.0<br>10<br>20 | _<br>_<br>_ | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | _<br>_<br>_ | 150<br>300<br>600 | μAdc | | Total Supply Current**† (Dynamic plus Quiesce Per Package) (C <sub>L</sub> = 50 pF on all outp buffers switching) | | lTL | 5.0<br>10<br>15 | | | $I_{T} = (2.1)^{11}$ | .35 μΑ/kHz) †<br>.70 μΑ/kHz) †<br>.05 μΑ/kHz) † | f + I <sub>DD</sub> | | | μAdc | <sup>#</sup>Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.002. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. <sup>\*\*</sup>The formulas given are for the typical characteristics only at 25 $^{\circ}\text{C}.$ <sup>†</sup>To calculate total supply current at loads other than 50 pF: ## **SWITCHING CHARACTERISTICS\*** ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) | | | | All Types | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------|------------------|-----------------------|--------------------|------| | Characteristic | Symbol | $v_{DD}$ | Min | Typ # | Max | Unit | | Output Rise Time $t_{TLH} = (3.0 \text{ ns/pF}) \text{ C}_{L} + 30 \text{ ns}$ $t_{TLH} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 15 \text{ ns}$ $t_{TLH} = (1.1 \text{ ns/pF}) \text{ C}_{L} + 10 \text{ ns}$ | tтLH | 5.0<br>10<br>15 | _<br>_<br>_ | 180<br>90<br>65 | 360<br>180<br>130 | ns | | Output Fall Time $t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 25 \text{ ns}$ $t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_{L} + 12.5 \text{ ns}$ $t_{THL} = (0.55 \text{ ns/pF}) \text{ C}_{L} + 9.5 \text{ ns}$ | tTHL | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time; Data, Strobe to S<br>tplH, tpHL = (1.7 ns/pF) C <sub>L</sub> + 465 ns<br>tplH, tpHL = (0.86 ns/pF) C <sub>L</sub> + 192 ns<br>tplH, tpHL = (0.5 ns/pF) C <sub>L</sub> + 125 ns | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 550<br>225<br>150 | 1100<br>450<br>300 | ns | | Inhibit Propagation Delay Times $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) C_L + 315 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) C_L + 117 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) C_L + 75 \text{ ns}$ | <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL | 5.0<br>10<br>15 | _<br>_<br>_ | 400<br>150<br>100 | 800<br>300<br>200 | ns | | Setup Time<br>Data to Strobe | t <sub>su</sub> | 5.0<br>10<br>15 | 250<br>100<br>75 | 125<br>50<br>38 | _<br>_<br>_ | ns | | Hold Time<br>Strobe to Data | <sup>t</sup> h | 5.0<br>10<br>15 | - 20<br>0<br>10 | - 100<br>- 40<br>- 30 | _<br>_<br>_ | ns | | Strobe Pulse Width | tWH | 5.0<br>10<br>15 | 350<br>100<br>75 | 175<br>50<br>38 | _<br>_<br>_ | ns | <sup>\*</sup> The formulas given are for the typical characteristics only at 25°C. <sup>#</sup>Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. Drain Characteristics Test Circuit Figure 2. Dynamic Power Dissipation Test Circuit and Waveform Figure 3. Switching Time Test Circuit and Waveforms | PIN ASSIGNMENT | | | | | | | | |-------------------|----|----|-------------------|--|--|--|--| | ST [ | 1● | 24 | ] V <sub>DD</sub> | | | | | | D1 [ | 2 | 23 | ] INH | | | | | | D2 [ | 3 | 22 | ] D4 | | | | | | S7 [ | 4 | 21 | ] D3 | | | | | | S6 [ | 5 | 20 | ] S10 | | | | | | S5 [ | 6 | 19 | ] S11 | | | | | | S4 [ | 7 | 18 | ] S8 | | | | | | S3 [ | 8 | 17 | ] S9 | | | | | | S1 [ | 9 | 16 | ] S14 | | | | | | S2 [ | 10 | 15 | ] S15 | | | | | | S0 [ | 11 | 14 | ] S12 | | | | | | V <sub>SS</sub> [ | 12 | 13 | ] S13 | | | | | #### **COMPLEX DATA ROUTING** Two MC14512 eight—channel data selectors are used here with the MC14514B four—bit latch/decoder to effect a complex data routing system. A total of 16 inputs from data registers are selected and transferred via a 3–state data bus to a data distributor for rearrangement and entry into 16 output registers. In this way sequential data can be re—routed or intermixed according to patterns determined by data select and distribution inputs. Data is placed into the routing scheme via the eight inputs on both MC14512 data selectors. One register is assigned to each input. The signals on A0, A1, and A2 choose one of eight inputs for transfer out to the 3–state data bus. A fourth signal, labelled Dis, disables one of the MC14512 selectors, assuring transfer of data from only one register. In addition to a choice of input registers, 1 thru 16, the rate of transfer of the sequential information can also be varied. That is, if the MC14512 were addressed at a rate that is eight times faster then the shift frequency of the input registers, the most significant bit (MSB) from each register could be selected for transfer to the data bus. Therefore, all of the most significant bits from all of the registers can be transferred to the data bus before the next most significant bit is presented for transfer by the input registers. Information from the 3–state bus is redistributed by the MC14514B four–bit latch/decoder. Using the four–bit address, D1 thru D4, the information on the inhibit line can be transferred to the addressed output line to the desired output registers, A thru P. This distribution of data bits to the output registers can be made in many complex patterns. For example, all of the most significant bits from the input registers can be routed into output register A, all of the next most significant bits into register B, etc. In this way horizontal, vertical, or other methods of data slicing can be implemented. #### **DATA ROUTING SYSTEM** ## **OUTLINE DIMENSIONS** #### **L SUFFIX** CERAMIC DIP PACKAGE CASE 623-05 ISSUE M - NOTES: 1. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 2. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION (WHEN FORMED PARALLEL). | | MILLIN | IETERS | TERS INCHES | | | |-----|--------|--------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 31.24 | 32.77 | 1.230 | 1.290 | | | В | 12.70 | 15.49 | 0.500 | 0.610 | | | C | 4.06 | 5.59 | 0.160 | 0.220 | | | ۵ | 0.41 | 0.51 | 0.016 | 0.020 | | | F | 1.27 | 1.52 | 0.050 | 0.060 | | | G | 2.54 | BSC | 0.100 BSC | | | | 7 | 0.20 | 0.30 | 0.008 | 0.012 | | | K | 3.18 | 4.06 | 0.125 | 0.160 | | | L | 15.24 | BSC | 0.600 | BSC | | | M | 0 ° | 15° | 0 ° | 15° | | | N | 0.51 | 1.27 | 0.020 | 0.050 | | #### **P SUFFIX** PLASTIC DIP PACKAGE CASE 709-02 **ISSUE C** - NOTES: 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER. 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 31.37 | 32.13 | 1.235 | 1.265 | | | В | 13.72 | 14.22 | 0.540 | 0.560 | | | С | 3.94 | 5.08 | 0.155 | 0.200 | | | D | 0.36 | 0.56 | 0.014 | 0.022 | | | F | 1.02 | 1.52 | 0.040 | 0.060 | | | G | 2.54 | BSC | 0.100 BSC | | | | Н | 1.65 | 2.03 | 0.065 | 0.080 | | | J | 0.20 | 0.38 | 0.008 | 0.015 | | | K | 2.92 | 3.43 | 0.115 | 0.135 | | | L | 15.24 | BSC | 0.600 | BSC | | | M | 0 ° | 15° | 0 ° | 15° | | | N | 0.51 | 1.02 | 0.020 | 0.040 | | #### **OUTLINE DIMENSIONS** #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982 - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | METERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 15.25 | 15.54 | 0.601 | 0.612 | | | В | 7.40 | 7.60 | 0.292 | 0.299 | | | С | 2.35 | 2.65 | 0.093 | 0.104 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.41 | 0.90 | 0.016 | 0.035 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.23 | 0.32 | 0.009 | 0.013 | | | K | 0.13 | 0.29 | 0.005 | 0.011 | | | M | 0° | 8° | 0° | 8° | | | P | 10.05 | 10.55 | 0.395 | 0.415 | | | R | 0.25 | 0.75 | 0.010 | 0.029 | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and \*\* are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 or 602-303-5454 MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298