# Low Voltage 1:15 PECL to CMOS Clock Driver

The MPC949 is a low voltage CMOS, 15 output clock buffer. The 15 outputs can be configured into a standard fanout buffer or into 1X and 1/2X combinations. The device features a low voltage PECL input, in addition to its LVCMOS/LVTTL inputs, to allow it to be incorporated into larger clock trees which utilize low skew PECL devices (see the MC100LVE111 data sheet) in the lower branches of the tree. The fifteen outputs were designed and optimized to drive  $50\Omega$  series or parallel terminated transmission lines. With output to output skews of 300ps the MPC949 is an ideal clock distribution chip for synchronous systems which need a tight level of skew from a large number of outputs. For a similar product with a smaller fanout and package consult the MPC946 data sheet.

- Clock Distribution for Pentium<sup>™</sup> Systems with PCI
- Low Voltage PECL Clock Input
- 2 Selectable LVCMOS/LVTTL Clock Inputs
- 350ps Maximum Output to Output Skew
- Drives up to 30 Independent Clock Lines
- Maximum Output Frequency of 150MHz
- High Impedance Output Enable
- 52-Lead TQFP Packaging
- 3.3V VCC Supply

With an output impedance of approximately  $7\Omega$ , in both the HIGH and the LOW logic states, the output buffers of the MPC949 are ideal for driving series terminated transmission lines. More specifically each of the 15 MPC949 outputs can drive two series terminated transmission lines. With this capability, the MPC949 has an effective fanout of 1:30 in applications using point—to—point distribution schemes.

# **MPC949**

LOW VOLTAGE 1:15 PECL TO CMOS CLOCK DRIVER



The MPC949 has the capability of generating 1X and 1/2X signals from a 1X source. The design is fully static, the signals are generated and retimed inside the chip to ensure minimal skew between the 1X and 1/2X signals. The device features selectability to allow the user to select the ratio of 1X outputs to 1/2X outputs.

Two independent LVCMOS/LVTTL compatible clock inputs are available. Designers can take advantage of this feature to provide redundant clock sources or the addition of a test clock into the system design. With the TCLK\_Sel input pulled HIGH the TCLK1 input is selected. The PCLK\_Sel input will select the PECL input clock when driven HIGH.

All of the control inputs are LVCMOS/LV<u>TTL</u> compatible. The Dsel pins choose between 1X and 1/2X outputs. A LOW on the Dsel pins will select the 1X output. The MR/OE input will reset the internal flip flops and tristate the outputs when it is forced HIGH.

The MPC949 is fully 3.3V compatible. The 52 lead TQFP package was chosen to optimize performance, board space and cost of the device. The 52-lead TQFP has a 10x10mm body size with a 0.65mm pin spacing.

Pentium is a trademark of Intel Corporation.



# MPC949

Figure 1. Logic Diagram

TCLK\_Sel
TCLK0 (LVTTL)
TCLK1 (LVTTL)
PCLK\_PCLK
PCLK\_Sel
Dsela
Dsela
Dseld
MR/OE

Figure 2. 52-Lead Pinout (Top View)



## **FUNCTION TABLE**

| Input         | 0       | 1     |  |  |
|---------------|---------|-------|--|--|
| TCLK_Sel      | TCLK0   | TCLK1 |  |  |
| PCLK_Sel      | TCLKn   | PCLK  |  |  |
| Dse <u>ln</u> | ÷1      | ÷2    |  |  |
| MR/OE         | Enabled | Hi–Z  |  |  |

## **PIN DESCRIPTION**

| = = = = :                  |                                                |  |  |  |  |
|----------------------------|------------------------------------------------|--|--|--|--|
| Pin Name                   | Function                                       |  |  |  |  |
| TCLK_Sel<br>(Int Pulldown) | Select pin to choose TCKL0 or TCLK1            |  |  |  |  |
| TCLK0:1<br>(Int Pullup)    | LVCMOS/LVTTL clock inputs                      |  |  |  |  |
| PCLK<br>(Int Pulldown)     | True PECL clock input                          |  |  |  |  |
| PCLK<br>(Int Pullup)       | Compliment PECL clock input                    |  |  |  |  |
| Dseln<br>(Int Pulldown)    | 1x or 1/2x input divide select pins            |  |  |  |  |
| MR/OE<br>(Int Pulldown)    | Internal reset and output tristate control pin |  |  |  |  |
| PCLK_Sel<br>(Int Pulldown) | Select Pin to choose TCLK or PCLK              |  |  |  |  |

## **ABSOLUTE MAXIMUM RATINGS\***

| Symbol            | Parameter                 | Min  | Max                   | Unit |
|-------------------|---------------------------|------|-----------------------|------|
| VCC               | Supply Voltage            | -0.3 | 4.6                   | V    |
| V <sub>I</sub>    | Input Voltage             | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| I <sub>IN</sub>   | Input Current             | TBD  | TBD                   | mA   |
| T <sub>Stor</sub> | Storage Temperature Range | -40  | 125                   | °C   |

Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

# DC CHARACTERISTICS ( $T_A = 0^{\circ}$ to $70^{\circ}$ C, $V_{CC} = 3.3V \pm 5\%$ )

| Symbol           | Characteristic                       | Min                   | Тур | Max                   | Unit | Condition                         |
|------------------|--------------------------------------|-----------------------|-----|-----------------------|------|-----------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage (Except PECL_CLK) | 2.0                   |     | 3.60                  | V    |                                   |
| V <sub>IL</sub>  | Input LOW Voltage (Except PECL_CLK)  |                       |     | 0.8                   | V    |                                   |
| VPP              | Peak-to-Peak Input Voltage PECL_CLK  | 300                   |     | 1000                  | mV   |                                   |
| V <sub>CMR</sub> | Common Mode Range PECL_CLK           | V <sub>CC</sub> – 2.0 |     | V <sub>CC</sub> - 0.6 | V    | Note 1.                           |
| Voн              | Output HIGH Voltage                  | 2.5                   |     |                       | V    | I <sub>OH</sub> = -20mA (Note 2.) |
| V <sub>OL</sub>  | Output LOW Voltage                   |                       |     | 0.4                   | V    | I <sub>OL</sub> = 20mA (Note 2.)  |
| I <sub>IN</sub>  | Input Current                        |                       |     | ±120                  | μΑ   | Note 3.                           |
| C <sub>IN</sub>  | Input Capacitance                    |                       |     | 4                     | pF   |                                   |
| C <sub>pd</sub>  | Power Dissipation Capacitance        |                       | 25  |                       | pF   | Per Output                        |
| lcc              | Maximum Quiescent Supply Current     |                       | 70  | 85                    | mA   |                                   |

V<sub>CMR</sub> is the difference from the most positive side of the differential input signal. Normal operation is obtained when the "HIGH" input is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> specification.
 The MPC949 outputs can drive series or parallel terminated 50Ω (or 50Ω to V<sub>CC</sub>/2) transmission lines on the incident edge (see Applications

# AC CHARACTERISTICS (T<sub>A</sub> = $0^{\circ}$ to $70^{\circ}$ C, $V_{CC}$ = $3.3V \pm 5\%$ )

| Symbol                             | Characteri              | stic                          | Min                     | Тур        | Max         | Unit | Condition    |
|------------------------------------|-------------------------|-------------------------------|-------------------------|------------|-------------|------|--------------|
| F <sub>max</sub>                   | Maximum Input Frequency |                               | num Input Frequency 150 |            |             | MHz  | Note 4.      |
| <sup>t</sup> PLH                   | Propagation Delay       | PECL_CLK to Q<br>TTL_CLK to Q | 4.0<br>4.2              | 6.5<br>7.5 | 9.0<br>10.6 | ns   | Note 4.      |
| <sup>t</sup> PHL                   | Propagation Delay       | PECL_CLK to Q<br>TTL_CLK to Q | 3.8<br>4.0              | 6.2<br>7.2 | 8.6<br>10.5 | ns   | Note 4.      |
| tsk(o)                             | Output-to-Output Skew   |                               |                         | 300        | 350         | ps   | Note 4.      |
| t <sub>sk(pr)</sub>                | Part-to-Part Skew       | PECL_CLK to Q<br>TTL_CLK to Q |                         | 1.5<br>2.0 | 2.75<br>4.0 | ns   | Note 5.      |
| tPZL,tPZH                          | Output Enable Time      |                               |                         | 3          | 11          | ns   | Note 4.      |
| t <sub>PLZ</sub> ,t <sub>PHZ</sub> | Output Disable Time     |                               |                         | 3          | 11          | ns   | Note 4.      |
| t <sub>r</sub> , t <sub>f</sub>    | Output Rise/Fall Time   |                               | 0.10                    |            | 1.0         | ns   | 0.8V to 2.0V |

3 **MOTOROLA** 

<sup>3.</sup> Inputs have pull-up/pull-down resistors which affect input current.

Driving 50Ω transmission lines terminated to V<sub>CC</sub>/2.
 Part–to–part skew at a given temperature and voltage.

## **APPLICATIONS INFORMATION**

## **Driving Transmission Lines**

The MPC949 clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user, the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of less than  $10\Omega$  the drivers can drive either parallel or series terminated transmission lines. For more information on transmission lines the reader is referred to application note AN1091 in the Timing Solutions brochure (BR1333/D).

In most high performance clock networks point–to–point distribution of signals is the method of choice. In a point–to–point scheme either series terminated or parallel terminated transmission lines can be used. The parallel technique terminates the signal at the end of the line with a  $50\Omega$  resistance to VCC/2. This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC949 clock driver. For the series terminated case however there is no DC current draw, thus the outputs can drive multiple series terminated lines. Figure 3 illustrates an output driving a single series terminated line vs two series terminated lines in parallel. When taken to its extreme the fanout of the MPC949 clock driver is effectively doubled due to its capability to drive multiple lines.



Figure 3. Single versus Dual Transmission Lines

The waveform plots of Figure 4 show the simulation results of an output driving a single line vs two lines. In both cases the drive capability of the MPC949 output buffers is more than sufficient to drive  $50\Omega$  transmission lines on the incident edge. Note from the delay measurements in the simulations a delta of only 43ps exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output–to–output skew of the MPC949. The output waveform in Figure 4 shows a step in the waveform, this step is caused by the impedance mismatch seen looking into the driver. The parallel combination of the  $43\Omega$  series resistor plus the output impedance does not match the parallel combination of the

line impedances. The voltage wave launched down the two lines will equal:

$$VL = VS (Zo / Rs + Ro + Zo) = 3.0 (25/53.5) = 1.40V$$

At the load end the voltage will double, due to the near unity reflection coefficient, to 2.8V. It will then increment towards the quiescent 3.0V in steps separated by one round trip delay (in this case 4.0ns).



Figure 4. Single versus Dual Waveforms

Since this step is well above the threshold region it will not cause any false clock triggering, however designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines the situation in Figure 5 should be used. In this case the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance the line impedance is perfectly matched.



Figure 5. Optimized Dual Line Termination

SPICE level output buffer models are available for engineers who want to simulate their specific interconnect schemes. In addition IV characteristics are in the process of being generated to support the other board level simulators in general use.

# **OUTLINE DIMENSIONS**



# **MPC949**

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217. 303–675–2140 or 1–800–441–2447

Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://www.mot.com/sps/

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 81–3–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MPC949/D