### MC68302 ## Technical Summary ## **Integrated Multiprotocol Processor (IMP)** The IMP is a very large-scale integration (VLSI) device incorporating the main building blocks needed for the design of a wide variety of controllers. The device is especially suitable to applications in the communications industry. The IMP is the first device to offer the benefits of a closely coupled, industry-standard, MC68000/MC68008 microprocessor core and a flexible communications architecture. This multichannel communications device may be configured to support a number of popular industry interfaces, including those for the Integrated Services Digital Network (ISDN) basic rate and terminal adaptor applications. Through a combination of architectural and programmable features, concurrent operation of different protocols is easily achieved using the IMP. Data concentrators, line cards, bridges, and gateways are examples of suitable applications for this versatile device. The IMP is a high-density complementary metal-oxide semiconductor (HCMOS) device consisting of an MC68000/MC68008 microprocessor core, a system integration block (SIB), and a communications processor (CP). The MC68302 block diagram is shown in Figure 1. This document contains information on a new product. Specifications and information herein are subject to change without notice. Figure 1. Block Diagram #### The features of the IMP are as follows: MC68000/MC68008 Microprocessor Core Supporting a 16- or 8-Bit M68000 Family #### • SIB including: Independent Direct Memory Access (IDMA) Controller Interrupt Controller with Two Modes of Operation Parallel Input/Output (I/O) Ports, Some with Interrupt Capability On-Chip 1152 Bytes of Dual-Port Random-Access Memory (RAM) Three Timers, Including a Watchdog Timer Four Programmable Chip-Select Lines with Wait-State Logic Programmable Address Mapping of Dual-Port RAM and IMP Registers On-Chip Clock Generator with an Output Clock Signal System Control System Control Register Bus Arbitration Logic with Low Interrupt Latency Support Hardware Watchdog for Monitoring Bus Activity Low Power (Standby) Modes Disable CPU Logic (M68000) Freeze Control for Debugging Selected On-Chip Peripherals DRAM Refresh Controller ## CP including: Main Controller (RISC Processor) Three Full-Duplex Serial Communication Controllers (SCCs) Six Serial Direct Memory Access (SDMA) Channels Dedicated to the Three SCCs Flexible Physical Interface Accessible by SCCs for Interchip Digital Link (IDL), General Circuit Interface (GCl, see note), Pulse Code Modulation (PCM), and Nonmultiplexed Serial Interface (NMSI) Operation Serial Communication Port (SCP) for Synchronous Communication Serial Management Controllers (SMCs) for IDL and GCI Channels #### NOTE GCI is sometimes referred to as IOM2. #### **GENERAL DESCRIPTION** The MC68302 uses a microprocessor architecture which has peripheral devices connected to the system bus through a dual-port memory. Various parameters, counters, and all memory buffer descriptor tables reside in the dual-port RAM. The receive and transmit data buffers may be located in this on-chip RAM or in the off-chip system RAM (see Figure 2). Six DMA channels are dedicated to the six serial ports (receive and transmit for each of the three SCC channels). If an SCC channel's data is programmed to be located in the external RAM, the CP main controller (RISC processor) will program the corresponding DMA channel to perform the required accesses. If the data resides in the on-chip dual-port RAM, then the CP main controller accesses the RAM with one clock cycle access and no arbitration delays. Figure 2. Buffer Memory Structure The buffer memory structure of the MC68302 can be configured by software to closely match I/O channel requirements. The interrupt structure is also programmable to relieve the on-chip MC68000/MC68008 core from bit manipulation functions for peripherals, allowing the processor to perform application software or protocol processing. In some cases, the interface to equipment or proprietary networks may require the use of standard control and data signals. For these signals, the MC68302 can be programmed to use the NMSI mode. This mode is available for one, two, or all three SCC ports; remaining ports may then use one of the multiplexed interface modes: IDL, GCI, or PCM. #### MC68000/MC68008 CORE OVERVIEW The MC68302 allows operation either in the full MC68000 mode with a 16-bit data bus or in the MC68008 mode with an 8-bit data bus. Refer to FR68K/D, *M68000 Family Reference*, and to M68000UM/AD, *M68000 8-/16-/32-Bit Microprocessors User's Manual*, for information on the MC68000 and MC68008 microprocessors. ## **SYSTEM INTEGRATION BLOCK (SIB)** The MC68302 has an SIB which simplifies the task of hardware and software design. The IDMA controller eliminates the need for an external DMA controller on the system board. In addition, there is an interrupt controller that can be used in a dedicated mode to generate interrupt acknowledge signals without external logic. Similarly, the chip-select signals and wait-state logic eliminate the need to generate these signals externally. The SIB includes the IDMA controller, interrupt controller, parallel I/O ports, dual-port RAM, three timers, chip-select logic, clock generator, and system control. #### **IDMA Controller** The MC68302 has one IDMA channel and six serial DMA channels which operate concurrently with other CPU operations. The IDMA can operate in different modes of data transfer as programmed by the user. The six serial DMA channels for the three full-duplex SCC channels are transparent to the user, implementing bus-cycle-stealing data transfers controlled by the MC68302's internal RISC controller. These six channels have priority over the separate IDMA channel. The IDMA controller can transfer data between any combination of memory and I/O devices. In addition, data may be transferred in either byte or word quantities, and the source and destination addresses may be either odd or even. Every IDMA cycle requires between two and four bus cycles, depending on the address boundary and transfer size. If both the source and destination addresses are even, the IDMA fetches one word of data and then immediately deposits it. If either the source or destination block begins on an odd boundary, the transfer takes more bus cycles. The IDMA features are as follows: - Memory-Memory, Memory-Peripheral, or Peripheral-Memory Data Transfers - Operation with Data Blocks Located at Even or Odd Addresses - Packing and Unpacking of Operands - Fast Transfer Rates: Up to 4 MBps at 16 MHz with No Wait States - Full Support of All Bus Exceptions: Halt, Bus Error, and Retry - Flexible Request Generation - Two Address Pointer Registers and One Counter Register - Three I/O Lines for Externally Requested Data Transfers - Asynchronous Bus Structure with 24-Bit Address and 8-/16-Bit Data Bus #### **Interrupt Controller** The interrupt controller, which manages the priority of internal and external interrupt requests, generates a vector number during the CPU interrupt acknowledge cycle. Nested interrupts are fully supported. The interrupt controller receives requests from internal sources (INRQ interrupts) such as the timers, the IDMA, the serial controllers, and the parallel I/O pins (port B). The interrupt controller allows the masking of each INRQ interrupt source. When multiple events within a peripheral can cause the interrupt, each of these events is also maskable. The interrupt controller also receives external (EXRQ) requests. EXRQ interrupts are received by the IMP according to the operational mode selected. In the normal operational mode, EXRQ interrupts are encoded onto the IPL lines. In the dedicated operational mode, EXRQ interrupts are presented directly as IRQ7, IRQ6, and IRQ1. The interrupt controller block diagram is shown in Figure 3. The interrupt controller features are as follows: - Two Operational Modes: Normal and Dedicated - Eighteen Priority-Organized Interrupt Sources (Internal and External) - Fully Nested Interrupt Environment - Unique Vector Number for Each Internal/External Source - Three Selectable Interrupt Request/Interrupt Acknowledge Pairs Figure 3. Interrupt Controller Block Diagram #### Parallel I/O Ports Port A and port B are two general-purpose I/O ports. Each pin in the 16-bit port A may be configured as a general-purpose I/O pin or as a dedicated peripheral interface pin. Port B has 12 pins. Eight pins may be configured as general-purpose pins or as dedicated peripheral interface pins, and four are general-purpose pins, each with interrupt capability. #### **Dual-Port RAM** The IMP has 1152 bytes of RAM configured as a dual-port memory. The RAM can be accessed by the internal RISC controller or one of three bus masters: the M68000 core, an external bus master, or the IDMA. All internal bus masters synchronously access the RAM with no wait states. External bus masters can access the RAM and registers synchronously or asynchronously. The RAM is divided into two parts. There are 576 bytes used as a parameter RAM, which includes pointers, counters, and registers for the serial ports. The other 576 bytes may be used for system RAM, which may include data buffers, or may be used for other purposes such as a no-wait-state cache. #### **TIMERS** There are three timer units. Two units are identical, general-purpose timers; the third unit can be used to implement a watchdog timer function. The two general-purpose timers are implemented with a timer mode register (TMR), a timer capture register (TCR), a timer counter (TCN), a timer reference register (TRR), and a timer event register (TER). The TMR contains the prescaler value programmed by the user. The watchdog timer, which has a TRR and TCN, uses a fixed prescaler value. The timer features are as follows: Two General-Purpose Timer Units: Maximum Period of 16 Seconds (at 16.67 MHz) 60-Nanosecond Resolution (at 16.67 MHz) Programmable Sources for the Clock Input Input Capture Capability Output Compare with Programmable Mode for the Output Pin Free Run and Restart Modes One Watchdog Timer with a 16-Bit Counter and a Reference Register Maximum Period of 16 Seconds (at 16.67 MHz) 0.5-Millisecond Resolution (at 16 MHz) Output Signal (WDOG) Interrupt Capability #### **EXTERNAL CHIP-SELECT SIGNALS AND WAIT-STATE LOGIC** The MC68302 has a set of four programmable chip-select signals. Each chip select has an identical structure. For each memory area, an internally generated cycle-termination signal (DTACK) may be defined with up to six wait states to avoid using board space for cycle-termination logic. The four signals may each support four different classes of memory, such as high-speed static RAM, slower dynamic RAM, EPROM, and nonvolatile RAM. The chip-select and wait-state generation logic is active for all potential bus masters. #### **CLOCK GENERATOR** The MC68302 has an on-chip clock generator which supplies internal and external high-speed clocks (up to 16.67 MHz). The clock circuitry uses three dedicated pins: EXTAL, XTAL, and CLKO. #### SYSTEM CONTROL The IMP system control consists of a system control register (SCR) containing bits for the following system control functions: - System Status and Control Logic - Bus Arbitration Logic with Low Interrupt Latency - Hardware Watchdog - Low Power (Standby) Modes - Disable CPU Logic (M68000) - Freeze Control for Debugging On-Chip Peripherals - AS Control during Read-Modify-Write Cycles #### **System Control Register** The SCR is a 32-bit register that consists of system status and control bits, a bus arbiter control bit, hardware watchdog control bits, low power control bits, and freeze select bits. The eight most significant bits of the SCR report events recognized by the system control logic and set the corresponding bit in the SCR. The low power modes are used, when no processing is required from the MC68000/MC68008 core, to reduce the system power consumption to its minimum value. The low power modes may be exited by an interrupt from an on-chip peripheral. #### Disable CPU Logic (M68000) This control allows an external processor direct connection to the bus and to the IMP's peripherals while the on-chip M68000 core is disabled. Entered during a system reset (RESET and HALT asserted together), this mode configures the IMP on-chip peripherals for use with other MC68302 units or other processors and is an effective configuration for systems needing more than three SCCs. #### **Freeze Control** This control is used to freeze the activity of selected peripherals and to debug systems. The IMP freezes its activity with no new interrupt requests, no memory accesses (internal or external), and no access of the serial channels. The IDMA controller completes any bus cycle in progress and releases bus ownership. No further bus cycles will be started as long as FRZ remains asserted. #### DRAM REFRESH CONTROLLER The CP main (RISC) controller can optionally handle the dynamic RAM (DRAM) refresh task without any intervention from the M68000 core. The refresh request can be generated from an MC68302 timer, baud rate generator, or externally. The DRAM refresh controller performs a standard M68000-type read cycle at programmable address sequences, with user-provided RAS and CAS generation. #### COMMUNICATIONS PROCESSOR The CP in the MC68302 includes the main controller, six serial DMA channels, three SCCs, an SCP, and two SMCs. Host software configures each communications channel, as required by the application, to include parameters, baud rates, physical channel interfaces desired, and interrupting conditions. Buffer structures are set up for receive and transmit channels. Up to eight frames may be received or transmitted without host software involvement. Selection of the interrupt interface is also set by register bits in the register space of the device. Data is transmitted and received using the appropriate buffer descriptors and buffer data space for a given channel. The CP operates in a modified polling mode on each channel and buffer descriptor to identify buffers awaiting transmission and channels requiring servicing. The user sets a bit in the buffer descriptor of a transmit frame; when the CP polls and detects this bit, it will begin transmission. Generally, no other action is required to accomplish transmission. #### Main Controller The main controller is a microcoded RISC processor that services all the serial channels. The main controller transfers data between the serial channels and internal/external RAM, executes host commands, and generates interrupts to the interrupt controller. Data is transferred from the serial channel to the dual-port RAM or to the external memory through the peripheral bus. If data is transferred between the SCC channels and external memory, the main controller uses up to six serial DMA channels for the transfer. The main controller also controls all character and address comparison and cyclic redundancy check (CRC) generation and checking. The execution unit includes the arithmetic logic unit (ALU), which performs arithmetic and logic operations on the registers. #### **Serial Communication Controllers** The MC68302 has three independent SCCs. Each SCC can be configured to implement different protocols — for example, to perform a gateway function or to interface to an ISDN basic rate channel. To simplify programming, each protocol implementation uses identical data structures. Five protocols are supported: high-level data link control (HDLC), binary synchronous communication (BISYNC), synchronous/asynchronous digital data communications message protocol (DDCMP), V.110, universal asynchronous receiver transmitter (UART), and a fully transparent mode. To aid system diagnostics, each SCC may be configured to operate in either an echo or loopback mode. In echo mode, the IMP retransmits any signals received; in loopback mode, the IMP locally receives signals originating from itself. The clock pins (RCLK, TCLK) for each SCC can be programmed for either an external or internal source, with user-programmable baud rates available for each SCC channel. Each SCC also supports the standard modem control signals: request to send (RTS), clear to send (CTS), and carrier detect (CD). Other modem signals may be provided through the parallel I/O pins. #### The SCC features are as follows: - Programmable Baud Rate Generator Driven by the Internal or External Clock - Data May Be Clocked by the Programmable Baud Rate Generator or Directly by an External Clock - Provides Modem Signals RTS, CTS, and CD - Full-Duplex Operation - Automatic Echo Mode - Local Loopback Mode - Baud Rate Generator Outputs Available Externally #### The SCC HDLC mode key features are as follows: - Flexible Data Buffers with Multiple Buffers per Frame Allowed - Separate Interrupts for Frames and Buffers (Receive and Transmit) - Four Address Comparison Registers with Mask - Maintenance of Five 16-Bit Error Counters - Flag/Abort/Idle Generation/Detection - Zero Insertion/Deletion - NRZ/NRZI Data Encoding - 16-Bit or 32-Bit CRC-CCITT Generation/Checking - Detection of Non-Octet Aligned Frames - Detection of Frames That Are Too Long - Programmable 0-15 FLAGS between Successive Frames - Automatic Retransmission in Case of Collision #### The SCC BISYNC mode key features are as follows: - Flexible Data Buffers - Eight Control Character Recognition Registers - Automatic SYNC1 and SYNC2 Detection - SYNC/DLE Stripping and Insertion - CRC-16 and LRC Generation/Checking - Parity (VRC) Generation/Checking - Supports BISYNC Transparent Operation (Use of DLE Characters) - Supports Promiscuous (Totally Transparent) Reception and Transmission - Maintains Parity Error Counter - External SYNC Support - Reverse Data Mode #### The SCC DDCMP mode key features are as follows: - Synchronous or Asynchronous DDCMP Links Supported - Flexible Data Buffers - Four Address Comparison Registers with Mask - Automatic Frame Synchronization - Automatic Message Synchronization by Searching for SOH, ENQ, or DLE - CRC-16 Generation/Checking - NRZ/NRZI Data Encoding - Maintenance of Four 16-Bit Error Counters #### The SCC V.110 mode key features are as follows: - Provides Synchronization and Reception of 80-Bit Frames - Automatic Detection of Framing Errors - Allows Transmission of the 80-Bit Frame The SCC UART mode key features are as follows: - Flexible Message-Oriented Data Buffers - Multidrop Operation - Receiver Wakeup on Idle Line or Address Mode - Eight Control Character Comparison Registers - Two Address Comparison Registers - Four 16-Bit Error Counters - Programmable Data Length (7–8 Bits) - Programmable 1 or 2 Stop Bits with Fractional Stop Bits - Even/Odd/Force/No Parity Generation - Even/Odd/No Parity Check - Frame Error, Noise Error, Break, and Idle Detection - Transmits Idle and Break Sequences - Freeze Transmission Option - Maintenance of Four 16-Bit Error Counters - Provides Asynchronous Link over which DDCMP May Be Used - Flow Control Character Transmission Supported #### Serial Communication Port The SCP is a full-duplex, synchronous, character-oriented channel which provides a three-wire interface (TXD, RXD, and clock). The SCP consists of independent transmitter and receiver sections and a common SCP clock generator. The transmitter and receiver section use the same clock, which is derived from the main clock by an on-chip baud rate generator. The MC68302 is an SCP master, generating both the enable and the clock signals. The enable signals may be generated by the general-purpose I/O pins. The SCP allows the MC68302 to communicate with a variety of serial devices for the exchange of status and control information using a subset of the Motorola serial peripheral interface (SPI). Such devices may include industry-standard CODECs (e.g., Motorola MC145474 S/T transceiver) and other microcontrollers and peripherals. The SCP can be configured to operate in a local loopback mode, which is useful for diagnostic functions. The receiver and the transmitter operate normally in these modes. The SCP features are as follows: - Three-Wire Interface (SPTXD, SPRXD, and SPCLK) - Full-Duplex Operation - Clock Rate up to 4.96 MHz - Programmable Baud Rate Generator - Local Loopback Capability for Testing Purposes ### **Serial Management Controllers** The SMCs are two synchronous, full-duplex ports that may be configured to operate in either IDL or GCI mode to handle the maintenance and control portions of these interfaces. The SMC ports are not used in PCM or NMSI modes. The SMC features are as follows: - Two Modes of Operation IDL and GCI - Local Loopback Capability for Testing Purposes - Full-Duplex Operation - SMC1 in GCI Mode Detects Collisions on the D Channel #### Serial Channels Physical Interface The serial channels physical interface connects the physical layer serial lines and the serial controllers (three SCCs and two SMCs). The interface implements both the routing and the time-division multiplexing for the full ISDN bandwidth. It supports four buses: IDL, GCI, PCM, and NMSI (a nonmultiplexed modem interface). The multiplexed modes (IDL, GCI, and PCM) also allow multiple channels (e.g., ISDN B channels) or user-defined subchannels to be assigned to a given SCC. The serial interface also supports two testing modes: echo and loopback. For the IDL and GCI buses, support of management functions in the frame structure is provided by the SCP or SMCs, respectively. Refer to Figure 4 for the serial channels physical interface block diagram. Figure 4. Serial Channels Physical Interface Block Diagram #### **SIGNAL DESCRIPTIONS** The input and output signals of the MC68302 are organized into functional groups as shown in Table 1 and Figure 5. Refer to MC68302 UM/AD, MC68302 Integrated Multiprotocol Processor User's Manual, for detailed information on the MC68302 signals. **Table 1. Signal Definitions** | Functional Group | Signals | Num. | |-------------------|---------------------------------------------------------------------------------------------------------|------| | Clocks | XTAL, EXTAL, CLKO | 3 | | System Control | RESET, HALT, BERR, BUSW, DISCPU | 5 | | Address Bus | A23-A1 | 23 | | Data Bus | D15-D0 | 16 | | Bus Control | AS, R/W, UDS/A0, LDS/DS, DTACK | 5 | | Bus Control | RMC, IAC, BCLR | 3 | | Bus Arbitration | BR, BG, BGACK | 3 | | Interrupt Control | IPL2-IPL0, FC2-FC0, AVEC | 7 | | NMSI1/ISDN I/F | RXD, TXD, RCLK, TCLK, CD, CTS, RTS, BRG1 | 8 | | NMSI2/PIO | RXD, TXD, RCLK, TCLK, $\overline{\text{CD}}$ , $\overline{\text{CTS}}$ , $\overline{\text{RTS}}$ , SDS2 | 8 | | NMSI3/SCP/PIO | RXD, TXD, RCLK, TCLK, $\overline{\text{CD}}$ , $\overline{\text{CTS}}$ , $\overline{\text{RTS}}$ , PA12 | 8 | | IDMA/PAIO | DREQ, DACK, DONE | 3 | | IACK/PBIO | IACK7, IACK6, IACK1 | 3 | | Timer/PBIO | TIN2, TIN1, TOUT2, TOUT1, WDOG | 5 | | PBIO | PB11-PB8 | 4 | | Chip Select | CS3-CS0 | 4 | | Testing | FRZ (2 Spare) | 3 | | $v_{DD}$ | | 8 | | GND | | 13 | #### **Power Pins** There are eight power pins (VDD). #### **Ground Pins** There are thirteen ground pins (GND). Figure 5. Functional Signal Groups ## **ELECTRICAL SPECIFICATIONS** The AC specifications presented consist of output delays, input setup and hold times, and signal skew times. All signals are specified relative to an appropriate edge of the clock (CLKO pin) and possibly to one or more other signals. #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------------------------------|------------------|--------------------|------| | Supply Voltage | V <sub>DD</sub> | -0.3 to $+7.0$ | ٧ | | Input Voltage | Vin | -0.3 to +7.0 | ٧ | | Operating Temperature Range<br>MC68302<br>MC683021 | ТА | 0 to 70<br>0 to 85 | °C | | Storage Temperature Range | T <sub>sta</sub> | -55 to +150 | °C | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or VDD). #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Unit | |-----------------------------|--------|-------|------| | Thermal Resistance for PGA | θЈΑ | 33 | °C/W | | Thermal Resistance for CQFP | θЈА | 46 | °C/W | $$\begin{array}{ll} T_J \ = \ T_A + (P_D \bullet \theta_{JA}) \\ P_D \ = \ (V_{DD} \bullet I_{DD}) + P_{I/O} \end{array}$$ where: P<sub>I/O</sub> is the power dissipation on pins. For $T_A = 70^{\circ}\text{C}$ and $P_D = 0.5 \text{ W}$ (at 12.5 MHz, $T_J = 88^{\circ}\text{C}$ #### **POWER CONSIDERATIONS** The average chip-junction temperature, TJ, in °C can be obtained from: $$TJ = TA + (PD \cdot \theta JA) \tag{1}$$ where: TA = Ambient Temperature, °C θJA = Package Thermal Resistance, Junction-to-Ambient, °C/W PD = PINT + PI/O PINT = IDD × VDD, Watts — Chip Internal Power PI/O = Power Dissipation on Input and Output Pins — User Determined For most applications PI/O<0.3•PINT and can be neglected. If PI/O is neglected, an approximate relationship between PD and TJ is: $$P_D = K \div (T_J + 273^{\circ}C)$$ (2) Solving equations (1) and (2) for K gives: $$K = PD \cdot (TA + 273^{\circ}C) + \theta JA \cdot PD^{2}$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring PD (at equilibrium) for a known TA. Using this value of K, the values of PD and TJ can be obtained by solving equations (1) and (2) iteratively for any value of TA. #### **POWER DISSIPATION** | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------|--------|-----|-----|------| | Power Dissipation (Typical at 16.67 MHz) (See Note 1) | PD | 53 | 64 | mA | | Power Dissipation (Typical at 8 MHz) (See Note 1) | PD | 26 | 31 | mA | | Low Power Mode Dissipation (Typical at 16.67 MHz) (See Note 3) | LPD | _ | 36 | mA | | Lowest Power Mode Dissipation (Typical at 16.67 MHz) (See Note 4) | LPD | _ | 32 | mA | | Lowest Power Mode Dissipation (Typical at 50 kHz) (See Note 2) | LPD | _ | 1 | mA | - The values shown are typical. The typical value varies as shown, based on how many IMP on-chip peripherals are enabled and the rate at which they are clocked. - 2. The stated frequency must be externally applied to EXTAL only after the IMP has been placed in the lowest power mode with LPREC=1. The M68000 core is not specified to operate at this frequency, but the rest of the IMP is. In this configuration, the user does not divide the clock internally using the LPCD4-LPCD0 bits in the system control register. - 3. LPREC = 0. Divider = 2. - 4. LPREC = 1. Divider = 1024. ## DC ELECTRICAL CHARACTERISTICS | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------|------------------|----------------| | Input High Voltage (Except EXTAL) | VIH | 2.0 | $v_{DD}$ | ٧ | | Input Low Voltage (Except EXTAL) | VIL | V <sub>SS</sub> - 0.3 | 8.0 | V | | Input High Voltage (EXTAL) | V <sub>CIH</sub> | 4.0 | ٧ <sub>DD</sub> | V | | Input Low Voltage (EXTAL) | VCIL | V <sub>SS</sub> - 0.3 | 0.6 | V | | Input Leakage Current | JIN | _ | 20 | μΑ | | Input Capacitance All Pins | CIN | | 15 | pF | | Three-State Leakage Current (2.4/0.5 V) | ITSI | | 20 | μΑ | | Open Drain Leakage Current (2.4 V) | lop | _ | 20 | μΑ | | Output High Voltage (I <sub>OH</sub> = 400 μA) | Voн | V <sub>DD</sub> – 1.0 | _ | ٧ | | Output Low Voltage (IOL = 3.2 mA) A1-A23, PB0-PB11, FC0-FC3, \(\overline{CS0} - \overline{CS3}\) IAC, \(\overline{AVEC}\), \(\overline{BG}\), RCLK1, RCLK2, RCLK3, TCLK1, TCLK2, TCLK3, \(\overline{RTS1}\), \(\overline{RTS2}\), \(\overline{RTS2}\), \(\overline{RTS2}\), \(\overline{CD3}\) \(\overline{DREQ}\) | VOŁ | _ | 0.5 | V | | (I <sub>OL</sub> =5.3 mA) AS, UDS, LDS, R/W, BERR,<br>BGACK, BCLR, DTACK, DACK, RMC,<br>RMC, D0-D15, RESET | | - | 0.5 | | | (I <sub>OL</sub> = 7.0 mA) TXD1, TXD2, TXD3 | | _ | 0.5 | | | ( $I_{OL}$ = 8.9 mA) $\overline{BR}$ , $\overline{DONE}$ , $\overline{HALT}$ , ( $\overline{BR}$ as output) ( $I_{OL}$ = 3.2 mA) CLKO | | <del></del> | 0.5<br>0.4 | | | Output Drive CLKO Output Drive ISDN I/F (GCI Mode) Output Drive All Other Pins | O <sub>CLK</sub><br>O <sub>GCI</sub><br>O <sub>ALL</sub> | | 50<br>150<br>130 | pF<br>pF<br>pF | ## DC ELECTRICAL CHARACTERISTICS — NMSI1 IN IDL MODE | Characteristic | Symbol | Min | Nom | Max | Unit | Condition | |---------------------------|------------------|-----------------------|-------------|-----------------------|------|--------------------------| | Power | V <sub>DD</sub> | 4.5 | 5.0 | 5.5 | ٧ | | | Common | V <sub>SS</sub> | 0 | 0 | 0 | V | | | Temperature | Т | 0 | 25 | 70 | °C | Operating<br>Range | | li li | nput Pin Charact | eristics: L1CLK | , L1SY1, L1 | RXD, L1GR | • | | | Input Low Level Voltage | VIL | - 10% | | + 20% | ٧ | (% of V <sub>DD</sub> ) | | Input High Level Voltage | V <sub>IH</sub> | V <sub>DD</sub> – 20% | | V <sub>DD</sub> + 10% | ٧ | | | Input Low Level Current | ін | _ | | ± 10 | μА | $V_{in} = V_{SS}$ | | Input High Level Current | Iн | _ | | ± 10 | μА | $V_{in} = V_{DD}$ | | | Output Pin Chara | cteristics: L1T) | (D, SDS1- | SDS2, L1RQ | | | | Output Low Level Voltage | VOL | 0 | | 0.50 | ٧ | I <sub>OL</sub> = 2.0 mA | | Output High Level Voltage | ∨он | V <sub>DD</sub> - 0.5 | - | V <sub>DD</sub> | V | I <sub>OH</sub> = 2.0 mA | ## AC ELECTRICAL SPECIFICATIONS — CLOCK TIMING (see Figure 6) | Num. | Characteristic | Combal | 16.67 MHz | | | |------|-----------------------------------------|-----------------------------------|-----------|-------|------| | | Cilaracteristic | Symbol | Min | Max | Unit | | | Frequency of Operation | f | 8 | 16.67 | MHz | | 1 | Clock Period (EXTAL) | tcyc | 60 | 125 | ns | | 2, 3 | Clock Pulse Width (EXTAL) | tCL, tCH | 25 | 62.5 | ns | | 4, 5 | Clock Rise and Fall Times (EXTAL) | t <sub>Cr</sub> , t <sub>Cf</sub> | _ | 5 | ns | | 5a | EXTAL to CLKO Delay (See Notes 1 and 2) | tCD | 2 | 11 | ns | - 1. CLKO loading is 50 pF max. - CLKO skew from the rising and falling edges of EXTAL will not differ from each other by more than 1 ns, if the EXTAL rise time equals the EXTAL fall time. Figure 6. Clock Timing Diagram ## AC ELECTRICAL SPECIFICATIONS — IMP BUS MASTER CYCLES (see Figures 7, 8, and 9) | | | | 16.67 | MHz | | |------|----------------------------------------------------------------------------------------------------------------------|----------------------|-------|-----|---------| | Num. | Characteristic | Symbol | Min | Max | Unit | | 6 | Clock High to FC, Address Valid | <sup>t</sup> CHFCADV | _ | 45 | ns | | 7 | Clock High to Address, Data Bus High Impedance (Maximum) | <sup>t</sup> CHADZ | _ | 50 | ns | | 8 | Clock High to Address, FC Invalid (Minimum) | <sup>†</sup> CHAFI | 0 | | ns | | 9 | Clock High to AS, DS Asserted (see Note 1) | tCHSL | 3 | 30 | ns | | 11 | Address, FC Valid to $\overline{AS}$ , $\overline{DS}$ Asserted (Read) $\overline{AS}$ Asserted (Write) (see Note 2) | <sup>t</sup> AFCVSL | 15 | _ | ns | | 12 | Clock Low to AS, DS Negated (see Note 1) | <sup>t</sup> CLSH | _ | 30 | ns | | 13 | AS, DS Negated to Address, FC Invalid (see Note 2) | <sup>†</sup> SHAFI | 15 | | ns | | 14 | AS (and DS Read) Width Asserted (see Note 2) | tSL | 120 | _ | ns | | 14A | DS Width Asserted, Write (see Note 2) | <sup>t</sup> DSL | 60 | | ns | | 15 | AS, DS Width Negated (see Note 2) | <sup>t</sup> SH | 60 | _ | ns | | 16 | Clock High to Control Bus High Impedance | †CHCZ | | 50 | ns | | 17 | AS, DS Negated to R/W Invalid (see Note 2) | <sup>t</sup> SHRH | 15 | _ | ns | | 18 | Clock High to R/W High (see Note 1) | <sup>t</sup> CHRH | _ | 30 | ns | | 20 | Clock High to R/W Low (see Note 1) | <sup>†</sup> CHRL | _ | 30 | ns | | 20A | AS Asserted to R/W Low (Write) (see Notes 2 and 6) | †ASRV | | 10 | ns | | 21 | Address FC Valid to R/W Low (Write) (see Note 2) | †AFCVRL | 15 | _ | ns | | 22 | R W Low to DS Asserted (Write) (see Note 2) | tRLSL | 30 | _ | ns | | 23 | Clock Low to Data-Out Valid | <sup>†</sup> CLDO | _ | 30 | пѕ | | 25 | AS, DS, Negated to Data-Out Invalid (Write) (see Note 2) | <sup>t</sup> SHDOI | 15 | _ | ns | | 26 | Data-Out Valid to DS Asserted (Write) (see Note 2) | †DOSL | 15 | | ns | | 27 | Data-In Valid to Clock Low (Setup Time on Read) (see Note 5) | †DICL | 7 | _ | ns | | 28 | AS, DS Negated to DTACK Negated (Asynchronous Hold) (see Note 2) | <sup>t</sup> SHDAH | 0 | 110 | ns | | 29 | AS, DS Negated to Data-In Invalid (Hold Time on Read) | <sup>t</sup> SHDII | 0 | _ | ns | | 30 | AS, DS Negated to BERR Negated | <sup>†</sup> SHBEH | 0 | _ | ns | | 31 | DTACK Asserted to Data-In Valid (Setup Time) (see Notes 2 and 5) | <sup>t</sup> DALDI | | 50 | ns | | 32 | HALT and RESET Input Transition Time | tRHr, tRHf | _ | 150 | ns | | 33 | Clock High to BG Asserted | <sup>†</sup> CHGL | _ | 30 | ns | | 34 | Clock High to BG Negated | <sup>t</sup> CHGH | — | 30 | ns | | 35 | BR Asserted to BG Asserted | †BRLGL | 2.5 | 4.5 | clks | | 36 | BR Negated to BG Negated (see Note 7) | <sup>t</sup> BRHGH | 1.5 | 2.5 | clks | | 37 | BGACK Asserted to BG Negated | <sup>t</sup> GALGH | 2.5 | 4.5 | ciks | | 37A | BGACK Asserted to BR Negated (see Note 8) | <sup>†</sup> GALBRH | 10 | 1.5 | ns/clks | | 38 | BG Asserted to Control, Address, Data Bus High Impedance (AS Negated) | <sup>t</sup> GLZ | _ | 50 | ns | | 39 | BG Width Negated | <sup>t</sup> GH | 1.5 | | clks | | 44 | AS, DS Negated to AVEC Negated | <sup>t</sup> SHVPH | 0 | 50 | ns | | 46 | BGACK Width Low | <sup>t</sup> GAL | 1.5 | | clks | | 47 | Asynchronous Input Setup Time (see Note 5) | †ASI | 10 | _ | ns | -Continued #### AC ELECTRICAL SPECIFICATIONS — IMP BUS MASTER CYCLES (Continued) (see Figures 7, 8, and 9) | Al | Characteristic | | 16.67 MHz | | | |------|---------------------------------------------------------|--------------------|-----------|-----|------| | Num. | | Symbol | Min | Max | Unit | | 48 | BERR Asserted to DTACK Asserted (see Notes 2 and 3) | †BELDAL | 10 | _ | ns | | 53 | Data-Out Hold from Clock High | †CHDOI | 0 | _ | ns | | 55 | R/W Asserted to Data Bus Impedance Change | t <sub>RLDBD</sub> | 0 | | ns | | 56 | HALT/RESET Pulse Width (see Note 4) | thrpw | 10 | _ | ciks | | 57 | BGACK Negated to AS, DS, R/W Driven | <sup>‡</sup> GASD | 1.5 | _ | clks | | 57A | BGACK Negated to FC | tGAFD | 1 | _ | clks | | 58 | BR Negated to AS, DS, R/W Driven (see Note 7) | <sup>t</sup> RHSD | 1.5 | | clks | | 58A | BR Negated to FC (see Note 7) | tRHFD | 1 | | clks | | 60 | Clock High to BCLR Asserted | <sup>t</sup> CHBCL | _ | 30 | ns | | 61 | Clock High to BCLR Negated (See Note 10) | tCHBCH | _ | 30 | ns | | 62 | Clock Low (S0 Falling Edge during read) to RMC Asserted | tCLRML | _ | 30 | ns | | 63 | Clock High (S7 Rising Edge during write) to RMC Negated | tCHRMH | _ | 30 | ns | | 64 | RMC Negated to BG Asserted (see Note 9) | †RMHGL | | 30 | ns | - 1. For loading capacitance of less than or equal to 50 picofarads, subtract 4 nanoseconds from the value given in the maximum columns. - 2. Actual value depends on clock period. - 3. If #47 is satisfied for both DTACK and BERR, #48 may be ignored. In the absence of DTACK, BERR is a synchronous input using the asynchronous input setup time (#47). - 4. For powerup, the MC68302 must be held in the reset state for 100 milliseconds to allow stabilization of on-chip circuit. After the system is powered up #56 refers to the minimum pulse width required to reset the processor. - If the asynchronous input setup (#47) requirement is satisfied for DTACK, the DTACK asserted to data setup time (#31) requirement can be ignored. The data must only satisfy the data-in to clock low setup time (#27) for the following clock cycle. - 6. When $\overline{\text{AS}}$ and $R/\overline{W}$ are equally loaded (±20%), subtract 5 nanoseconds from the values given in these columns. - 7. The MC68302 will negate BG and begin driving the bus if external arbitration logic negates BR before asserting BGACK. - 8. The minimum value must be met to guarantee proper operation. If the maximum value is exceeded, BG may be reasserted. - 9. This specification is valid only when the RMCST bit is set in the SCR register. - 10. Occurs on S0 of SDMA read/write access when the SDMA becomes bus master. - Setup time for the asynchronous inputs IPL2-IPL0 guarantees their recognition at the next falling edge of the clock. - 2. $\overline{\mbox{BR}}$ need fall at this time only to ensure being recognized at the end of the bus cycle. - 3. Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall is linear between 0.8 V and 2.0 V. Figure 7. Read Cycle Timing Diagram - 1. Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall is linear between 0.8 V and 2.0 V. - Because of loading variations, R/W may be valid after AS even though both are initiated by the rising edge of S2 (specification #20A). Figure 8. Write Cycle Timing Diagram NOTE: Setup time to the clock (#47) for the asynchronous inputs BERR, BGACK, BR, DTACK, and IPL2-IPL0 guarantees their recognition at the next falling edge of the clock. Figure 9. Bus Arbitration Timing Diagram #### **AC ELECTRICAL SPECIFICATIONS — DMA** (see Figure 10) | | Chanadaniadia | | 16.67 MHz | | | |------|-----------------------------------------------------------------------|----------------------|-----------|-------------|-----------| | Num. | Characteristic | Symbol | Min | Max | Unit | | 80 | DREQ Asynchronous Setup Time (see Note 1) | tREQASI | 15 | _ | ns | | 81 | DREQ Width Low (see Note 2) | †REQL | 2 | _ | clk | | 82 | DREQ Low to BR Low (see Notes 3 and 4) | <sup>t</sup> REQLBRL | 1 | 2 | clk | | 83 | Clock High to BR Low (see Notes 3 and 4) | tCHBRL | 1 | 30 | ns | | 84 | Clock High to BR High Impedance (see Notes 3 and 4) | <sup>t</sup> CHBRZ | - | 30 | ns | | 85 | BGACK Low to BR High Impedance (see Notes 3 and 4) | t <sub>BKLBRZ</sub> | 30 | _ | ns | | 86 | Clock High to BGACK Low | <sup>t</sup> CHBKL | | 30 | ns | | 87 | AS and BGACK High (the latest one) to BGACK Low (when BG is Asserted) | <sup>t</sup> ABHBKL | 1.5 | 2.5<br>+ 30 | clk<br>ns | | 88 | BG Low to BGACK Low (No Other Bus Master) (see Notes 3 and 4) | †BGLBKL | 1.5 | 2.5<br>+ 30 | clk<br>ns | | 89 | BR High Impedance to BG High (see Notes 3 and 4) | tBRHBGH | 0 | | ns | | 90 | Clock on Which BGACK Low to Clock on Which AS Low | <sup>†</sup> CLBKLAL | 2 | 2 | clk | | 91 | Clock High to BGACK High | t <sub>CHBKH</sub> | 1 | 30 | ns | | 92 | Clock Łow to BGACK High Impedance | †CLBKZ | - | 15 | ns | | 93 | Clock High to DACK Low | <sup>t</sup> CHACKL | - | 30 | ns | | 94 | Clock Low to DACK High | <sup>t</sup> CLACKH | _ | 30 | ns | | 95 | Clock High to DONE Low (Output) | <sup>t</sup> CHDNL | | 30 | ns | | 96 | Clock Low to DONE High Impedance | tCLDNZ | | 30 | ns | | 97 | DONE Input Low to Clock High (Asynchronous Setup) | <sup>t</sup> DNLTCH | 15 | | ns | - 1. DREQ is sampled on the falling edge of CLK in cycle steal and burst modes. 2. If #80 is satisfied for DREQ, #81 may be ignored. 3. BR will not be asserted while AS, HALT, or BERR is asserted. 4. Specifications are for DISABLE CPU mode only. 5. DREQ, DACK, and DONE do not apply to the SDMA channels. 6. IDMA and SDMA read and write cycle timing is the same as that for the M68000 core. Figure 10. DMA Timing Diagram ## AC ELECTRICAL SPECIFICATIONS — EXTERNAL MASTER INTERNAL ASYNCHRONOUS READ/WRITE CYCLES (see Figures 11 and 12) | A1 | Characteristic | | 16.67 MHz | | Ī | |------|-----------------------------------------|---------------------|-----------|-----|------| | Num. | | Symbol | Min | Max | Unit | | 100 | R.W Valid to DS Low | tRWVDSL | 0 | _ | ns | | 101 | DS Low to Data In Valid | †DSLDIV | _ | 30 | ns | | 102 | DTACK Low to Data In Hold Time | †DKLDH | 0 | - | ns | | 103 | AS Valid to DS Low | †ASVDSL | 0 | | ns | | 104 | DTACK Low to DS High | t <sub>DKLDSH</sub> | 0 | _ | ns | | 105 | DS High to DTACK High | †DSHDKH | _ | 45 | ns | | 106 | DS Inactive to AS Inactive | †DSIASI | 0 | _ | ns | | 107 | DS High to R₁W High | <sup>t</sup> DSHRWH | 0 | _ | ns | | 108 | DS High to Data High Impedance | t <sub>DSHDZ</sub> | _ | 45 | ns | | 108A | DS High to Data Out Hold Time | <sup>t</sup> DSHDH | 0 | | ns | | 109 | DS High to Data In Hold Time (see Note) | <sup>t</sup> DSHDOH | 0 | _ | ns | | 109A | Data Out Valid to DTACK Low | †DOVDKL | 15 | _ | ns | NOTE: If $\overline{AS}$ is negated before $\overline{DS}$ , the data bus could be three-stated (spec 126) before $\overline{DS}$ is negated. Figure 11. External Master Internal Asynchronous Read Cycle Timing Diagram Figure 12. External Master Internal Asynchronous Write Cycle Timing Diagram # AC ELECTRICAL SPECIFICATIONS — EXTERNAL MASTER INTERNAL SYNCHRONOUS READ/WRITE CYCLES (see Figures 13, 14, and 15) | Num. | Characteristic | Cum-b-1 | 16.67 MHz | | | |------|---------------------------------------|---------------------|-----------|-----|------| | | Characteristic | Symbol | Min | Max | Unit | | 110 | Address Valid to AS Low | tAVASL | 15 | | ns | | 111 | AS Low to Clock High | <sup>t</sup> ASLCH | 30 | _ | ns | | 112 | Clock Low to AS High | tCLASH | _ | 45 | ns | | 113 | AS High to Address Hold Time on Write | <sup>†</sup> ASHAH | 0 | _ | ns | | 114 | AS Inactive Time | t <sub>ASH</sub> | 1 | | cik | | 115 | UDS/LDS Low to Clock High | t <sub>SLCH</sub> | 40 | | ns | | 116 | Clock Low to UDS/LDS High | t <sub>CLSH</sub> | _ | 45 | ns | | 117 | R/W Valid to Clock High | tRWVCH | 30 | | ns | | 118 | Clock High to R/W High | †CHRWH | _ | 45 | ns | | 119 | AS Low to IAC High | t <sub>ASLIAH</sub> | _ | 40 | ns | | 120 | AS High to IAC Low | <sup>†</sup> ASHIAL | _ | 40 | ns | | 121 | AS Low to DTACK Low (0 Wait State) | <sup>t</sup> ASLDTL | | 45 | ns | | 122 | Clock Low to DTACK Low (1 Wait State) | <sup>†</sup> CLDTL | _ | 30 | ns | | 123 | AS High to DTACK High | t <sub>ASHDTH</sub> | _ | 45 | ns | | 124 | DTACK High to DTACK High Impedance | <sup>t</sup> DTHDTZ | _ | 15 | ns | | 125 | Clock High to Data Out Valid | tCHDOV | | 30 | ns | | 126 | AS High to Data High Impedance | †ASHDZ | _ | 45 | ns | | 127 | AS High to Data Out Hold Time | †ASHDOI | 0 | | ns | | 128 | AS High to Address Hold Time on Read | †ASHAI | 0 | _ | ns | | 129 | UDS/LDS Inactive Time | t <sub>SH</sub> | 1 | | clk | | 130 | Data In Valid to Clock Low | tCLDIV | 30 | _ | ns | | 131 | Clock Low to Data In Hold Time | tCLDIH | 15 | _ | ns | NOTE: Specifications are valid only when SAM = 1 in the SCR. Figure 13. External Master Internal Synchronous Read Cycle Timing Diagram Figure 14. External Master Internal Synchronous Read Cycle Timing Diagram (One Wait State) Figure 15. External Master Internal Synchronous Write Cycle Timing Diagram # AC ELECTRICAL SPECIFICATIONS — INTERNAL MASTER INTERNAL READ/WRITE CYCLES (see Figure 16) | Num. | Characteristic | C | 16.67 MHz | | 11-14 | |---------|----------------------------------------|---------------------|-----------|-----|-------| | TVUIII. | Characteristic | Symbol | Min | Max | Unit | | 140 | Clock High to IAC High | <sup>t</sup> CHIAH | _ | 40 | ns | | 141 | Clock Low to IAC Low | tCLIAL | _ | 40 | ns | | 142 | Clock High to DTACK Low (0 Wait State) | tCHDTL | _ | 45 | ns | | 143 | Clock Low to DTACK High | <sup>t</sup> CLDTH | _ | 40 | ns | | 144 | Clock High to Data Out Valid | tCHDOV | _ | 30 | ns | | 145 | AS High to Data Out Hold Time | <sup>†</sup> ASHDOH | 0 | | ns | Figure 16. Internal Master Internal Read Cycle Timing Diagram ## AC ELECTRICAL SPECIFICATIONS — CHIP-SELECT TIMING **INTERNAL MASTER** (see Figure 17) | | | | 16.67 | MHz | | |------|---------------------------------------------------|-----------------------|--------------|----------|------| | Num. | Characteristic | Symbol | Min | Max | Unit | | 150 | Clock High to CS, IACK Low (see Note 2) | tCHCSIAKL | | 40 | ns | | 151 | Clock Low to CS, IACK High (see Note 2) | †CLCSIAKH | | 40 | пѕ | | 152 | CS Width Negated | <sup>t</sup> CSH | 60 | <u> </u> | ns | | 153 | Clock High to DTACK Low (0 Wait State) | <sup>†</sup> CHDTKL | <del>-</del> | 45 | ns | | 154 | Clock Low to DTACK Low (1-6 Wait States) | <sup>†</sup> CLDTKL | <del></del> | 30 | ns | | 155 | Clock Low to DTACK High | <sup>†</sup> CLDTKH | _ | 40 | ns | | 156 | Clock High to BERR Low (see Note 1) | <sup>†</sup> CHBERL | | 40 | ns | | 157 | Clock Low to BERR High Impedance (see Note 1) | <sup>†</sup> CLBERH | | 40 | ns | | 158 | DTACK High to DTACK High Impedance | <sup>†</sup> DTKHDTKZ | _ | 15 | ns | | 171 | Input Data Hold Time from S6 Low | tIDHCL | 5 | _ | ns | | 172 | CS Negated to Data Out Invalid (Write) | <sup>†</sup> CSNDOI | 10 | _ | ns | | 173 | Address, FC Valid to CS Asserted | †AFVCSA | 15 | _ | ns | | 174 | CS Negated to Address, FC Invalid | <sup>†</sup> CSNAFI | 15 | | ns | | 175 | CS Low Time (0 Wait States) | †CSLT_ | 120 | | ns | | 176 | CS Negated to R/W Invalid | †CSNRWI | 10 | | ns | | 177 | CS Asserted to R/W Low (Write) | tCSARWL | | 10 | ns | | 178 | CS Negated to Data In Invalid (Hold Time on Read) | <sup>t</sup> CSNDII_ | 0 | | ns | - 1. This specification is valid only when the ADCE or WPVE bits in the SCR are set. - For loading capacitance less than or equal to 50 pF, subtract 4 ns from the maximum value given. Specs 172–178 do not have diagrams. However, similar diagrams for AS are shown as 25, 11, 13, 14, 17, 20A, and 29, respectively. Figure 17. Internal Master Chip-Select Timing Diagram ## AC ELECTRICAL SPECIFICATIONS — CHIP-SELECT TIMING **EXTERNAL MASTER** (see Figure 18) | Num. | | Correla al | 16.67 | MHz | Unit | | |------|------------------------------------------|----------------------|-------|-----|------|--| | wum. | Characteristic | Symbol | Min | Max | Gill | | | 154 | Clock Low to DTACK Low (1–6 Wait States) | <sup>†</sup> CLDTKL | | 30 | ns | | | 160 | AS Low to CS Low | t <sub>ASLCSL</sub> | | 30 | ns | | | 161 | AS High to CS High | †ASHCSH | | 30 | ns | | | 162 | Address Valid to AS Low | <sup>†</sup> AVASL | 15 | _ | ns | | | 163 | R/W Valid to AS Low (see Note 1) | <sup>†</sup> RWVASL | 15 | | ns | | | 164 | AS Negated to Address Hold Time | <sup>t</sup> ASHAI | 0 | _ | ns | | | 165 | AS Low to DTACK Low (0 Wait State) | †ASLDTKL | _ | 45 | ns | | | 167 | AS High to DTACK High | †ASHDTKH | _ | 30 | ns | | | 168 | AS Low to BERR Low (see Note 2) | †ASLBERL | | 30 | ns | | | 169 | AS High to BERR High (see Notes 2 and 3) | <sup>t</sup> ASHBERH | _ | 30 | nş | | - The minimum value must be met to guarantee write protection operation. This specification is valid when the DCE or WPVE bits in the SCR are set. - 3. Also applies after a timeout of the hardware watchdog. Figure 18. External Master Chip-Select Timing Diagram # AC ELECTRICAL SPECIFICATIONS — PARALLEL I/O (see Figure 19) | Num. | Characteristic | Cumhal | 16.67 MHz | | | |--------|-----------------------------------------------------------------------|-----------------|-----------|-----|------| | radii. | Glaracteristic | Symbol | Min | Max | Unit | | 180 | Input Data Setup Time (to Clock Low) | tDSU | 20 | _ | ns | | 181 | Input Data Hold Time (from Clock Low) | <sup>t</sup> DH | 10 | | ns | | 182 | Clock High to Data out Valid (CPU Writes Data, Control, or Direction) | tCHDOV | | 35 | ns | Figure 19. Parallel I/O Data In/Data Out Timing Diagram # AC ELECTRICAL SPECIFICATIONS — INTERRUPTS (see Figure 20) | | Interrupt Pulse Width Low IRQ (Edge Triggered Mode) | C | 16.67 | Unit | | |------|-----------------------------------------------------|--------|-------|------|------| | Num. | Characteristic | Symbol | Min | Max | Onit | | 190 | Interrupt Pulse Width Low IRQ (Edge Triggered Mode) | tIPW | 50 | | ns | | 191 | Minimum Time Between Active Edges | †AEMT | 3 | _ | cik | NOTE: Setup time for the asynchronous inputs IPL2-IPL0 and AVEC guarantees their recognition at the next falling edge of the clock Figure 20. Interrupts Timing Diagram # AC ELECTRICAL SPECIFICATIONS — TIMERS (see Figure 21) | Num. | | Chal | 16.67 | Unit | | | |------|-------------------------------------------------|--------------------|-------|------|------|--| | Num. | Characteristic | Symbol | Min | Max | Unit | | | 200 | Timer Input Capture Pulse Width | tTPW | 50 | _ | ns | | | 201 | TIN Clock Low Pulse Width | tTICLT | 50 | _ | ns | | | 202 | TIN Clock High Pulse Width | <sup>t</sup> TICHT | 1.5 | _ | clk | | | 203 | TIN Clock Cycle Time | t <sub>cyc</sub> | 3 | | clk | | | 204 | Clock High to TOUT Valid | tCHTOV | _ | 35 | ns | | | 205 | FRZ Input Setup Time (to Clock High) (see Note) | tFRZSU | 20 | | ns | | | 206 | FRZ Input Hold Time (from Clock High) | †FRZHT | 10 | _ | ns | | NOTE: FRZ should be negated during total system reset. Figure 21. Timers Timing Diagram # AC ELECTRICAL SPECIFICATIONS — SERIAL COMMUNICATION PORT (see Figure 22) | Num. | Characteristic | 16.67 MHz | | | | |---------|-------------------------------------------|-----------|-----|------|--| | 140111. | Characteristic | Min | Max | Unit | | | 250 | SPCLK Clock Output Period | 4 | 64 | clks | | | 251 | SPCLK Clock Output Rise Fall Time | | 15 | ns | | | 252 | Delay from SPCLK to Transmit (see Note 1) | 0 | 40 | ns | | | 253 | SCP Receive Setup Time (see Note 1) | 40 | _ | ns | | | 254 | SCP Receive Hold Time (see Note 1) | 10 | _ | ns | | - 1. This also applies when SPCLK is inverted by CI in the SPMODE register. - 2. The enable signals for the slaves may be implemented by the parallel I/O pins. Figure 22. Serial Communication Port Timing Diagram # | <b>A</b> 1 | Observation | 16.67 | MHz | 11ia | |------------|---------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Num. | Characteristic | Min | Min Max — 6.66 55 — 55 — 20 30 30 — 50 — 0 90 0 50 50 — | Unit | | 260 | L1CLK (IDL Clock) Frequency (see Note 1) | | 6.66 | MHz | | 261 | L1CLK Width Low | 55 | _ | ns | | 262 | L1CLK Width High | 55 | _ | ns | | 263 | L1TXD, L1RQ, SDS1-SDS2 Rising Falling Time | | 20 | ns | | 264 | L1SY1 (sync) Setup Time (to L1CLK Falling Edge) | 30 | _ | ns | | 265 | L1SY1 (sync) Hold Time (from L1CLK Falling Edge) | 50 | | ns | | 266 | L1SY1 (sync) Inactive Before 4th L1CLK | 0 | | ns | | 267 | L1TxD Active Delay (from L1CLK Rising Edge) | 0 | 90 | ns | | 268 | L1TxD to High Impedance (from L1CLK Rising Edge) (see Note 2) | 0 | 50 | ns | | 269 | L1RxD Setup Time (to L1CLK Falling Edge) | 50 | - | ns | | 270 | L1RxD Hold Time (from L1CLK Falling Edge) | 50 | | ns | | 271 | Time Between Successive IDL syncs | 20 | | L1CLK | | 272 | L1RQ Valid before Falling Edge of L1SY1 | 1 | _ | L1CLK | | 273 | L1GR Setup Time (to L1SY1 Falling Edge) | 50 | _ | ns | | 274 | L1GR Hold Time (from L1SY1 Falling Edge) | 50 | | ns | | 275 | SDS1-SDS2 Active Delay from L1CLK Rising Edge | 10 | 90 | ns | | 276 | SDS1-SDS2 Inactive Delay from L1CLK Falling Edge | 10 | 90 | ns | - The ratio CLK/L1CLK must be greater than 2.5/1. High impedance is measured at the 30% and 70% of V<sub>DD</sub> points, with the line at V<sub>DD</sub>/2 through 10K in parallel with MOTOROLA **M68000 FAMILY REFERENCE MANUAL** AC ELECTRICAL SPECIFICATIONS — GCI TIMING GCI supports the NORMAL mode and the GCI channel 0 (GCN0) in MUX mode. Normal mode uses 512 kHz clock rate (256K bit rate). MUX mode uses 256×n-3088 Kbits/sec (clock rate is data rate×2). The ratio CLK/L1CLK must be greater than 2.5/1. (see Figure 24) | B1 | L1CLK GCI Clock Frequency (Normal Mode) (see Note 1) 280 L1CLK Clock Period Normal Mode (see Note 1) 281 L1CLK Width Low/High Normal Mode 282 L1CLK Rise/Fall Time Normal Mode (see Note 4) L1CLK (GCI Clock) Period (MUX Mode) (see Note 1) 280 L1CLK Clock Period MUX Mode (see Note 1) 281 L1CLK Width Low/High MUX Mode 282 L1CLK Rise/Fall Time MUX Mode (see Note 4) 283 L1CLK Rise/Fall Time MUX Mode (see Note 4) 284 L1SY1 Sync Setup Time to L1CLK Falling Edge 285 L1TxD Active Delay (from L1CLK Rising Edge) (see Note 2) 286 L1TxD Active Delay (from L1SY1 Rising Edge) (see Note 2) 287 L1RxD Setup Time to L1CLK Rising Edge | | 16.67 MHz | | Unit | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------|-------|----------------| | Num. | Characteristic | | Min | Max | Unit | | | L1CLK GCI Clock Frequency (Normal Mode) (see Note 1) | | - | 512 | kHz | | 280 | L1CLK Clock Period Normal Mode (see Note 1) | | 1800 | 2100 | ns | | 281 | L1CLK Width Low/High Normal Mode | | 840 | 1450 | ns | | 282 | L1CLK Rise/Fall Time Normal Mode (see Note 4) | | _ | - | ns | | | L1CLK (GCI Clock) Period (MUX Mode) (see Note 1) | | | 6.668 | MHz | | 280 | L1CLK Clock Period MUX Mode (see Note 1) | | 150 | + | ns | | 281 | L1CLK Width Low/High MUX Mode | | 55 | | ns | | 282 | L1CLK Rise/Fall Time MUX Mode (see Note 4) | | 1 | _ | ns | | 283 | L1SY1 Sync Setup Time to L1CLK Falling Edge | | 30 | _ | ns | | 284 | L1SY1 Sync Hold Time from L1CLK Falling Edge | | 50 | _ | ns | | 285 | L1TxD Active Delay (from L1CLK Rising Edge) (see Note 2) | | 0 | 100 | ns | | 286 | L1TxD Active Delay (from L1SY1 Rising Edge) (see Note 2) | | 0 | 100 | ns | | 287 | L1RxD Setup Time to L1CLK Rising Edge | | 20 | 1 | ns | | 288 | L1RxD Hold Time from L1CLK Rising Edge | | 50 | - | ns | | 289 | Time Between Successive L1SY1 in | Normal Mode<br>SCIT Mode | 64<br>192 | - | L1CLK<br>L1CLK | | 290 | SDS1-SDS2 Active Delay from L1CLK Rising Edge (see Note 3) | | 10 | 90 | ns | | 291 | SDS1-SDS2 Active Delay from L1SY1 Rising Edge (see Note 3) | | 10 | 90 | ns | | 292 | SDS1-SDS2 Inactive Delay from L1CLK Falling Edge | | 10 | 90 | ns | | 293 | GCIDCL (GCI Data Clock) Active Delay | | 0 | 50 | ns | - The ratio CLK/L1CLK must be greater than 2.5/1. Condition C<sub>L</sub> = 150 pF - - L1TxD becomes valid after the L1CLK rising edge or L1SY1, whichever is later. - 3. SDS1-SDS2 become valid after the L1CLK rising edge or L1SY1, whichever is later. - 4. Schmitt trigger used on input buffer. Figure 24. GCI Timing Diagram ## **AC ELECTRICAL SPECIFICATIONS — PCM TIMING** There are two syncs types: Short Frame — Sync signals are one clock cycle prior to the data Long Frame — Sync signals are N-bits that envelope the data, N>0 (see Figure 25) | Num. | Characteristic | 16.67 | 16.67 MHz | | | |---------|----------------------------------------------------------------|-------|-----------|-------|--| | IVUIII. | Characteristic | Min | Max | Unit | | | 300 | L1CLK (PCM Clock) Frequency (see Note 1) | | 6.66 | MHz | | | 301 | L1CLK Width Low/High | 55 | _ | ns | | | 302 | L1SY0-L1SY1 Setup Time to L1CLK Falling Edge | 20 | _ | ns | | | 303 | L1SY0-L1SY1 Hold Time from L1CLK Falling Edge | 40 | | ns | | | 304 | L1SY0-L1SY1 Width Low | 1 | _ | L1CLK | | | 305 | Time Between Successive Sync Signals (Short Frame) | 8 | _ | L1CLK | | | 306 | L1TxD Data Valid after L1CLK Rising Edge (see Note 2) | 0 | 100 | ns | | | 307 | L1TxD to High Impedance (from L1CLK Rising Edge) | 0 | 70 | ns | | | 308 | L1RxD Setup Time (to L1CLK Falling Edge) (see Note 3) | 20 | | ns | | | 309 | L1RxD Hold Time (from L1CLK Falling Edge) (see Note 3) | 50 | _ | ns | | | 310 | L1TxD Data Valid After Syncs Rising Edge (Long) (see Note 2) | 0 | 100 | ns | | | 311 | L1TxD to High Impedance (from L1SY0-L1SY1 Falling Edge) (Long) | 0 | 70 | ns | | - 1. The ratio CLK/L1CLK must be greater than 2.5/1. - 2. L1TxD becomes valid after the L1CLK rising edge or the sync enable, whichever is later, if long frames are used. - 3. Specification valid for both sync methods. Figure 25. PCM Timing Diagram ### **AC ELECTRICAL SPECIFICATIONS — NMSI TIMING** The NMSI mode uses two clocks, one for receive and one for transmit. Both clocks can be internal or external. When the clock is internal, it is generated by the internal Baud Rate Generator and it is output on L1RXD or L1TXD. All the timing is related to the external clock pin. The timing is specified for NMSI1. It is also valid for NMSI2 and NMSI3. (see Figure 26) | Num. | Characteristic | Interna | al Clock | Extern | al Clock | | |------|----------------------------------------------------|---------|----------|--------|----------|------| | Num. | Characteristic | Min | Max | Min | Max | Unit | | 315 | RCLK1 and TCLK1 Frequency (see Note 1) | _ | 5.12 | _ | 6.668 | MHz | | 316 | RCLK1 and TCLK1 Low/High | 70 | _ | 55 | | ns | | 317 | RCLK1 and TCLK1 Rise/Fall Time (see Note 3) | | _ | _ | _ | ns | | 318 | TxD1 Active Delay from TCLK1 Falling Edge | 0 | 40 | 0 | 70 | ns | | 319 | RTS1 Active/Inactive Delay from TCLK1 Falling Edge | 0 | 40 | 0 | 100 | ns | | 320 | CTS1 Setup Time to TCLK1 Rising Edge | 50 | _ | 10 | _ | ns | | 321 | RXD1 Setup Time to RCLK1 Rising Edge | 50 | _ | 10 | _ | ns | | 322 | RXD1 Hold Time from RCLK1 Rising Edge (see Note 2) | 10 | _ | 50 | | ns | | 323 | CD1 Setup Time to RCLK1 Rising Edge | 50 | _ | 10 | _ | ns | - The ratio CLK/TCLK1 and CLK/RCLK1 must be greater than 2.5.1 for external clock. For internal clock the ratio must be greater than 3.1 (the input clock to the baud rate generator may be either CLK or TIN1), in both cases the maximum frequency is limited to 16.67 MHz. In asynchronous mode (UART), the bit rate is 1.16 of the clock rate. - 2. Also applies to $\overline{CD}$ hold time when $\overline{CD}$ is used as an external sync in BISYNC or totally transparent mode. - 3. Schmitt triggers used on input buffers. Figure 26. NMSI Timing Diagram ### 1 ## **PIN ASSIGNMENTS** # PIN GRID ARRAY (RC SUFFIX) | | | | | | | | | | | | | | $\overline{}$ | |---|-----------------|------------------|----------------|-----------------|-----------------|----------|------------|--------------|------------|---------------------|------------|------------|---------------| | N | O<br>PB10 | O<br>TIN1 | O<br>IACK1 | O<br>GND | <b>O</b><br>UDS | O<br>RW | O<br>EXTAL | $O_{V_{DD}}$ | O<br>IPL1 | O<br>IPL2 | O<br>RESET | O<br>HALT | O<br>RCLK1 | | М | $\frac{O}{CS3}$ | O<br>TOUT2 | O<br>TIN2 | $O_{NDD}$ | O<br>IACK7 | O<br>AS | O<br>GND | O<br>CLKO | O<br>BERR | O<br>BR | O<br>BGACK | O<br>BG | O<br>RTS3 | | L | O<br>CS2 | O<br>PB11 | O | O<br>TOUT1 | O<br>IACK6 | O<br>LDS | O<br>XTAL | O<br>IPL0 | O<br>AVEC | O<br>NC1 | O<br>BCLR | O<br>TCLK1 | O<br>CD3 | | к | O<br>CS0 | O<br>RMC | O | O<br>PB9 | O<br>WDOG | | | | O<br>DTACK | $\mathcal{O}_{VDD}$ | O<br>TXD1 | O<br>RTS1 | O<br>BUSW | | J | O<br>FC2 | O<br>CS1 | O | O<br>PB8 | | | | | | O<br>GND | O<br>BRG1 | O<br>NC3 | ODISCPU | | н | O<br>FC0 | $O_{\text{NDD}}$ | O<br>FC1 | | | ı | MC68302 | 2 | | | O<br>FRZ | O<br>DONE | O<br>DACK | | G | O<br>A1 | O<br>A3 | O<br>A2 | | | (BO | TTOM VIE | E <b>W</b> ) | | | O<br>PA12 | O<br>DREQ | O<br>GND | | F | O<br>GND | O<br>A4 | <b>O</b><br>A5 | | | | | | | | O<br>TXD3 | O<br>RCLK3 | O<br>TCLK3 | | Е | O<br>A6 | O<br>A8 | O<br>A9 | $O_{\text{DD}}$ | | | | | | O<br>TXD2 | O<br>CD2 | O<br>SDS2 | O<br>RXD3 | | D | O<br>A7 | O<br>GND | O<br>A12 | O<br>A15 | O<br>A16 | | | | O<br>RXD2 | O<br>CTS1 | O<br>TCLK2 | O<br>GND | $O_{V_{DD}}$ | | С | O<br>A10 | O<br>A13 | O<br>A17 | O<br>GND | O<br>A23 | O<br>014 | O<br>D11 | $O_{V_{DD}}$ | O<br>D4 | O<br>D1 | O<br>CD1 | O<br>RCLK2 | O<br>RTS2 | | В | O<br>A11 | O<br>A18 | O<br>A19 | O<br>A20 | $O_{V_{DD}}$ | O<br>D13 | O<br>D10 | O<br>D8 | O<br>D5 | O<br>D2 | O<br>D0 | O<br>CTS3 | O<br>CTS2 | | A | O<br>A14 | O<br>A21 | O<br>A22 | O | O<br>D15 | O<br>D12 | O<br>GND | O<br>D9 | O<br>D7 | O<br>D6 | O<br>GND | O<br>D3 | O<br>RXD1 | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | ### **CERAMIC SURFACE MOUNT (FE SUFFIX)**