# MOS INTEGRATED CIRCUIT $\mu$ PD17P719

## 4-BIT SINGLE-CHIP MICROCONTROLLER WITH BUILT-IN HARDWARE DEDICATED TO DIGITAL TUNING SYSTEMS

The  $\mu$ PD17P719 is produced by replacing the built-in masked ROM of the  $\mu$ PD17717,  $\mu$ PD17718, and  $\mu$ PD17719 with a one-time PROM.

The  $\mu$ PD17P719 allows programs to be written once, so that the  $\mu$ PD17P719 is suitable for preproduction in  $\mu$ PD17717,  $\mu$ PD17718, or  $\mu$ PD17719 system development or low-volume production.

When reading this document, also refer to the publications on the  $\mu$ PD17717,  $\mu$ PD17718, or  $\mu$ PD17719.

The electrical characteristics (including power supply currents) and PLL analog characteristics of the  $\mu$ PD17P719 differ from those of the  $\mu$ PD17717,  $\mu$ PD17718, and  $\mu$ PD17719. In high-volume application set production, carefully check those differences.

## **FEATURES**

EC

- Compatible with the  $\mu$ PD17717,  $\mu$ PD17718, and  $\mu$ PD17719
- Built-in one-time PROM : 32K bytes (16384  $\times$  16 bits)
- Supply voltage
   : PLL operation : VDD = 4.5 to 5.5 V
   CPU operation : VDD = 3.5 to 5.5 V

## **ORDERING INFORMATION**

| Part number     | Package                                                |
|-----------------|--------------------------------------------------------|
| µPD17P719GC-3B9 | 80-pin plastic QFP ( $14 \times 14$ mm, 0.65-mm pitch) |

The information in this document is subject to change without notice.

## FUNCTION OVERVIEW

| $\sim$                                                                                                                                       | Product                         |                                                                                                                                                                                                                                       |                                                                                                                                                                                                     |                                   | (1/2                                      |
|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------|
| Item                                                                                                                                         |                                 | μPD17717                                                                                                                                                                                                                              | μPD17718                                                                                                                                                                                            | μPD17719                          | μPD17P719                                 |
| Prog                                                                                                                                         | ram memory (ROM)                | 12288 × 16 bits         16384 × 16 bits           (masked ROM)         (masked ROM)                                                                                                                                                   |                                                                                                                                                                                                     |                                   | 16384 × 16 bits<br>(one-time PROM)        |
| General-purpose data     1120 × 4 bits     1776 × 4 bits       memory (RAM)     1120 × 4 bits     1776 × 4 bits                              |                                 |                                                                                                                                                                                                                                       |                                                                                                                                                                                                     |                                   |                                           |
| Instru                                                                                                                                       | uction execution time           | 1.78 $\mu$ s (with fx = 4.5                                                                                                                                                                                                           | -MHz crystal)                                                                                                                                                                                       |                                   |                                           |
| Gene                                                                                                                                         | eral-purpose ports              | <ul> <li>I/O ports : 46</li> <li>Input ports : 12</li> <li>Output ports : 4</li> </ul>                                                                                                                                                |                                                                                                                                                                                                     |                                   |                                           |
| Stacl                                                                                                                                        | k level                         | <ul> <li>Address stack : 15</li> <li>Interrupt stack : 4</li> <li>DBF stack : 4</li> </ul>                                                                                                                                            |                                                                                                                                                                                                     | ftware)                           |                                           |
| Inter                                                                                                                                        | rupt                            |                                                                                                                                                                                                                                       | sing edge and INT0 to<br>s 0 to 3, serial interfac                                                                                                                                                  |                                   |                                           |
| <ul> <li>8-bit timer with gate counter (clock: 1 k, 2 k, 10 k, 100 kHz) :</li> <li>8-bit timer (clock: 1 k, 2 k, 10 k, 100 kHz) :</li> </ul> |                                 |                                                                                                                                                                                                                                       |                                                                                                                                                                                                     | 2 k, 10 k, 100 kHz) : 1<br>z) : 2 | channel<br>channel<br>channels<br>channel |
| A/D o                                                                                                                                        | converter                       | 8 bits $	imes$ 6 channels (l                                                                                                                                                                                                          | Hardware or software                                                                                                                                                                                | mode can be selected.)            |                                           |
| D/A (<br>(PWI                                                                                                                                | converter<br>M)                 | 3 channels (8-bit or 9-bit resolution, selected by software.)<br>Output frequency: 4.4 kHz, 440 Hz (8-bit PWM)<br>2.2 kHz, 220 Hz (9-bit PWM)                                                                                         |                                                                                                                                                                                                     |                                   |                                           |
| Seria                                                                                                                                        | Il interface                    | <ul> <li>2 systems (4 channels)</li> <li>Selectable for 3-wire serial I/O method, SBI method, 2-wire serial I/O method, or I<sup>2</sup>C bus methodNote.</li> <li>Selectable for 3-wire serial I/O method or UART method.</li> </ul> |                                                                                                                                                                                                     |                                   |                                           |
| PLL                                                                                                                                          | Frequency<br>division<br>system |                                                                                                                                                                                                                                       | <ul> <li>Direct frequency division system (VCOL pin (MF mode) : 0.5 to 3 MHz)</li> <li>Pulse swallow system (VCOL pin (HF mode) : 10 to 40 MHz)<br/>(VCOH pin (VHF mode): 60 to 130 MHz)</li> </ul> |                                   |                                           |
|                                                                                                                                              | Reference<br>frequency          | Can be set to one of (1, 1.25, 2.5, 3, 5, 6.2)                                                                                                                                                                                        | 13 frequencies<br>25, 9, 10, 12.5, 18, 20                                                                                                                                                           | , 25, or 50 kHz).                 |                                           |
|                                                                                                                                              | Charge pump                     | 2 error output pins (E                                                                                                                                                                                                                | EO0 and EO1)                                                                                                                                                                                        |                                   |                                           |
| Phase comparator Unlock detection is enabled by software.                                                                                    |                                 |                                                                                                                                                                                                                                       |                                                                                                                                                                                                     |                                   |                                           |
| Intermediate frequency counter                                                                                                               |                                 | P1C0/FMIFC pin                                                                                                                                                                                                                        |                                                                                                                                                                                                     | IIF mode<br>MIF mode              |                                           |

**Note** When ordering a mask, please consult our sales office if the I<sup>2</sup>C bus method is used (or when the serial interface is accomplished by the program not by the peripheral hardware).

(2/2)

| Product        | μPD17717                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | μPD17718                                            | μPD17719 | μPD17P719 |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------|-----------|
| BEEP output    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Hz, 3 kHz, 4 kHz, 6.7 kH<br>Hz, 200 Hz, 3 kHz, 4 kH | · · · /  |           |
| Reset          | <ul> <li>Power-on reset (when the power is turned on)</li> <li>Reset using the RESET pin</li> <li>Watchdog timer reset Can be set only once at power-on: 65,536 instructions, 131,072 instructions, or non-use can be selected.</li> <li>Stack pointer overflow/underflow reset Can be set only once at power-on: the interrupt stack or address stack can be selected.</li> <li>CE reset (CE pin: low → high) A CE reset delay timing can be set.</li> <li>Power-failure detection function</li> </ul> |                                                     |          |           |
| Standby        | Clock stop mode (STOP)     Halt mode (HALT)                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                     |          |           |
| Supply voltage | <ul> <li>PLL operation : VDD = 4.5 to 5.5 V</li> <li>CPU operation : VDD = 3.5 to 5.5 V</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |          |           |
| Package        | 80-pin plastic QFP (14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | imes 14 mm, 0.65-mm pitcl                           | h)       |           |

## **PIN CONFIGURATION (TOP VIEW)**

80-pin plastic QFP (14  $\times$  14 mm, 0.65-mm pitch)  $\mu\text{PD17P719GC-3B9}$ 

(1) Normal operation mode



(2) PROM programming mode



Note Connect to the same potential as VDD.

Caution The parentheses above indicate the handling of the pins not used in PROM programming mode.

L : Connect each pin to GND through a resistor (470 ohms).

H : Connect each pin to VDD through a resistor (470 ohms).

**OPEN** : Leave each pin open.

## PIN NAMES

| AD0-AD5      | A/D converter inputs            | P2C0-P2C3 :  | Port 2C                      |
|--------------|---------------------------------|--------------|------------------------------|
| AMIFC        | AM frequency counter input      | P2D0-P2D2 :  | Port 2D                      |
| ASCK         | UART serial clock I/O           | P3A0-P3A3 :  | Port 3A                      |
| BEEP0, BEEP1 | Beep outputs F                  | P3B0-P3B3 :  | Port 3B                      |
| CE           | Chip enable F                   | P3C0-P3C3 :  | Port 3C                      |
| CLK          | Address update clock input      | P3D0-P3D3 :  | Port 3D                      |
| D0-D7        | Data I/O F                      | REG :        | CPU regulator                |
| EO0, EO1     | Error outputs                   | RESET :      | Reset input                  |
| FCG0, FCG1   | Frequency counter gate inputs F | RxD :        | UART serial data input       |
| FMIFC        | FM frequency counter input      | SB0, SB1 :   | SBI serial data I/O          |
| GND0-GND2    | Ground 0 to 2                   | SCK :        | SBI serial clock I/O         |
| INT0-INT4    | External interrupt inputs       | SCK2, SCK3 : | 3-wire serial clock I/O      |
| MD0-MD3      | Operating mode selection S      | SCL :        | 2-wire serial clock I/O      |
| PWM0-PWM2    | D/A converter outputs           | SDA :        | 2-wire serial data I/O       |
| P0A0-P0A3    | Port 0A S                       | SI2, SI3 :   | 3-wire serial data input     |
| P0B0-P0B3    | Port 0B S                       | SO2, SO3 :   | 3-wire serial data output    |
| P0C0-P0C3    | Port 0C                         | TEST :       | Test input                   |
| P0D0-P0D3    | Port 0D                         | TM0G :       | Timer 0 gate input           |
| P1A0-P1A3    | Port 1A                         | TxD :        | UART serial data output      |
| P1B0-P1B3    | Port 1B                         | VCOH :       | Local oscillation high input |
| P1C0-P1C3    | Port 1C                         | VCOL :       | Local oscillation low input  |
| P1D0-P1D3    | Port 1D                         | Vdd0, Vdd1 : | Power supply                 |
| P2A0-P2A2    | Port 2A                         | VPP :        | Program voltage application  |
| P2B0-P2B3    | Port 2B                         | Xin, Xout :  | Main clock oscillation       |
|              |                                 |              |                              |

#### **BLOCK DIAGRAM**



Remark Pins enclosed in parentheses are used in PROM programming mode.

## CONTENTS

| 1. | PIN F                               | UNCTIONS                                                          | 9  |  |  |  |  |  |
|----|-------------------------------------|-------------------------------------------------------------------|----|--|--|--|--|--|
|    | 1.1                                 | NORMAL OPERATION MODE                                             | 9  |  |  |  |  |  |
|    | 1.2                                 | PROM PROGRAMMING MODE                                             | 13 |  |  |  |  |  |
|    | 1.3                                 | EQUIVALENT CIRCUIT OF PINS                                        | 14 |  |  |  |  |  |
|    | 1.4                                 | HANDLING UNUSED PINS                                              | 19 |  |  |  |  |  |
|    | 1.5                                 | NOTES ON USE OF THE CE, INT0-INT4, AND RESET PINS (ONLY IN NORMAL |    |  |  |  |  |  |
|    |                                     | OPERATION MODE)                                                   | 21 |  |  |  |  |  |
|    | 1.6                                 | NOTES ON USE OF THE TEST PIN (ONLY IN NORMAL OPERATION MODE)      | 21 |  |  |  |  |  |
| 2. | ONE-1                               | TIME PROM (PROGRAM MEMORY) WRITE, READ, AND VERIFICATION          | 22 |  |  |  |  |  |
|    | 2.1                                 | OPERATING MODES FOR PROGRAM MEMORY WRITE, READ, AND VERIFICATION  | 23 |  |  |  |  |  |
|    | 2.2                                 | PROGRAM MEMORY WRITE PROCEDURE                                    | 24 |  |  |  |  |  |
|    | 2.3                                 | PROGRAM MEMORY READ PROCEDURE                                     | 25 |  |  |  |  |  |
| 3. | ELEC                                | TRICAL CHARACTERISTICS                                            | 26 |  |  |  |  |  |
| 4. | . PACKAGE DRAWING                   |                                                                   |    |  |  |  |  |  |
| 5. | 5. RECOMMENDED SOLDERING CONDITIONS |                                                                   |    |  |  |  |  |  |
| AP | PENDI                               | C DEVELOPMENT TOOLS                                               | 33 |  |  |  |  |  |

## 1. PIN FUNCTIONS

## 1.1 NORMAL OPERATION MODE

| Pin No.          | Symbol                                      |                                                                                                                                                                                                   | Function                                                                               |                     |                     |                |  |
|------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------|---------------------|----------------|--|
| 1<br>41<br>42    | INT2<br>INT1<br>INT0                        | Input for edge-de can be selected.                                                                                                                                                                | nput for edge-detected vectored. Either a rising edge or falling edge can be selected. |                     |                     |                |  |
| 2<br>3<br>4<br>5 | P1A3/INT4<br>P1A2/INT3<br>P1A1<br>P1A0/TM0G | Input for port 1A, external interrupt request signal, and event signal<br>P1A3-P1A0<br>4-bit input port<br>INT4, INT3<br>Edge-detected vectored interrupt<br>TM0G<br>Gate input for 8-bit timer 0 |                                                                                        |                     | -                   |                |  |
|                  |                                             |                                                                                                                                                                                                   | When reset                                                                             | 1                   | When the clock      |                |  |
|                  |                                             | Power-on reset<br>Input<br>(P1A3-P1A0)                                                                                                                                                            | WDT&SP reset<br>Input<br>(P1A3-P1A0)                                                   | CE reset<br>Held    | is stopped<br>Held  | -              |  |
| 6<br>to          | P3A3<br>to                                  | 4-bit I/O port.<br>Input/output can be specified in 4-bit units.                                                                                                                                  |                                                                                        |                     |                     | CMOS push-pull |  |
| 9                | P3A0                                        | P3A0 When reset                                                                                                                                                                                   |                                                                                        | 1                   | When the clock      |                |  |
|                  |                                             | Power-on reset                                                                                                                                                                                    | WDT&SP reset                                                                           | CE reset            | is stopped          | -              |  |
|                  |                                             | Input                                                                                                                                                                                             | Input                                                                                  | Held                | Held                |                |  |
| 10<br>to         | P3B3<br>to                                  | 4-bit I/O port.<br>Input/output can                                                                                                                                                               | CMOS push-pull                                                                         |                     |                     |                |  |
| 13               | P3B0                                        |                                                                                                                                                                                                   | When reset                                                                             |                     |                     |                |  |
|                  |                                             | Power-on reset                                                                                                                                                                                    | WDT&SP reset                                                                           | CE reset            | is stopped          |                |  |
|                  |                                             | Input                                                                                                                                                                                             | Input                                                                                  | Held                | Held                |                |  |
| 14<br>15<br>16   | P2A2<br>P2A1/FCG1<br>P2A0/FCG0              |                                                                                                                                                                                                   |                                                                                        |                     | CMOS push-pull      |                |  |
|                  |                                             | When reset When the clock                                                                                                                                                                         |                                                                                        |                     | -                   |                |  |
|                  |                                             | Power-on reset                                                                                                                                                                                    | WDT&SP reset                                                                           | CE reset            | is stopped          |                |  |
|                  |                                             | Input<br>(P2A2-P2A0)                                                                                                                                                                              | Input<br>(P2A2-P2A0)                                                                   | Held<br>(P2A2-P2A0) | Held<br>(P2A2-P2A0) |                |  |

| Pin No.              | Symbol                                           |                                                                                               | Function                                                                                                                              |                                                                                                                    |                                                                                                                    | Output format                                  |
|----------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 17<br>18<br>to<br>20 | P1B3<br>P1B2/PWM2<br>to<br>P1B0/PWM0             | <ul> <li>P1B3-P1B0</li> <li>4-bit output p</li> <li>PWM2-PWM0</li> </ul>                      | 4-bit output port                                                                                                                     |                                                                                                                    |                                                                                                                    | N-ch open-drain<br>(12-V withstand<br>voltage) |
|                      |                                                  | Power-on reset                                                                                | When reset<br>WDT&SP reset                                                                                                            | CE reset                                                                                                           | When the clock is stopped                                                                                          |                                                |
|                      |                                                  | Low-level output<br>(P1B3-P1B0)                                                               | Low-level output<br>(P1B3-P1B0)                                                                                                       | Held                                                                                                               | Held<br>(P1B3-P1B0)                                                                                                | -                                              |
| 21<br>33<br>75       | GND2<br>GND1<br>GND0                             | Ground                                                                                        |                                                                                                                                       |                                                                                                                    |                                                                                                                    | -                                              |
| 22<br>to<br>25       | P0D3/AD3<br>to<br>P0D0/AD0                       | <ul> <li>P0D3-P0D0</li> <li>4-bit input po</li> <li>A pull-down r</li> <li>AD3-AD0</li> </ul> | <ul><li> 4-bit input port</li><li> A pull-down resistor can be set bit by bit.</li></ul>                                              |                                                                                                                    |                                                                                                                    |                                                |
|                      |                                                  |                                                                                               | When reset                                                                                                                            |                                                                                                                    |                                                                                                                    |                                                |
|                      |                                                  | Power-on reset<br>Input with pull-<br>down resistors<br>(P0D3-P0D0)                           | WDT&SP reset<br>Input with pull-<br>down resistors<br>(P0D3-P0D0)                                                                     | CE reset<br>Held                                                                                                   | is stopped<br>Held                                                                                                 | -                                              |
| 26<br>27<br>28<br>29 | P1C3/AD5<br>P1C2/AD4<br>P1C1/AMIFC<br>P1C0/FMIFC | <ul> <li>P1C3-P1C0</li> <li>4-bit input po</li> <li>AD5, AD4</li> </ul>                       | <ul> <li>4-bit input port</li> <li>AD5, AD4</li> <li>Analog input for 8-bit-resolution A/D converter</li> <li>FMIFC, AMIFC</li> </ul> |                                                                                                                    |                                                                                                                    | -                                              |
|                      |                                                  |                                                                                               | When reset                                                                                                                            |                                                                                                                    | When the clock                                                                                                     | _                                              |
|                      |                                                  | Power-on reset                                                                                | WDT&SP reset                                                                                                                          | CE reset                                                                                                           | is stopped                                                                                                         |                                                |
|                      |                                                  | Input<br>(P1C3-P1C0)                                                                          | (P1C3-P1C0)                                                                                                                           | <ul> <li>P1C3/AD5,<br/>P1C2/AD4<br/>Held</li> <li>P1C1/AMIFC,<br/>P1C0/FMIFC<br/>Input<br/>(P1C1, P1C0)</li> </ul> | <ul> <li>P1C3/AD5,<br/>P1C2/AD4<br/>Held</li> <li>P1C1/AMIFC,<br/>P1C0/FMIFC<br/>Input<br/>(P1C1, P1C0)</li> </ul> |                                                |

| Pin No.              | Symbol                                   |                                                                                                     | Fur                                                                                                                                                                                                                                                                                         | nction                   |                          | Output format  |  |
|----------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|----------------|--|
| 30<br>79             | Vdd1<br>Vdd0                             | <ul><li>When the CF</li><li>When only the</li></ul>                                                 | <ul> <li>Power supply. Apply the same voltage to the V<sub>DD</sub>1 and V<sub>DD</sub>0 pins.</li> <li>When the CPU and peripheral functions are operating: 4.5 to 5.5 V</li> <li>When only the CPU is operating: 3.5 to 5.5 V</li> <li>When the clock is stopped: 2.2 to 5.5 V</li> </ul> |                          |                          |                |  |
| 31<br>32             | VCOH<br>VCOL                             | <ul> <li>VCOH</li> <li>Active when down.</li> <li>VCOL</li> <li>Active when pulled down.</li> </ul> | <ul> <li>Input for PLL local oscillation (VCO) frequency</li> <li>VCOH</li> <li>Active when VHF mode is selected by software. Otherwise, pulled down.</li> <li>VCOL</li> <li>Active when HF or MW mode is selected by software. Otherwise,</li> </ul>                                       |                          |                          |                |  |
| 34<br>35             | EO0<br>EO1                               | result of phase co                                                                                  | harge pump of the<br>omparison betweer<br>ence frequency is                                                                                                                                                                                                                                 | n the divided loca       |                          | CMOS tristate  |  |
|                      |                                          |                                                                                                     | When reset                                                                                                                                                                                                                                                                                  |                          | When the clock           |                |  |
|                      |                                          | Power-on reset                                                                                      | WDT&SP reset                                                                                                                                                                                                                                                                                | CE reset                 | is stopped               |                |  |
|                      |                                          | High-impedance<br>output                                                                            | High-impedance<br>output                                                                                                                                                                                                                                                                    | High-impedance<br>output | High-impedance<br>output |                |  |
| 36                   | TEST                                     | Test input pin.<br>Be sure to connec                                                                | ct it to GND.                                                                                                                                                                                                                                                                               |                          |                          | -              |  |
| 37<br>38<br>39<br>40 | P1D3<br>P1D2<br>P1D1/BEEP1<br>P1D0/BEEP0 | <ul> <li>P1D3-P1D0</li> <li>4-bit I/O port</li> <li>Input/output of</li> </ul>                      | <ul><li> 4-bit I/O port</li><li> Input/output can be specified bit by bit.</li><li> BEEP1, BEEP0</li></ul>                                                                                                                                                                                  |                          |                          |                |  |
|                      |                                          |                                                                                                     | When reset                                                                                                                                                                                                                                                                                  |                          | When the clock           |                |  |
|                      |                                          | Power-on reset                                                                                      | WDT&SP reset                                                                                                                                                                                                                                                                                | CE reset                 | is stopped               |                |  |
|                      |                                          | Input<br>(P1D3-P1D0)                                                                                | Input<br>(P1D3-P1D0)                                                                                                                                                                                                                                                                        | Held<br>(P1D3-P1D0)      | Held<br>(P1D3-P1D0)      |                |  |
| 43<br>to             | P2B3<br>to                               | 4-bit I/O port.<br>Input/output can b                                                               | be specified bit by                                                                                                                                                                                                                                                                         | bit.                     |                          | CMOS push-pull |  |
| 46                   | P2B0                                     |                                                                                                     | When reset                                                                                                                                                                                                                                                                                  |                          | When the clock           |                |  |
|                      |                                          | Power-on reset                                                                                      | WDT&SP reset                                                                                                                                                                                                                                                                                | CE reset                 | is stopped               |                |  |
|                      |                                          | Input                                                                                               | Input                                                                                                                                                                                                                                                                                       | Held                     | Held                     |                |  |
| 47<br>to             | P3C3<br>to                               | 4-bit I/O port.<br>Input/output can be specified in 4-bit units.                                    |                                                                                                                                                                                                                                                                                             |                          |                          | CMOS push-pull |  |
| 50                   | P3C0                                     |                                                                                                     | When reset                                                                                                                                                                                                                                                                                  |                          | When the clock           |                |  |
|                      |                                          | Power-on reset                                                                                      | WDT&SP reset                                                                                                                                                                                                                                                                                | CE reset                 | is stopped               |                |  |
|                      |                                          | Input                                                                                               | Input                                                                                                                                                                                                                                                                                       | Held                     | Held                     |                |  |

| Pin No.  | Symbol               |                                                           | Function                           |                   |                                    | Output format   |  |
|----------|----------------------|-----------------------------------------------------------|------------------------------------|-------------------|------------------------------------|-----------------|--|
| 51       | P3D3                 | 4-bit I/O port.                                           |                                    |                   |                                    | CMOS push-pull  |  |
| to       | to                   | Input/output can b                                        | be specified in 4-bit              | units.            |                                    |                 |  |
| 54       | P3D0                 |                                                           | When reset                         |                   | When the clock                     |                 |  |
|          |                      | Power-on reset                                            | WDT&SP reset                       | CE reset          | is stopped                         |                 |  |
|          |                      | Input                                                     | Input                              | Held              | Held                               |                 |  |
| 55       | P2C3                 | 4-bit I/O port.                                           |                                    |                   | ,                                  | CMOS push-pull  |  |
| to       | to                   | Input/output can b                                        | be specified bit by b              | it.               |                                    |                 |  |
| 58       | P2C0                 |                                                           | When reset                         |                   | When the clock                     |                 |  |
|          |                      | Power-on reset                                            | WDT&SP reset                       | CE reset          | is stopped                         |                 |  |
|          |                      | Input                                                     | Input                              | Held              | Held                               |                 |  |
| 59       | P0C3                 | 4-bit I/O port.                                           |                                    |                   |                                    | CMOS push-pull  |  |
| to       | to                   |                                                           | be specified bit by b              | oit.              |                                    |                 |  |
| 62       | P0C0                 |                                                           | When reset                         |                   | When the clock                     |                 |  |
|          |                      | Power-on reset                                            | WDT&SP reset                       | CE reset          | is stopped                         |                 |  |
|          |                      |                                                           |                                    |                   | Held                               |                 |  |
|          |                      | Input                                                     |                                    | Held              | пеій                               | <b>.</b>        |  |
| 63<br>64 | P0A3/SDA<br>P0A2/SCL | <ul> <li>P0A3-P0A0</li> </ul>                             | 0A, P0B, P2D, and                  | serial interface  |                                    | N-ch open-drain |  |
| -        |                      | 4-bit I/O port                                            |                                    |                   |                                    |                 |  |
| 65       | P0A1/SCK2            |                                                           | can be specified bit               | by bit.           |                                    | CMOS push-pull  |  |
| 66       | P0A0/SO2             | • P0B3-P0B0                                               |                                    |                   |                                    |                 |  |
| 67       | P0B3/SI2             | 4-bit I/O port                                            |                                    |                   |                                    |                 |  |
| 68       | P0B2/SCK3/           | <ul> <li>Input/output of</li> <li>P2D2-P2D0</li> </ul>    | can be specified bit               | by bit.           |                                    |                 |  |
|          | ASCK                 | 3-bit I/O port                                            |                                    |                   |                                    |                 |  |
| 69       | P0B1/SO3/TxD         |                                                           | can be specified bit               | by bit.           |                                    |                 |  |
| 70       | P0B0/SI3/RxD         | • SDA, SCL                                                |                                    |                   |                                    |                 |  |
| 71       | P2D2/SCK             |                                                           |                                    | when the 2-wire   | serial I/O or I <sup>2</sup> C bus |                 |  |
| 72       | P2D1/SB1             | • SCK2, SO2, SI                                           | of serial interface 2 is selected. |                   |                                    |                 |  |
| 73       | P2D0/SB0             |                                                           | ∠<br>/O, serial data outp          | ut, and serial da | ata input when the                 |                 |  |
|          | 1 200,000            |                                                           | I/O of serial interfac             |                   | -                                  |                 |  |
|          |                      | • <u>SCK3</u> , SO3, SI                                   | 3                                  |                   |                                    |                 |  |
|          |                      |                                                           | /O, serial data outp               |                   | -                                  |                 |  |
|          |                      |                                                           | I/O of serial interfac             | ce 3 is selected. |                                    |                 |  |
|          |                      | <ul> <li>ASCK, TxD, Rx</li> <li>Serial clock I</li> </ul> | D<br>/O, serial data outp          | ut and serial da  | ata input when the                 |                 |  |
|          |                      |                                                           | al interface 3 is sel              |                   |                                    |                 |  |
|          |                      | • SCK, SB1, SB0                                           |                                    |                   |                                    |                 |  |
|          |                      | Serial clock a                                            | and serial data I/O                | when the SBI of   | serial interface 2 is              |                 |  |
|          |                      | selected.                                                 |                                    |                   |                                    |                 |  |
|          |                      |                                                           | When reset                         |                   | When the clock                     |                 |  |
|          |                      | Power-on reset                                            | WDT&SP reset                       | CE reset          | is stopped                         |                 |  |
|          |                      | Input                                                     | Input                              | Held              | Held                               |                 |  |
|          |                      | P0A3-P0A0,                                                | P0A3-P0A0,                         | (P0A3-P0A0,       |                                    |                 |  |
|          |                      | P0B3-P0B0,                                                | P0B3-P0B0,                         | P0B3-P0B0,        | P0B3-P0B0,                         |                 |  |
|          |                      | P2D2-P2D0                                                 | P2D2-P2D0                          | P2D2-P2D0         | P2D2-P2D0                          |                 |  |

| Pin No.  | Symbol      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Output format |
|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 74       | REG         | CPU regulator.<br>Use $0.1-\mu$ F capacitor to connect it to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -             |
| 76<br>77 | Xout<br>Xin | A crystal is connected to these pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -             |
| 78       | CE          | <ul> <li>Input for device operation selection, CE reset, and interrupt signals</li> <li>Device operation selection <ul> <li>When CE is high, the PLL frequency synthesizer can be operated.</li> <li>When CE is low, the PLL frequency synthesizer is automatically disabled by the device.</li> </ul> </li> <li>CE reset <ul> <li>Setting CE from low to high resets the device upon the detection of a rising edge of the internal basic timer setting pulse.</li> <li>A reset timing delay can also be specified.</li> </ul> </li> <li>Interrupt <ul> <li>A vectored interrupt occurs upon the detection of a falling edge of the input signal.</li> </ul> </li> </ul> | -             |
| 80       | RESET       | Reset input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _             |

## 1.2 PROM PROGRAMMING MODE

| Pin No. | Symbol | Function                                                                                                        | Output format  |
|---------|--------|-----------------------------------------------------------------------------------------------------------------|----------------|
| 26      | MD3    | Input for operating mode selection for program memory write, read, or                                           | -              |
| to      | to     | verification                                                                                                    |                |
| 29      | MD0    |                                                                                                                 |                |
| 21      | GND2   | Ground                                                                                                          | -              |
| 33      | GND1   |                                                                                                                 |                |
| 75      | GND0   |                                                                                                                 |                |
| 36      | Vpp    | Pin to which program voltage is applied during program memory write, read, or verification. +12.5 V is applied. | -              |
| 30      | Vdd1   | Power supply pins. +6 V is applied during program memory write, read,                                           | -              |
| 79      | Vdd0   | or verification.                                                                                                |                |
| 51      | D7     | 8-bit data I/O for program memory write, read, or verification                                                  | CMOS push-pull |
| to      | to     |                                                                                                                 |                |
| 58      | D0     |                                                                                                                 |                |
| 77      | CLK    | Clock input for address updating during program memory write, read, or verification                             | -              |

**Remark** The pins other than those listed above are not used in PROM programming mode. For the handling of the unused pins, see **PIN CONFIGURATION**, (2) **PROM programming mode**.

**1.3 EQUIVALENT CIRCUIT OF PINS** 

(1) P0A (P0A1/SCK2, P0A0/SO2)
P0B (P0B3/SI2, P0B2/SCK3/ASCK, P0B1/SO3/TxD, P0B0/SI3/RxD)
P0C (P0C3, P0C2, P0C1, P0C0)
P1D (P1D3, P1D2, P1D1/BEEP1, P1D0/BEEP0)
P2A (P2A2, P2A1/FCG1, P2A0/FCG0)
P2B (P2B3, P2B2, P2B1, P2B0)
P2C (P2C3, P2C2, P2C1, P2C0)
P2D (P2D2/SCK)
P3A (P3A3, P3A2, P3A1, P3A0)
P3B (P3B3, P3B2, P3B1, P3B0)
P3C (P3C3, P3C2, P3C1, P3C0)
P3D (P3D3, P3D2, P3D1, P3D0)



**Note** In this circuit, a current drained by noise does not increase even if the circuit is in the floating state, because of the internal signal being output when the clock stop instruction is executed.

- (2) POA (POA3/SDA, POA2/SCL) P2D (P2D1/SB1, P2D0/SB0) (I/O)
  - **Note** In this circuit, a current drained by noise does not increase even if the circuit is in the floating state, because of the internal signal being output when the clock stop instruction is executed.
- (3) P1B (P1B3, P1B2/PWM2, P1B1/PWM1, P1B0/PWM0) (Output)



(4) P0D (P0D3/AD3, P0D2/AD2, P0D1/AD1, P0D0/AD0) (Input)



**Note** In this circuit, a current drained by noise does not increase even if the circuit is in the floating state, because of the internal signal being output when the clock stop instruction is executed.

## (5) P1A (P1A1) (Input)



**Note** In this circuit, a current drained by noise does not increase even if the circuit is in the floating state, because of the internal signal being output when the clock stop instruction is executed.

## (6) P1C (P1C3/AD5, P1C2/AD4) (Input)



**Note** In this circuit, a current drained by noise does not increase even if the circuit is in the floating state, because of the internal signal being output when the clock stop instruction is executed.

(7) P1C (P1C1/AMIFC, P1C0/FMIFC) (Input)



**Note** In this circuit, a current drained by noise does not increase even if the circuit is in the floating state, because of the internal signal being output when the clock stop instruction is executed.

(8) CE

RESET INT0, INT1, INT2 P1A (P1A3/INT4, P1A2/INT3, P1A0/TM0G)

(Schmitt-triggered input)



## (9) XOUT (Output), XIN (Input)



## (10) EO1, EO0 (Output)



## (11) VCOH, VCOL (Input)



## 1.4 HANDLING UNUSED PINS

The unused pins should be handled as indicated in Table 1-1.

|           | Pin                                                          | I/O format                | Recommended handling                                                                                                                |
|-----------|--------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
|           | P0D3/AD3-P0D0/AD0                                            | Input                     | Connect each pin to GND through a resistor.Note 1                                                                                   |
|           | P1C3/AD5<br>P1C2/AD4<br>P1C1/AMIFCNote 2<br>P1C0/FMIFCNote 2 |                           | Specify as a port and connect each pin to VDD or GND through a resistor.Note 1                                                      |
|           | P1A3/INT4<br>P1A2/INT3<br>P1A1<br>P1A0/TM0G                  |                           | Connect each pin to GND through a resistor.Note 1                                                                                   |
|           | P1B3<br>P1B2/PWM2-P1B0/PWM0                                  | N-ch open-drain<br>output | Specify low output, in the software, and leave open.                                                                                |
| Port pins | P0A3/SDA<br>P0A2/SCL<br>P0A1/SCK2<br>P0A0/SO2                | ∕ONote 3                  | Specify as a general-purpose input port, in the software, and connect each pin to $V_{\text{DD}}$ or GND through a resistor. Note 1 |
| Pol       | P0B3/SI2<br>P0B2/SCK3/ASCK<br>P0B1/SO3/TxD<br>P0B0/SI3/RxD   |                           |                                                                                                                                     |
|           | P0C3-P0C0                                                    |                           |                                                                                                                                     |
|           | P1D3<br>P1D2<br>P1D1/BEEP1<br>P1D0/BEEP0                     |                           |                                                                                                                                     |
|           | P2A2<br>P2A1/FCG1<br>P2A0/FCG0                               |                           |                                                                                                                                     |
|           | P2B3-P2B0                                                    |                           |                                                                                                                                     |
|           | P2C3-P2C0                                                    |                           |                                                                                                                                     |

Table 1-1 Handling Unused Pins

(1/2)

- **Notes 1.** When making an external connection to V<sub>DD</sub> with a pull-up resistor, or to GND with a pull-down resistor, note the following: If the resistance of the pull-up or pull-down resistor is too high, the pin approaches the high impedance state, thus increasing the through current drawn by the port. In general, pull-up and pull-down resistors should have a resistance of between 20 and 50 kilohms, depending on the application circuit.
  - 2. Do not specify AMIFC or FMIFC. If AMIFC or FMIFC is specified, current drain increases.
  - **3.** I/O ports become general-purpose input ports upon power-on reset, reset by the RESET pin, watchdog timer reset, or stack overflow/underflow reset.

#### Table 1-1 Handling Unused Pins

(2/2)

|            | Pin                              | I/O format | Recommended handling                                                                                                   |
|------------|----------------------------------|------------|------------------------------------------------------------------------------------------------------------------------|
| s          | P2D2/SCK<br>P2D1/SB1<br>P2D0/SB0 | I/ONote 2  | Specify as a general-purpose input port, in the software, and connect each pin to VDD or GND through a resistor.Note 1 |
| Port pins  | P3A3-P3A0                        |            |                                                                                                                        |
| Por        | P3B3-P3B0                        | ]          |                                                                                                                        |
|            | P3C3-P3C0                        |            |                                                                                                                        |
|            | P3D3-P3D0                        |            |                                                                                                                        |
|            | CE                               | Input      | Connect to VDD through a resistor.Note 1                                                                               |
| pins       | EO1<br>EO0                       | Output     | Leave each pin open.                                                                                                   |
| port       | INT0-INT2                        | Input      | Connect each pin to GND through a resistor.Note 1                                                                      |
| than       | RESET                            | Input      | Connect to VDD through a resistor.Note 1                                                                               |
| Other than | TEST                             | -          | Connect directly to GND.                                                                                               |
| đ          | VCOH<br>VCOL                     | Input      | Disable PLL, in the program, and leave each pin open.                                                                  |

- **Notes 1.** When making an external connection to VDD with a pull-up resistor, or to GND with a pull-down resistor, note the following: If the resistance of the pull-up or pull-down resistor is too high, the pin approaches the high impedance state, thus increasing the through current drawn by the port. In general, pull-up and pull-down resistors should have a resistance of between 20 and 50 kilohms, depending on the application circuit.
  - 2. I/O ports become general-purpose input ports upon power-on reset, reset by the RESET pin, watchdog timer reset, or stack overflow/underflow reset.

## 1.5 NOTES ON USE OF THE CE, INTO-INT4, AND RESET PINS (ONLY IN NORMAL OPERATION MODE)

The CE, INT0-INT4, and  $\overrightarrow{\text{RESET}}$  pins can be used as the test mode selection pin for testing the internal operation of the  $\mu$ PD17P719 (IC test), besides the usage shown in **Section 1.1**.

Applying a voltage exceeding VDD to the CE, INT0-INT4, or RESET pin causes the  $\mu$ PD17P719 to enter test mode. When noise exceeding VDD comes in during normal operation, the device may not operate normally.

For example, if the wiring from the CE, INT0-INT4, or RESET pin is too long, noise may be induced on the wiring, causing this mode switching.

When installing the wiring, lay the wiring in such a way that noise is suppressed as much as possible. If noise yet arises, use an external part to suppress it as shown below.

• Connect a diode with low VF between the pin and VDD.





#### 1.6 NOTES ON USE OF THE TEST PIN (ONLY IN NORMAL OPERATION MODE)

Applying V<sub>DD</sub> to the TEST pin causes the  $\mu$ PD17P719 to enter test mode or program memory write/verify mode. Keep the wiring as short as possible and connect the TEST pin directly to the GND pin.

When the wiring between the TEST pin and GND pin is too long or external noise enters the TEST pin, a voltage difference may occur between the TEST pin and GND pin. When this happens, your program may malfunction.



## 2. ONE-TIME PROM (PROGRAM MEMORY) WRITE, READ, AND VERIFICATION

The program memory built into the  $\mu$ PD17P719 is a one-time PROM (16384 × 16 bits) that is electrically writable. In normal operation, this PROM is accessed on a 16-bit word basis. During program memory write, read, and verification, the PROM is accessed on an 8-bit word basis. The higher 8 bits of a 16-bit word are located at an evennumbered address, and the lower 8 bits are located at an odd-numbered address.

For PROM write, read, and verification, PROM programming mode must be specified, and the pins listed in Table 2-1 are used.

In this case, address input is not used. Instead, clock input on the CLK pin is used to update addresses.

| Pin        | Function                                      |
|------------|-----------------------------------------------|
| Vpp        | Used to apply the program voltage (+12.5 V)   |
| CLK        | Used to apply an address update clock         |
| MD0-MD3    | Used to select an operating mode              |
| D0-D7      | Used to input/output 8-bit data               |
| Vdd0, Vdd1 | Used to apply the power supply voltage (+6 V) |

 Table 2-1
 Pins Used for Program Memory Write, Read, and Verification

For writing to the built-in PROM, a specified PROM programmer and dedicated programmer adapter are to be used. The following PROM programmers and programmer adapters are usable:

| PROM programmer       | Programmer adapter |
|-----------------------|--------------------|
| PG-1500               | PA-17P709GC        |
| +                     |                    |
| PA-17KDZ              |                    |
| (adapter for PG-1500) |                    |

Third-party PROM programmers are also available: For example, AF-9703, AF-9704, AF-9705, and AF-9706 (manufactured by Ando Electric Co., Ltd.)

#### Fig. 2-1 PA17P709GC and PA-17KDZ



#### 2.1 OPERATING MODES FOR PROGRAM MEMORY WRITE, READ, AND VERIFICATION

The  $\mu$ PD17P719 is placed in program memory write, read, and verify mode when +6 V is applied to the V<sub>DD</sub> pin, and +12.5 V to the V<sub>PP</sub> pin.

In this mode, one of the operating modes indicated in Table 2-2 is set, depending on the setting of the MD0 to MD3 pins.

The input pins that are not used for program memory write, read, and verification are connected to GND through a pull-down resistor (470 ohms). (See **PIN CONFIGURATION**, **(2) PROM programming mode**.)

| Table 2-2 | Operating Modes for Program Memory Write, Read, and Verication |
|-----------|----------------------------------------------------------------|
|           |                                                                |

| O       | perating mo | de spe | ecifica | tion |     | Operating mode                         |  |
|---------|-------------|--------|---------|------|-----|----------------------------------------|--|
| Vpp     | Vdd         | MD0    | MD1     | MD2  | MD3 |                                        |  |
| +12.5 V | +6 V        | Н      | L       | н    | L   | Program memory address zero-clear mode |  |
|         |             | L      | Н       | н    | н   | Write mode                             |  |
|         |             | L      | L       | н    | н   | Read/verify mode                       |  |
|         |             | н      | Х       | н    | н   | Program inhibit mode                   |  |

#### Remark X: L or H

## 2.2 PROGRAM MEMORY WRITE PROCEDURE

The program memory write procedure is described below. The procedure allows high-speed write operation.

- (1) Connect the unused pins to GND through pull-down resistors. The CLK pin must be low.
- (2) Apply 5 V to the VDD pin. The VPP pin must be low.
- (3) Apply 5 V to the VPP pin after waiting 10  $\mu$ s.
- (4) Specify program memory address zero-clear mode, using the mode setting pins.
- (5) Apply 6 V to VDD, and 12.5 V to VPP.
- (6) Program inhibit mode
- (7) Write data in 1-ms write mode.
- (8) Program inhibit mode
- (9) Verify mode. When data has been written normally, proceed to step (10). When data has not been written normally, repeat steps (7) to (9).
- (10) Perform an additional write operation ((X: Number of write operations performed in steps (7) to (9))  $\times$  1 ms).
- (11) Program inhibit mode
- (12) Apply four pulses to the CLK pin to increment the program memory address by 1.
- (13) Repeat steps (7) to (12) until the last address is reached.
- (14) Program memory address zero-clear mode
- (15) Change the voltage applied to the VDD and VPP pins to 5 V.
- (16) Turn off the power.

Steps (2) to (12) are illustrated below.



## 2.3 PROGRAM MEMORY READ PROCEDURE

- (1) Connect the unused pins to GND through pull-down resistors. The CLK pin must be low.
- (2) Apply 5 V to the V\_DD pin. The V\_PP pin must be low.
- (3) Apply 5 V to the VPP pin after waiting 10  $\mu$ s.
- (4) Specify program memory address zero-clear mode, using the mode setting pins.
- (5) Apply 6 V to VDD, and 12.5 V to VPP.
- (6) Program inhibit mode
- (7) Verify mode. When a clock pulse signal is applied to the CLK pin, data is output for each address every four clock pulses.
- (8) Program inhibit mode
- (9) Program memory address zero-clear mode
- (10) Change the voltage applied to the VDD and VPP pins to 5 V.
- (11) Turn off the power.

Steps (2) to (9) are illustrated below.



## 3. ELECTRICAL CHARACTERISTICS

## **ABSOLUTE MAXIMUM RATINGS** (T<sub>A</sub> = 25 °C)

| Parameter                     | Symbol | Condition                                                                                                             | Rating            | Unit |
|-------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|-------------------|------|
| Supply voltage                | Vdd    |                                                                                                                       | -0.3 to +6.0      | V    |
| PROM program voltage          | Vpp    |                                                                                                                       | -0.3 to +13.5     | V    |
| Input voltage                 | Vi     | At other than CE, INT0-INT4, and RESET pins                                                                           | -0.3 to VDD + 0.3 | V    |
|                               |        | CE, INT0-INT4, and RESET pins                                                                                         | -0.3 to VDD + 0.6 | V    |
| Output voltage                | Vo     | At other than P1B0-P1B3                                                                                               | -0.3 to VDD + 0.3 | V    |
| High output current           | Іон    | At one pin                                                                                                            | -8.0              | mA   |
|                               |        | Total for P2A0-P2A2, P3A0-P3A3, and P3B0-P3B3                                                                         | -15.0             | mA   |
|                               |        | Total for P0A0, P0A1, P0B0-P0B3, P0C0-P0C3,<br>P1D0-P1D3, P2B0-P2B3, P2C0-P2C3,<br>P2D2, P3C0-P3C3, and P3D0-P3D3     | -25.0             | mA   |
| Low output current            | lol    | At one pin of P1B0-P1B3                                                                                               | 12.0              | mA   |
|                               |        | At one pin of other than P1B0-P1B3                                                                                    | 8.0               | mA   |
|                               |        | Total for P2A0-P2A2, P3A0-P3A3, and P3B0-P3B3                                                                         | 15.0              | mA   |
|                               |        | Total for P0A0-P0A3, P0B0-P0B3, P0C0-P0C3,<br>P1D0-P1D3, P2B0-P2B3, P2C0-P2C3,<br>P2D0-P2D2, P3C0-P3C3, and P3D0-P3D3 | 25.0              | mA   |
|                               |        | Total for P1B0-P1B3                                                                                                   | 25.0              | mA   |
| Output withstand voltage      | VBDS   | P1B0-P1B3                                                                                                             | 14.0              | V    |
| Total loss                    | Pt     |                                                                                                                       | 200               | mW   |
| Operating ambient temperature | TA     |                                                                                                                       | -40 to +85        | °C   |
| Storage temperature           | Tstg   |                                                                                                                       | -55 to +125       | °C   |

Caution Absolute maximum ratings are rated values beyond which physical damage will be caused to the product; if the rated value of any of the parameters in the above table is exceeded, even momentarily, the quality of the product may deteriorate. Always use the product within its rated values.

## **RECOMMENDED OPERATING RANGES** (TA = -40 to +85 °C)

| Parameter      | Symbol | Condition                                        | Min. | Тур. | Max. | Unit |
|----------------|--------|--------------------------------------------------|------|------|------|------|
| Supply voltage | Vdd1   | While the CPU and PLL are operating              | 4.5  | 5.0  | 5.5  | V    |
|                | Vdd2   | While the CPU is operating but the PLL is halted | 3.5  | 5.0  | 5.5  | V    |

## RECOMMENDED OUTPUT WITHSTAND VOLTAGE (TA = -40 to +85 °C)

| Parameter                | Symbol | Condition | Min. | Тур. | Max. | Unit |
|--------------------------|--------|-----------|------|------|------|------|
| Output withstand voltage | VBDS   | P1B0-P1B3 |      |      | 12   | V    |

## DC CHARACTERISTICS (TA = -40 to +85 °C, VDD = 3.5 to 5.5 V)

| Parameter                     | Symbol | (                                                                                                                                                                                                                                                                                                                                                       | Condition                                                                                 | Min. | Тур.    | Max. | Unit |
|-------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|---------|------|------|
| Supply current                | Idd1   | The CPU is operating but the PLL is halted, with a sinusoidal wave applied to the X <sub>IN</sub> pin.<br>( $f_{IN} = 4.5 \text{ MHz} \pm 1\%, V_{IN} = V_{DD}$ )<br>The CPU and PLL are halted, with a sinusoidal wave applied to the X <sub>IN</sub> pin.<br>( $f_{IN} = 4.5 \text{ MHz} \pm 1\%, V_{IN} = V_{DD}$ )<br>The HALT instruction is used. |                                                                                           |      | 1.5     | 3.0  | mA   |
|                               | Idd2   |                                                                                                                                                                                                                                                                                                                                                         |                                                                                           |      | 0.7     | 1.5  | mA   |
| Data hold voltage             | Vddr1  | The crystal oscillator is o                                                                                                                                                                                                                                                                                                                             | perating.                                                                                 | 3.5  |         | 5.5  | V    |
|                               | Vddr2  | The crystal oscillator is halted.                                                                                                                                                                                                                                                                                                                       | The timer flip-flop is used for detecting power failure.                                  | 2.2  |         | 5.5  | V    |
|                               | Vddr3  |                                                                                                                                                                                                                                                                                                                                                         | Data memory contents are held.                                                            | 2.0  |         | 5.5  | V    |
| Data hold current             | DDR1   | The crystal oscillator is                                                                                                                                                                                                                                                                                                                               | $V_{DD} = 5 V, T_A = 25 °C$                                                               |      | 2.0     | 4.0  | μA   |
|                               | Iddr2  | halted.                                                                                                                                                                                                                                                                                                                                                 |                                                                                           |      | 2.0     | 30.0 | μA   |
| High input voltage            | Vih1   | P0A0, P0B1, P0C0-P0C3<br>P1D0-P1D3, P2A2, P2B0<br>P3B0-P3B3, P3C0-P3C3                                                                                                                                                                                                                                                                                  | 0.7Vdd                                                                                    |      | Vdd     | V    |      |
|                               | Vih2   | P0A1-P0A3, P0B0, P0B2<br>P2D0-P2D2, CE, INT0-IN                                                                                                                                                                                                                                                                                                         | 0.8Vdd                                                                                    |      | Vdd     | V    |      |
|                               | Vінз   | P0D0-P0D3                                                                                                                                                                                                                                                                                                                                               | 0.55Vdd                                                                                   |      | Vdd     | V    |      |
| Low input voltage             | VIL1   | P0A0, P0B1, P0C0-P0C3<br>P1D0-P1D3, P2A2, P2B0<br>P3B0-P3B3, P3C0-P3C3                                                                                                                                                                                                                                                                                  | 0                                                                                         |      | 0.3Vdd  | V    |      |
|                               | VIL2   | P0A1-P0A3, P0B0, P0B2<br>P2D0-P2D2, CE, INT0-IN                                                                                                                                                                                                                                                                                                         | 0                                                                                         |      | 0.2Vdd  | V    |      |
|                               | Vils   | P0D0-P0D3                                                                                                                                                                                                                                                                                                                                               | 0                                                                                         |      | 0.15Vdd | V    |      |
| High output current           | Іон1   | P0A0, P0A1, P0B0-P0B3<br>P2A0-P2A2, P2B0-P2B3<br>P3A0-P3A3, P3B0-P3B3                                                                                                                                                                                                                                                                                   | -1.0                                                                                      |      |         | mA   |      |
|                               | Іон2   | EO0, EO1 VD                                                                                                                                                                                                                                                                                                                                             | р = 4.5 to 5.5 V, Vон = Vрр - 1 V                                                         | -3.0 |         |      | mA   |
| Low output current            | IOL1   | P2A0-P2A2, P2B0-P2B3                                                                                                                                                                                                                                                                                                                                    | , P0C0-P0C3, P1D0-P1D3,<br>, P2C0-P2C3, P2D0-P2D2,<br>, P3C0-P3C3, P3D0-P3D3<br>Vol = 1 V | 1.0  |         |      | mA   |
|                               | IOL2   | EO0, EO1                                                                                                                                                                                                                                                                                                                                                | $V_{DD}$ = 4.5 to 5.5 V, $V_{OL}$ = 1 V                                                   | 3.0  |         |      | mA   |
|                               | Іоіз   | P1B0-P1B3                                                                                                                                                                                                                                                                                                                                               | Vol = 1 V                                                                                 | 7.0  |         |      | mA   |
| High input current            | Ін     | P0D0-P0D3 are pulled de                                                                                                                                                                                                                                                                                                                                 | own. Vin = Vdd                                                                            | 5.0  |         | 150  | μA   |
| Output-off leakage            | ILO1   | P1B0-P1B3                                                                                                                                                                                                                                                                                                                                               | Vin = 12 V                                                                                |      |         | 1.0  | μA   |
| current                       | ILO2   | EO0, EO1                                                                                                                                                                                                                                                                                                                                                | $V_{IN} = V_{DD}, V_{IN} = 0 V$                                                           |      |         | ±1.0 | μA   |
| High input leakage<br>current | Ішн    | Input pin                                                                                                                                                                                                                                                                                                                                               | $V_{IN} = V_{DD}$                                                                         |      |         | 1.0  | μΑ   |
| Low input leakage current     |        | Input pin                                                                                                                                                                                                                                                                                                                                               | $V_{IN} = 0 V$                                                                            |      |         | -1.0 | μA   |

## **AC CHARACTERISTICS** (T<sub>A</sub> = -40 to +85 °C, V<sub>DD</sub> = 5 V $\pm$ 10%)

| Parameter            | Symbol |                                                                                                                 | Min.                                                               | Тур. | Max. | Unit |     |
|----------------------|--------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|------|------|-----|
| Operating frequency  | fin1   | VCOL pin in MF mode                                                                                             | Sinusoidal wave applied to the $V_{IN}$ pin = 0.15V <sub>p-p</sub> | 0.8  |      | 3    | MHz |
|                      |        |                                                                                                                 | Sinusoidal wave applied to the $V_{IN}$ pin = 0.20V <sub>p-p</sub> | 0.5  |      | 3    | MHz |
|                      | fin2   | VCOL pin in HF mode, with a sinusoidal wave applied to the V <sub>IN</sub> pin = $0.1V_{p-p}$ Note              |                                                                    | 10   |      | 40   | MHz |
|                      | fіnз   | VCOH pin in VHF mode, with a sinusoidal wave applied to the V <sub>IN</sub> pin = $0.1V_{p\cdot p}$ <b>Note</b> |                                                                    |      |      | 130  | MHz |
|                      | fin4   | AMIFC pin, with a sinus<br>V <sub>IN</sub> pin = 0.15V <sub>P-P</sub>                                           | 0.4                                                                |      | 0.5  | MHz  |     |
|                      | fin5   | FMIFC pin in FMIF cou<br>applied to the V <sub>IN</sub> pin =                                                   | nt mode, with a sinusoidal wave<br>0.20V <sub>P-P</sub>            | 10   |      | 11   | MHz |
|                      | fin6   | FMIFC pin in AMIF count mode, with a sinusoidal wave applied to the V <sub>IN</sub> pin = $0.15V_{P-P}$         |                                                                    |      |      | 0.5  | MHz |
| SIO2 input frequency | fin7   | External clock                                                                                                  |                                                                    |      |      | 1    | MHz |
| SIO3 input frequency | fin8   | External clock                                                                                                  |                                                                    |      |      | 0.7  | MHz |

**Note** The condition of sinusoidal wave input  $V_{IN} = 0.1V_{p-p}$  is the rated value when the  $\mu$ PD17P719 alone is operating. Where influence of noise must be taken into consideration, operation under input amplitude condition of  $V_{IN} = 0.15V_{p-p}$  is recommended.

## A/D CONVERTER CHARACTERISTICS (TA = -40 to +85 °C, VDD = 5 V $\pm$ 10%)

| Parameter                     | Symbol | Condition                 | Min. | Тур. | Max. | Unit |
|-------------------------------|--------|---------------------------|------|------|------|------|
| Total error in A/D conversion |        | 8 bits                    |      |      | ±3.0 | LSB  |
| Total error in A/D conversion |        | 8 bits $T_A = 0$ to 85 °C |      |      | ±2.5 | LSB  |

## **REFERENCE CHARACTERISTICS** (TA = +25 °C, VDD = 5.0 V)

| Parameter      | Symbol | Condition                                                                                                                 | Min. | Тур. | Max. | Unit |
|----------------|--------|---------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Supply current | Idd3   | The CPU and PLL are operating, with a sinusoidal wave applied to the VCOH pin. $(f_{IN}=130\ MHz,\ V_{IN}=0.3V_{P^{-p}})$ |      | 6.0  | 12.0 | mA   |

## DC PROGRAMMING CHARACTERISTICS (TA = $25 \pm 5$ °C, Vdd = $6.0 \pm 0.25$ V, Vpp = $12.5 \pm 0.3$ V)

| Parameter             | Symbol | Condition            | Min.      | Тур. | Max.   | Unit |
|-----------------------|--------|----------------------|-----------|------|--------|------|
| Input high voltage    | VIH1   | Other than CLK       | 0.7Vdd    |      | Vdd    | V    |
|                       | VIH2   | CLK                  | Vdd - 0.5 |      | Vdd    | V    |
| Input low voltage     | VIL1   | Other than CLK       | 0         |      | 0.3Vdd | V    |
|                       | VIL2   | CLK                  | 0         |      | 0.4    | V    |
| Input leakage current | lu -   | VIN = VIL OF VIH     |           |      | 10     | μA   |
| Output high voltage   | Vон    | Іон = -1 mA          | Vdd - 1.0 |      |        | V    |
| Output low voltage    | Vol    | lo∟ = 1.6 mA         |           |      | 0.4    | V    |
| VDD supply current    | loo    |                      |           |      | 30     | mA   |
| VPP supply current    | IPP    | MD0 = VIL, MD1 = VIH |           |      | 30     | mA   |

## Cautions 1. VPP must be under +13.5 V including overshoot.

#### 2. VDD must be applied before VPP on and must be off after VPP off.

|                                                            |                  |             | ·i                                 |       |      |      |      |
|------------------------------------------------------------|------------------|-------------|------------------------------------|-------|------|------|------|
| Parameter                                                  | Symbol           | Note 1      | Condition                          | Min.  | Тур. | Max. | Unit |
| Address setup time Note 2 (referred to MD0 $\downarrow$ )  | tas              | tas         |                                    | 2     |      |      | μs   |
| MD1 setup time (referred to MD0 $\downarrow$ )             | t <sub>M1S</sub> | toes        |                                    | 2     |      |      | μs   |
| Data setup time (referred to MD0 $\downarrow$ )            | tos              | tos         |                                    | 2     |      |      | μs   |
| Address hold time <sup>Note 2</sup> (referred to MD0↑)     | tан              | tан         |                                    | 2     |      |      | μs   |
| Data hold time (referred to MD0 <sup>↑</sup> )             | tон              | tон         |                                    | 2     |      |      | μs   |
| Data output float delay from MD0 $\uparrow$                | <b>t</b> DF      | <b>t</b> df |                                    | 0     |      | 130  | ns   |
| V <sub>PP</sub> setup time (referred to MD3 <sup>↑</sup> ) | tvps             | tvps        |                                    | 2     |      |      | μs   |
| V <sub>DD</sub> setup time (referred to MD3 <sup>↑</sup> ) | tvds             | tvcs        |                                    | 2     |      |      | μs   |
| Initial program pulse width                                | tpw              | tew         |                                    | 0.95  | 1.0  | 1.05 | ms   |
| Additional program pulse width                             | topw             | topw        |                                    | 0.95  |      | 21.0 | ms   |
| MD0 setup time (referred to MD1 <sup>↑</sup> )             | tмos             | tces        |                                    | 2     |      |      | μs   |
| Data output delay from MD0 $\downarrow$                    | tov              | tov         | MD0 = MD1 = VIL                    |       |      | 1    | μs   |
| MD1 hold time (referred to MD0↑)                           | tм1н             | tоен        | tм1н <b>+</b> tм1к ≥ 50 <i>µ</i> s | 2     |      |      | μs   |
| MD1 recovery time (referred to MD0 $\downarrow$ )          | t <sub>M1R</sub> | tor         |                                    | 2     |      |      | μs   |
| Program counter reset time                                 | <b>t</b> PCR     | -           |                                    | 10    |      |      | μs   |
| CLK input high, low level range                            | txн,tx∟          | -           |                                    | 0.125 |      |      | μs   |
| CLK input frequency                                        | fx               | -           |                                    |       |      | 4.19 | MHz  |
| Initial mode set time                                      | tı               | -           |                                    | 2     |      |      | μs   |
| MD3 setup time (referred to MD1 <sup>1</sup> )             | tмзs             | -           |                                    | 2     |      |      | μs   |
| MD3 hold time (referred to MD1 $\downarrow$ )              | tмзн             | -           |                                    | 2     |      |      | μs   |
| MD3 setup time (referred to MD0 $\downarrow$ )             | tмзsr            | -           | When reading                       | 2     |      |      | μs   |
| Data output delay from address incrementNote 2             | <b>t</b> dad     | tacc        | program memory                     |       |      | 2    | μs   |
| Data output hold time from address incrementNote 2         | <b>t</b> had     | tон         |                                    | 0     |      | 130  | ns   |
| MD3 hold time (referred to MD0 <sup>↑</sup> )              | tмзнк            | -           |                                    | 2     |      |      | μs   |
| Data output float delay from MD3 $\downarrow$              | <b>t</b> dfr     | -           |                                    |       |      | 2    | μs   |
| Reset setup time                                           | tres             | -           |                                    | 10    |      |      | μs   |

## AC PROGRAMMING CHARACTERISTICS (TA = $25 \pm 5$ °C, Vdd = $6.0 \pm 0.25$ V, Vpp = $12.5 \pm 0.3$ V)

**Notes 1.** Symbols used for the  $\mu$ PD27C256 (The  $\mu$ PD27C256 is used only for maintenance.)

**2.** The internal address signal is incremented by 1 on the falling edge of the third clock (CLK) pulse, with four CLK pulses treated as one cycle. Internal addresses are not connected to pins.

## Write program memory timing



Remark The dashed line indicates high-impedance.





4. PACKAGE DRAWING

## 80 PIN PLASTIC QFP (14×14)



detail of lead end



## NOTE

Each lead centerline is located within 0.13 mm (0.005 inch) of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            | INCHES                           |  |  |
|------|------------------------|----------------------------------|--|--|
|      |                        |                                  |  |  |
| A    | 17.2±0.4               | 0.677±0.016                      |  |  |
| В    | 14.0±0.2               | $0.551^{+0.009}_{-0.008}$        |  |  |
| С    | 14.0±0.2               | $0.551\substack{+0.009\\-0.008}$ |  |  |
| D    | 17.2±0.4               | 0.677±0.016                      |  |  |
| F    | 0.825                  | 0.032                            |  |  |
| G    | 0.825                  | 0.032                            |  |  |
| Н    | 0.30±0.10              | $0.012^{+0.004}_{-0.005}$        |  |  |
| I    | 0.13                   | 0.005                            |  |  |
| J    | 0.65 (T.P.)            | 0.026 (T.P.)                     |  |  |
| К    | 1.6±0.2                | 0.063±0.008                      |  |  |
| L    | 0.8±0.2                | $0.031^{+0.009}_{-0.008}$        |  |  |
| М    | $0.15^{+0.10}_{-0.05}$ | $0.006^{+0.004}_{-0.003}$        |  |  |
| Ν    | 0.10                   | 0.004                            |  |  |
| Р    | 2.7                    | 0.106                            |  |  |
| Q    | 0.1±0.1                | $0.004 \pm 0.004$                |  |  |
| R    | 5°±5°                  | 5°±5°                            |  |  |
| S    | 3.0 MAX.               | 0.119 MAX.                       |  |  |
|      |                        | S80GC-65-3B9-4                   |  |  |

## 5. RECOMMENDED SOLDERING CONDITIONS

The conditions listed below shall be met when soldering the  $\mu$ PD17P719.

For details of the recommended soldering conditions, refer to our document *SMD Surface Mount Technology Manual* (C10535E).

Please consult with our sales offices in case any other soldering process is used, or in case soldering is done under different conditions.

| Table 5-1 Soldering Conditions for Surface-Mount Device |
|---------------------------------------------------------|
|---------------------------------------------------------|

## $\mu$ PD17P719GC-3B9: 80-pin plastic QFP (14 $\times$ 14 mm, 0.65-mm pitch)

| Soldering process      | Soldering conditions                                                                                                                                                           | Recommended conditions |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Infrared ray reflow    | Peak package's surface temperature: 235 °C<br>Reflow time: 30 seconds or less (at 210 °C or more)<br>Maximum allowable number of reflow processes: 3                           | IR35-00-3              |
| VPS                    | Peak package's surface temperature: 215 °C<br>Reflow time: 40 seconds or less (at 200 °C or more)<br>Maximum allowable number of reflow processes: 3                           | VP15-00-3              |
| Wave soldering         | Solder temperature: 260 °C or less<br>Flow time: 10 seconds or less<br>Number of flow processes: 1<br>Preheating temperature: 120 °C max. (measured on the<br>package surface) | WS60-00-1              |
| Partial heating method | Terminal temperature: 300 °C or less<br>Heat time: 3 seconds or less (for one side of a device)                                                                                | -                      |

Caution Do not apply more than a single process at once, except for "Partial heating method."

## APPENDIX DEVELOPMENT TOOLS

The following support tools are available for developing programs for the  $\mu$ PD17P719.

#### Hardware

| Name                                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| In-circuit emulator<br>[IE-17K<br>IE-17K-ETNote 1<br>EMU-17KNote 2 | The IE-17K, IE-17K-ET, and EMU-17K are in-circuit emulators applicable to the 17K series.<br>The IE-17K and IE-17K-ET are connected to the host machine (PC-9800 series or IBM PC/<br>AT <sup>TM</sup> ) through the RS-232C interface. The EMU-17K is inserted into the extension slot of<br>the host machine (PC-9800 series).<br>Use the system evaluation board (SE board) corresponding to each product together with<br>one of these in-circuit emulators. <i>SIMPLEHOST</i> <sup>TM</sup> , a man machine interface, implements<br>an advanced debug environment.<br>The EMU-17K also enables user to check the contents of the data memory in real time. |
| SE board<br>(SE-17709)                                             | The SE-17709 is an SE board for the $\mu$ PD17719 sub-series. It is used alone for evaluating the system. It is also used for debugging, in combination with an in-circuit emulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Emulation probe<br>(EP-17K80GC)                                    | The EP-17K80GC is an emulation probe for the $\mu$ PD17P719GC. When used with the EV-<br>9200GC-80 <sup>Note 3</sup> , this emulation probe connects the SE board to the target system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Conversion socket<br>(EV-9200GC-80 <sup>Note 3</sup> )             | The EV-9200GC-80 is a conversion socket for the 80-pin plastic QFP (14 $\times$ 14 mm). It is used to connect the EP-17K80GC to the target system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PROM Programmer<br>(PG-1500)                                       | The PG-1500 is a PROM programmer for the $\mu$ PD17P719.<br>Use this PROM programmer with the PA-17KDZ (adapter for the PG-1500) and PA-<br>17P709GC programmer adapter, to program the $\mu$ PD17P719.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Programmer adapter<br>(PA-17P709GC)                                | The PA-17P709GC is a socket unit for the $\mu$ PD17P719. It is used with the PG-1500.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Notes 1. Low-end model, operating on an external power supply

- The EMU-17K is a product of Naito Densei Machida Seisakusho Co., Ltd.. Contact Naito Densei Machida Seisakusho Co., Ltd. (Kawasaki, 044-822-3813) for details.
- **3.** The EP-17K80GC is supplied together with one EV-9200GC-80. A set of five EV-9200GC-80s is also available.
- **Remark** Third-party PROM programmers are also available: For example, AF-9703, AF-9704, AF-9705, and AF-9706 (manufactured by Ando Electric Co., Ltd.). These PROM programmers can be used with the PA-17P709GC programmer adapter. For details, contact Ando Electric Co., Ltd. (Tokyo, 03-3733-1151).

## Software

| Name                                                                                                       | Description                                                                                              | Host<br>machine   | 0                    | S                | Distribution media   | Part number      |                   |             |
|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|----------------------|------------------|----------------------|------------------|-------------------|-------------|
| 17K series<br>assembler                                                                                    | AS17K is an assembler applicable to the 17K series.                                                      | PC-9800<br>series | MS-DOS <sup>TM</sup> |                  | MS-DOS <sup>TM</sup> |                  | 5.25-inch,<br>2HD | μS5A10AS17K |
| (AS17K)                                                                                                    | () In developing µPD17P719<br>programs, AS17K is used in<br>combination with a device file<br>(AS17707). |                   |                      |                  | 3.5-inch,<br>2HD     | $\mu$ S5A13AS17K |                   |             |
|                                                                                                            |                                                                                                          | IBM<br>PC/AT      | PC DOS™              |                  | 5.25-inch,<br>2HC    | $\mu$ S7B10AS17K |                   |             |
|                                                                                                            |                                                                                                          |                   |                      |                  | 3.5-inch,<br>2HC     | $\mu$ S7B13AS17K |                   |             |
| Device file<br>(AS17707)                                                                                   | AS17707 has a device file for the $\mu$ PD17P719 .                                                       | PC-9800<br>series | MS-DOS               |                  | 5.25-inch,<br>2HD    | μS5A10AS17707    |                   |             |
|                                                                                                            | It is used together with the assembler (AS17K), which is applicable to the 17K series.                   |                   |                      |                  | 3.5-inch,<br>2HD     | μS5A13AS17707    |                   |             |
|                                                                                                            |                                                                                                          | IBM<br>PC/AT      | PC DOS               |                  | 5.25-inch,<br>2HC    | μS7B10AS17707    |                   |             |
|                                                                                                            |                                                                                                          |                   |                      |                  | 3.5-inch,<br>2HC     | μS7B13AS17707    |                   |             |
| Support software<br>( <i>SIMPLEHOST</i> )                                                                  | <i>SIMPLEHOST</i> , running under<br>Windows™, provides a man                                            | PC-9800<br>series | MS-DOS               | Windows          | 5.25-inch,<br>2HD    | μS5A10ΙΕ17Κ      |                   |             |
| machine interface in develop-<br>ing programs by using a<br>personal computer and in-<br>circuit emulator. |                                                                                                          |                   |                      | 3.5-inch,<br>2HD | μS5A13ΙΕ17Κ          |                  |                   |             |
|                                                                                                            |                                                                                                          | IBM<br>PC/AT      | PC DOS               |                  | 5.25-inch,<br>2HC    | μS7B10IE17K      |                   |             |
|                                                                                                            |                                                                                                          |                   |                      |                  | 3.5-inch,<br>2HC     | μS7B13IE17K      |                   |             |

**Remark** The following table lists the versions of the operating systems described in the above table.

| OS      | Versions                               |
|---------|----------------------------------------|
| MS-DOS  | Ver. 3.30 to Ver.5.00A <sup>Note</sup> |
| PC DOS  | Ver. 3.1 to Ver. 5.0 <sup>Note</sup>   |
| Windows | Ver. 3.0 to Ver. 3.1                   |

Note MS-DOS versions 5.00 and 5.00A and PC DOS Ver. 5.0 are provided with a task swap function. This function, however, cannot be used in these software packages. [MEMO]

# NEC

[MEMO]

## NOTES FOR CMOS DEVICES

## **1** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

## **(2)** HANDLING OF UNUSED INPUT PINS FOR CMOS

Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS device behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

## **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

[MEMO]

 $\mbox{Caution}~$  This product contains an  $\mbox{I}^2\mbox{C}$  bus interface circuit.

When using the  $I^2C$  bus interface, notify its use to NEC when ordering custom code. NEC can guarantee the following only when the customer informs NEC of the use of the interface: Purchase of NEC  $I^2C$  components conveys a license under the Philips  $I^2C$  Patent Rights to use these components in an  $I^2C$  system, provided that the system conforms to the  $I^2C$  Standard Specification as defined by Philips.

## **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

- · Device availability
- Ordering information
- Product release schedule
- · Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

NEC Electronics Inc. (U.S.) Santa Clara, California Tel: 800-366-9782 Fax: 800-729-9288

#### NEC Electronics (Germany) GmbH

Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490

NEC Electronics (UK) Ltd.

Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290

## NEC Electronics Italiana s.r.1.

Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99

## NEC Electronics (Germany) GmbH Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580

NEC Electronics (France) S.A. Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99

NEC Electronics (France) S.A. Spain Office Madrid, Spain Tel: 01-504-2787 Fax: 01-504-2860

## NEC Electronics (Germany) GmbH

Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388 NEC Electronics Hong Kong Ltd. Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044

NEC Electronics Hong Kong Ltd. Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411

NEC Electronics Singapore Pte. Ltd. United Square, Singapore 1130 Tel: 253-8311 Fax: 250-3583

**NEC Electronics Taiwan Ltd.** Taipei, Taiwan Tel: 02-719-2377 Fax: 02-719-5951

NEC do Brasil S.A.

Sao Paulo-SP, Brasil Tel: 011-889-1680 Fax: 011-889-1689

J96. 8

## SIMPLEHOST is a trademark of NEC Corporation. MS-DOS and Windows are trademarks of Microsoft Corporation. PC/AT and PC DOS are trademarks of IBM Corporation.

The export of this product from Japan is regulated by the Japanese government. To export this product may be prohibited without governmental license, the need for which must be judged by the customer. The export or re-export of this product from a country other than Japan may also be prohibited without a license from that country. Please call an NEC sales representative.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as reducincy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.