

## MOS INTEGRATED CIRCUIT $\mu PD3728$

#### 7300 PIXELS imes 3 COLOR CCD LINEAR IMAGE SENSOR

The  $\mu$ PD3728 is a high-speed and high sensitive color CCD (Charge Coupled Device) linear image sensor which changes optical images to electrical signal and has the function of color separation.

The  $\mu$ PD3728 has 3 rows of 7300 pixels, and it is a 2-output/color type CCD sensor with 2 rows/color of charge transfer register, which transfers the photo signal electrons of 7300 pixels separately in odd and even pixels. Therefore, it is suitable for 600 dpi/A3 high-speed color digital copiers and so on.

#### **FEATURES**

• Valid photocell : 7300 pixels × 3

• Photocell's pitch : 10 μm

• Line spacing : 40  $\mu$ m (4 lines) Red line-Green line, Green line-Blue line

• Color filter : Primary colors (red, green and blue), pigment filter (with light resistance 10<sup>7</sup> lx•hour)

• Resolution : 24 dot/mm (600 dpi) A3 (297 × 420 mm) size (shorter side)

Drive clock level : CMOS output under 5 V operation
 Data rate : 40 MHz MAX. (20 MHz/1 output)

Output type : 2 outputs in phase/color

Power supply : +12 V

• On-chip circuits : Reset feed-through level clamp circuits

Voltage amplifiers

#### **ORDERING INFORMATION**

| Part Number | Package                                              |
|-------------|------------------------------------------------------|
| μPD3728D    | CCD linear image sensor 36-pin ceramic DIP (600 mil) |

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.



#### **BLOCK DIAGRAM**





#### PIN CONFIGURATION (Top View)

CCD linear image sensor 36-pin ceramic DIP (600 mil)

μPD3728D



#### PHOTOCELL STRUCTURE DIAGRAM

# 7 μm 3 μm Channel stopper Aluminum shield

### PHOTOCELL ARRAY STRUCTURE DIAGRAM (Line spacing)





#### ABSOLUTE MAXIMUM RATINGS (TA = +25 °C)

| Parameter                                    | Symbol                                                                                     | Ratings     | Unit |
|----------------------------------------------|--------------------------------------------------------------------------------------------|-------------|------|
| Output drain voltage                         | Vod                                                                                        | -0.3 to +15 | V    |
| Shift register clock voltage                 | V <sub>φ1</sub> , V <sub>φ1L</sub> , V <sub>φ10</sub> , V <sub>φ2</sub> , V <sub>φ20</sub> | -0.3 to +15 | V    |
| Reset gate clock voltage                     | V <sub>Ø</sub> RB                                                                          | -0.3 to +15 | V    |
| Reset feed-through level clamp clock voltage | V <sub>Ø</sub> CLB                                                                         | -0.3 to +15 | V    |
| Transfer gate clock voltage                  | V <sub>φ</sub> TG1 to V <sub>φ</sub> TG3                                                   | -0.3 to +15 | V    |
| Operating ambient temperature                | TA                                                                                         | -25 to +60  | °C   |
| Storage temperature                          | T <sub>stg</sub>                                                                           | -40 to +100 | °C   |

Caution Exposure to ABSOLUTE MAXIMUM RATINGS for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The parameters apply independently.

#### RECOMMENDED OPERATING CONDITIONS (TA = +25 °C)

| Parameter                                       | Symbol                                                                                           | MIN. | TYP.                 | MAX.                 | Unit |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|------|----------------------|----------------------|------|
| Output drain voltage                            | Vod                                                                                              | 11.4 | 12.0                 | 12.6                 | V    |
| Shift register clock high level                 | V <sub>φ</sub> 1H, V <sub>φ</sub> 1LH, V <sub>φ</sub> 10H, V <sub>φ</sub> 2H, V <sub>φ</sub> 20H | 4.5  | 5.0                  | 5.5                  | V    |
| Shift register clock low level                  | V <sub>φ1</sub> L, V <sub>φ1</sub> LL, V <sub>φ1</sub> 0L, V <sub>φ2</sub> L, V <sub>φ2</sub> 0L | -0.3 | 0                    | +0.5                 | V    |
| Reset gate clock high level                     | V <sub>Ø</sub> RBH                                                                               | 4.5  | 5.0                  | 5.5                  | V    |
| Reset gate clock low level                      | V <sub>Ø</sub> RBL                                                                               | -0.3 | 0                    | +0.5                 | V    |
| Reset feed-through level clamp clock high level | V <sub>Ø</sub> CLBH                                                                              | 4.5  | 5.0                  | 5.5                  | V    |
| Reset feed-through level clamp clock low level  | V <sub>Ø</sub> CLBL                                                                              | -0.3 | 0                    | +0.5                 | V    |
| Transfer gate clock high levelNote              | V <sub>Ø</sub> тG1H to V <sub>Ø</sub> тG3H                                                       | 4.5  | V <sub>Ø</sub> 1H    | V <sub>Ø</sub> 1H    | V    |
|                                                 |                                                                                                  |      | (V <sub>Ø</sub> 10H) | (V <sub>∅</sub> 10H) |      |
| Transfer gate clock low level                   | V <sub>Ø</sub> TG1L <b>to</b> V <sub>Ø</sub> TG3L                                                | -0.3 | 0                    | +0.5                 | V    |
| Data rate                                       | 2føRB                                                                                            | -    | 2                    | 40                   | MHz  |

Note When Transfer gate clock high level ( $V_{\phi TG1H}$  to  $V_{\phi TG3H}$ ) is higher than Shift register clock high level ( $V_{\phi 10H}$ ), Image lag can increase.

**Remark** Pin 9 ( $\phi$ 10) and pin 28 ( $\phi$ 20) should be open to decrease the influence of input clock noise to output signal waveform, in case of operating at low or middle speed range; data rate under 24 MHz or so.

4



#### **ELECTRICAL CHARACTERISTICS**

T<sub>A</sub> = +25 °C, V<sub>OD</sub> = 12 V, f<sub>ØRB</sub> = 1 MHz, data rate = 2 MHz, storage time = 10 ms, light source: 3200 K halogen lamp +C-500S (infrared cut filter, t = 1mm), input signal clock = 5 V<sub>P-P</sub>

| Parameter                 |           | Symbol | Test Conditions              | MIN. | TYP. | MAX. | Unit   |
|---------------------------|-----------|--------|------------------------------|------|------|------|--------|
| Saturation voltage        |           | Vsat   |                              | 1.5  | 2.0  | -    | V      |
| Saturation exposure Red   |           | SER    |                              |      | 0.35 |      | lx•s   |
|                           | Green     | SEG    |                              |      | 0.39 |      | lx•s   |
|                           | Blue      | SEB    |                              |      | 0.31 |      | lx•s   |
| Photo response non-unit   | ormity    | PRNU   | Vout = 1 V                   |      | 6    | 18   | %      |
| Average dark signal Note  | 1         | ADS1   | Light shielding              |      | 1.0  | 5.0  | mV     |
|                           |           | ADS2   |                              |      | 0.5  | 5.0  | mV     |
| Dark signal non-uniform   | ty Note 1 | DSNU1  | Light shielding              |      | 2.0  | 5.0  | mV     |
|                           |           | DSNU2  |                              |      | 1.0  | 5.0  | mV     |
| Power consumption         |           | Pw     |                              |      | 600  | 800  | mW     |
| Output impedance          |           | Zo     |                              |      | 0.3  | 0.5  | kΩ     |
| Response                  | Red       | RR     |                              | 3.9  | 5.6  | 7.3  | V/Ix•s |
|                           | Green     | Rg     |                              | 3.6  | 5.1  | 6.6  | V/Ix•s |
|                           | Blue      | Rв     |                              | 4.5  | 6.4  | 8.3  | V/Ix•s |
| Image lag Note 1          |           | IL1    | Vout = 1 V                   |      | 2.0  | 5.0  | %      |
|                           |           | IL2    |                              |      | 1.0  | 5.0  | %      |
| Offset level Note 2       |           | Vos    |                              | 4.0  | 5.0  | 6.0  | V      |
| Output fall delay time No | te 3      | td     | Vout = 1 V                   |      | 20   |      | ns     |
| Register imbalance        |           | RI     | Vout = 1 V                   | 0    |      | 4.0  | %      |
| Total transfer efficiency |           | TTE    | Vout = 1 V,                  | 95   | 98   |      | %      |
|                           |           |        | data rate = 40 MHz           |      |      |      |        |
| Response peak             | Red       |        |                              |      | 630  |      | nm     |
|                           | Green     |        |                              |      | 540  |      | nm     |
|                           | Blue      |        |                              |      | 460  |      | nm     |
| Dynamic range Note 1      |           | DR11   | Vsat/DSNU1                   |      | 1000 |      | times  |
|                           |           | DR12   | Vsat/DSNU2                   |      | 2000 |      | times  |
|                           |           | DR21   | V <sub>sat</sub> /σbit1      |      | 2000 |      | times  |
|                           |           | DR22   | V <sub>sat</sub> /σbit2      |      | 4000 |      | times  |
| Reset feed-through nois   | e Note 2  | RFTN   | Light shielding              | -500 | +200 | +500 | mV     |
| Random noise Note 1       |           | σbit1  | Light shielding, bit clamp   | -    | 1.0  | -    | mV     |
|                           |           | σbit2  | mode (t7 = 150 ns)           | _    | 0.5  | _    | mV     |
|                           |           | σline1 | Light shielding, line        | -    | 4.0  | _    | mV     |
|                           |           | σline2 | clamp mode (t19 = 3 $\mu$ s) | _    | 2.0  | _    | mV     |

- **Notes 1.** ADS1, DSNU1, IL1, DR11, DR21, σbit1 and σline1 show the specification of Vouτ1 and Vouτ2. ADS2, DSNU2, IL2, DR12, DR22, σbit2 and σline2 show the specification of Vouτ3 to Vouτ6.
  - 2. Refer to TIMING CHART 2, 5.
  - **3.** When the fall time of  $\phi$ 1L (t2') is the TYP. value (refer to **TIMING CHART 2, 5**).



#### INPUT PIN CAPACITANCE (TA = +25 °C, VoD = 12 V)

| Parameter                                            | Symbol             | Pin name    | Pin No. | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------|--------------------|-------------|---------|------|------|------|------|
| Shift register clock pin capacitance 1               | C <sub>φ1</sub>    | φ1          | 13      |      | 350  | 500  | pF   |
|                                                      |                    |             | 23      |      | 350  | 500  | pF   |
|                                                      |                    | <i>φ</i> 10 | 9       |      | 350  | 500  | pF   |
| Shift register clock pin capacitance 2               | C <sub>Ø2</sub>    | φ2          | 14      |      | 350  | 500  | pF   |
|                                                      |                    |             | 24      |      | 350  | 500  | pF   |
|                                                      |                    | φ20         | 28      |      | 350  | 500  | pF   |
| Last stage shift register clock pin capacitance      | C <sub>Ø</sub> L   | φ1L         | 29      |      | 10   |      | pF   |
| Reset gate clock pin capacitance                     | C <sub>Ø</sub> RB  | φRB         | 8       |      | 10   |      | pF   |
| Reset feed-through level clamp clock pin capacitance | C <sub>Ø</sub> CLB | φCLB        | 30      |      | 10   |      | pF   |
| Transfer gate clock pin capacitance                  | С <sub>ø</sub> тG  | φTG1        | 22      |      | 100  |      | pF   |
|                                                      |                    | φTG2        | 21      |      | 100  |      | pF   |
|                                                      |                    | φTG3        | 15      |      | 100  |      | pF   |

**Remark** Pins 13, 23 ( $\phi$ 1) and pin 9 ( $\phi$ 10) are connected each other inside of the device.

Pins 14, 24 ( $\phi$ 2) and pin 28 ( $\phi$ 20) are connected each other inside of the device.

6

#### TIMING CHART 1 (Bit clamp mode, for each color)





#### TIMING CHART 2 (Bit clamp mode, for each color)



| Symbol   | MIN.                  | TYP. | MAX. | Unit |
|----------|-----------------------|------|------|------|
| t1, t2   | 0                     | 50   |      | ns   |
| t1', t2' | 0                     | 5    |      | ns   |
| t3       | 20                    | 50   |      | ns   |
| t4       | 5                     | 200  | _    | ns   |
| t5, t6   | 0                     | 20   |      | ns   |
| t7       | 20                    | 150  |      | ns   |
| t8, t9   | 0                     | 20   |      | ns   |
| t10      | -10 <sup>Note 1</sup> | +50  | -    | ns   |
| t11      | _5Note 2              | +50  |      | ns   |

**Notes 1.** MIN. of t10 shows that the  $\phi$ RB and  $\phi$ CLB overlap each other.



**2.** MIN. of t11 shows that the  $\phi$ 1L and  $\phi$ CLB overlap each other.





#### TIMING CHART 3 (Bit clamp mode, for each color)



| Symbol   | MIN.     | TYP.  | MAX. | Unit |
|----------|----------|-------|------|------|
| t11      | _5Note 2 | +50   |      | ns   |
| t12      | 3000     | 10000 |      | ns   |
| t13, t14 | 0        | 50    |      | ns   |
| t15, t16 | 900      | 1000  |      | ns   |

**Notes 1.** Input the  $\phi$ RB and  $\phi$ CLB pulses continuously during this period, too.

**2.** MIN. of t11 shows that the  $\phi$ 1L and  $\phi$ CLB overlap each other.



 $\phi$ 1 ( $\phi$ 10),  $\phi$ 2 ( $\phi$ 20) cross points

 $\phi$ 1L,  $\phi$ 2 ( $\phi$ 20) cross points



**Remark** Adjust cross points ( $\phi$ 1 ( $\phi$ 10),  $\phi$ 2 ( $\phi$ 20)) and ( $\phi$ 1L,  $\phi$ 2 ( $\phi$ 20)) with input resistance of each pin.

#### TIMING CHART 4 (Line clamp mode, for each color)



**Remark** Inverse pulse of the  $\phi$ TG1 to  $\phi$ TG3 can be used as  $\phi$ CLB.



#### TIMING CHART 5 (Line clamp mode, for each color)



| Symbol   | MIN. | TYP. | MAX. | Unit |
|----------|------|------|------|------|
| t1, t2   | 0    | 50   |      | ns   |
| t1', t2' | 0    | 5    |      | ns   |
| t3       | 20   | 50   |      | ns   |
| t4       | 5    | 200  | _    | ns   |
| t5, t6   | 0    | 20   |      | ns   |



#### TIMING CHART 6 (Line clamp mode, for each color)



| Symbol   | MIN. | TYP.  | MAX. | Unit |
|----------|------|-------|------|------|
| t12      | 3000 | 10000 |      | ns   |
| t13, t14 | 0    | 50    |      | ns   |
| t15, t16 | 900  | 1000  |      | ns   |
| t17, t18 | 100  | 1000  |      | ns   |
| t19      | 200  | t12   |      | ns   |
| t20, t21 | 0    | 20    |      | ns   |

**Note** Set the  $\phi$ RB to high level during this period.

**Remark** Inverse pulse of the  $\phi$ TG1 to  $\phi$ TG3 can be used as  $\phi$ CLB.

#### $\phi$ 1 ( $\phi$ 10), $\phi$ 2 ( $\phi$ 20) cross points

 $\phi$ 1L,  $\phi$ 2 ( $\phi$ 20) cross points



**Remark** Adjust cross points ( $\phi$ 1 ( $\phi$ 10),  $\phi$ 2 ( $\phi$ 20)) and ( $\phi$ 1L,  $\phi$ 2 ( $\phi$ 20)) with input resistance of each pin.

#### **DEFINITIONS OF CHARACTERISTIC ITEMS**

1. Saturation voltage: Vsat

Output signal voltage at which the response linearity is lost.

2. Saturation exposure: SE

Product of intensity of illumination (lx) and storage time (s) when saturation of output voltage occurs.

3. Photo response non-uniformity: PRNU

The output signal non-uniformity of all the valid pixels when the photosensitive surface is applied with the light of uniform illumination. This is calculated by the following formula.

PRNU (%) = 
$$\frac{\Delta x}{\overline{x}} \times 100$$

 $\Delta x$ : maximum of  $|x_j - \overline{x}|$ 

$$\overline{x} = \frac{\sum_{j=1}^{7300} x_j}{7300}$$

x<sub>j</sub>: Output voltage of valid pixel number j



4. Average dark signal: ADS

Average output signal voltage of all the valid pixels at light shielding. This is calculated by the following formula.

ADS (mV) = 
$$\frac{\sum_{j=1}^{7300} d_j}{7300}$$

dj: Dark signal of valid pixel number j

#### 5. Dark signal non-uniformity: DSNU

Absolute maximum of the difference between ADS and voltage of the highest or lowest output pixel of all the valid pixels at light shielding. This is calculated by the following formula.

DSNU (mV): maximum of  $|d_j - ADS|_{j=1 \text{ to } 7300}$ 

dj: Dark signal of valid pixel number j



#### 6. Output impedance: Zo

Impedance of the output pins viewed from outside.

#### 7. Response: R

Output voltage divided by exposure (Ix-s).

Note that the response varies with a light source (spectral characteristic).

#### 8. Image lag: IL

The rate between the last output voltage and the next one after read out the data of a line.



#### 9. Register imbalance: RI

The rate of the difference between the averages of the output voltage of Odd and Even pixels, against the average output voltage of all the valid pixels.

RI (%) = 
$$\frac{\frac{2}{n} \left| \sum_{j=1}^{\frac{n}{2}} (V_{2j-1} - V_{2j}) \right|}{\frac{1}{n} \sum_{j=1}^{n} V_{j}} \times 100$$

n: Number of valid pixels

V<sub>j</sub>: Output voltage of each pixel

#### 10. Random noise: σ

Random noise  $\sigma$  is defined as the standard deviation of a valid pixel output signal with 100 times (=100 lines) data sampling at dark (light shielding).

$$\sigma \ (mV) = \sqrt{\frac{\displaystyle \sum_{i=1}^{100} \ (V_i - \overline{V})^2}{100}} \quad \ \ , \ \, \overline{V} = \frac{1}{100} \sum_{i=1}^{100} V_i$$

Vi: A valid pixel output signal among all of the valid pixels for each color



This is measured by the DC level sampling of only the signal level, not by CDS (Correlated Double Sampling).



#### STANDARD CHARACTERISTIC CURVES (Nominal)







#### **APPLICATION CIRCUIT EXAMPLE**



**Remarks 1.** Pin 9 ( $\phi$ 10) and pin 28 ( $\phi$ 20) should be open to decrease the influence of input clock noise to output signal waveform, in case of operating at low or middle speed range; data rate under 24 MHz or so.

2. The inverters shown in the above application circuit example are the 74AC04.





#### **PACKAGE DRAWING**

#### **CCD LINEAR IMAGE SENSOR 36-PIN CERAMIC DIP (600mil)**

(Unit:mm)



| Name      | Dimensions        | Refractive index |
|-----------|-------------------|------------------|
| Glass cap | 93.0 × 13.6 × 1.0 | 1.5              |

- \*\*1 The 1st valid pixel The center of the pin1
  \*\*2 The 1st valid pixel The center of the package (Reference)
  \*\*3 The surface of the chip The top of the glass cap (Reference)
  \*\*4 The bottom of the package The surface of the chip
  - 36D-1CCD-PKG1-1

#### NOTES ON THE USE OF THE PACKAGE

The application of an excessive load to the package may cause the package to warp or break, or cause chips to come off internally. Particular care should be taken when mounting the package on the circuit board.

When mounting the package, use a circuit board which will not subject the package to bending stress, or use a socket.

For this product, the reference value for the three-point bending strength<sup>Note</sup> is 30 kg. Avoid imposing a load, however, on the inside portion as viewed from the face on which the window (glass) is bonded to the package body (ceramic).

Note Three-point bending strength test

Distance between supports: 70 mm, Support R: R 2 mm, Loading rate: 0.5 mm / min.



[MEMO]

#### **NOTES FOR CMOS DEVICES -**

#### 1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### ② HANDLING OF UNUSED INPUT PINS FOR CMOS

Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

[MEMO]

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
  - "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.
    - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
    - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
    - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

M7 98.8