

# MOS INTEGRATED CIRCUIT $\mu PD3737$

## 5150-BIT CCD LINEAR IMAGE SENSOR

The  $\mu$ PD3737 is a 5150-bit high sensitivity CCD (Charge Coupled Device) linear image sensor which changes optical images to electrical signal.

The  $\mu$ PD3737 has high speed CCD register, so it is suitable for high resolution scanners and facsimiles which scan high definition document at high speed.

#### **FEATURES**

• Valid photocell 5150-bit • Photocell's pitch 7  $\mu m$ 

High response sensitivity
Providing a response 4.3 times better than the existing equivalent NEC

product (µPD3571) to the light from a daylight fluorescent lamp

• Peak response wavelength 550 nm (green)

• Resolution 16 dot/mm across the shorter side of an A3-size (297  $\times$  420 mm) sheet,

24 dot/mm across the shorter side of an A4-size (210 × 297 mm) sheet

Power supply +12 V

Drive clock level CMOS output under 5V operation

• High speed scan  $252 \mu s/line$  • Data rate 20 MHz

#### ORDERING INFORMATION

| Part Number | Package                                                       | Quality Grade |
|-------------|---------------------------------------------------------------|---------------|
| μPD3737D    | CCD LINEAR IMAGE SENSOR 22 PIN CERAMIC DIP (CERDIP) (400 mil) | Standard      |

Please refer to "Quality grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications.

The information in this document is subject to change without notice.



## **BLOCK DIAGRAM**





## PIN CONFIGURATION (Top View)

## CCD LINEAR IMAGE SENSOR 22 PIN CERAMIC DIP (CERDIP) (400 mil)

|                                   |    |             | \ |             |    |                                   |
|-----------------------------------|----|-------------|---|-------------|----|-----------------------------------|
| No connection                     | 1  | NC          |   | $\phi$ R    | 22 | Reset gate clock                  |
| Analog ground                     | 2  | AGND        |   | NC          | 21 | No connection                     |
| No connection                     | 3  | NC          |   | NC          | 20 | No connection                     |
| Output unit drain voltage         | 4  | Vod         |   | NC          | 19 | No connection                     |
| Analog ground                     | 5  | AGND        |   | Vоит        | 18 | Output                            |
| No connection                     | 6  | NC          |   | NC          | 17 | No connection                     |
| No connection                     | 7  | NC          |   | NC          | 16 | No connection                     |
| No connection                     | 8  | NC          |   | NC          | 15 | No connection                     |
| Last-stage shift register clock 2 | 9  | <b>φ</b> 2L |   | <b>φ</b> 1  | 14 | Shift register clock 1            |
| Shift register clock 2            | 10 | <b>φ</b> 2  |   | $\phi$ TG   | 13 | Transfer gate clock               |
| No connection                     | 11 | NC          |   | <b>φ</b> 1L | 12 | Last-stage shift register clock 1 |
|                                   |    |             |   |             |    |                                   |

### PHOTOELEMENT STRUCTURE DIAGRAM





### ABSOLUTE MAXIMUM RATINGS ( $T_a = +25$ °C)

| Parameter                               | Symbol                          | Ratings     | Unit |
|-----------------------------------------|---------------------------------|-------------|------|
| Output unit drain voltage               | Vod                             | −0.3 to +15 | V    |
| Shift register clock voltage            | Vφ1, φ2                         | −0.3 to +15 | V    |
| Last-stage shift register clock voltage | $V\phi$ 1L, $V\phi$ 2L          | −0.3 to +15 | V    |
| Reset signal voltage                    | V <sub><math>\phi</math>R</sub> | -0.3 to +15 | V    |
| Transfer gate signal voltage            | $V_{\phi}$ TG                   | −0.3 to +15 | V    |
| Operating ambient temperature           | Topt                            | −25 to +55  | °C   |
| Storage temperature                     | T <sub>stg</sub>                | -40 to +100 | °C   |

#### RECOMMENDED OPERATING CONDITIONS (Ta = -25 to + 55 °C)

| Parameter                              | Symbol                      | MIN. | TYP.               | MAX.         | Unit |
|----------------------------------------|-----------------------------|------|--------------------|--------------|------|
| Output unit drain voltage              | Vod                         | 11.4 | 12.0               | 12.6         | V    |
| Shift register clock signal high level | Vφ1H, Vφ2H,<br>Vφ1LH, Vφ2LH | 4.5  | 5.0                | 5.5          | V    |
| Shift register clock signal low level  | Vφ1L, Vφ2L,<br>Vφ1LL, Vφ2LL | -0.3 | 0                  | +0.5         | V    |
| Reset signal $\phi$ R high level       | V <i>ф</i> RВН              | 4.5  | 5.0                | 5.5          | V    |
| Reset signal $\phi$ R low level        | V <sub>Ø</sub> RBL          | -0.3 | 0                  | +0.5         | V    |
| Transfer gate signal high level        | V <i>ф</i> тgн              | 4.5  | <b>V</b> $\phi$ 1H | <b>V</b> φ1H | V    |
| Transfer gate signal low level         | V <i>φ</i> τgl              | -0.3 | 0                  | +0.5         | V    |
| Data rate                              | $f\phi_R$                   | 0.5  | 1                  | 20           | MHz  |

**Remark** 1. Input reset signal  $\phi$ R to pin 22 via capacitor. Concerning the connection method refer to **APPLICATION EXAMPLE**.

- 2. Operating conditions of reset signal  $\phi$ R is not the condition at device pins but the conditions of the signal which applied to capacitor.
- **3.** When  $V\phi_{TGH} > V\phi_{1H}$ , image lag increases.



#### **ELECTRICAL CHARACTERISTICS**

 $T_a = +25$  °C,  $V_{DD} = 12$  V,  $f_{\phi 1} = 0.5$  MHz, data rate = 1 MHz, storage time = 10 ms light source: 3200 K halogen lamp + C500 (infrared cut filter), input clock = 5 V<sub>P-P</sub>

| Parameter                                             | Symbol                             | Test Conditions                                  | MIN. | TYP.     | MAX. | Unit   |
|-------------------------------------------------------|------------------------------------|--------------------------------------------------|------|----------|------|--------|
| Saturation voltage                                    | Vsat                               |                                                  | 1.0  | 1.5      |      | V      |
| Saturation exposure                                   | SE                                 | Daylight color fluorescent lamp                  |      | 0.2      |      | lx⋅s   |
| Photo response non-uniformity                         | PRNU                               | Vоит = 500 mV                                    |      | ±5       | ±10  | %      |
| Average dark signal                                   | ADS                                | Light shielding                                  |      | 1.0      | 3.0  | mV     |
| Dark signal non-uniformity                            | DSNU                               | Light shielding                                  | -3   | +3<br>-1 | +6   | mV     |
| Power consumption                                     | Pw                                 |                                                  |      | 100      |      | mW     |
| Output impedance                                      | Zo                                 |                                                  |      | 0.2      | 0.5  | kΩ     |
| Response                                              | RF                                 | Daylight color fluorescent lamp                  | 6    | 7.5      | 9    | V/lx·s |
| Response peak wavelength                              |                                    |                                                  |      | 550      |      | nm     |
| Image lag                                             | IL                                 | Vout = 1 V                                       |      | 0.3      | 1    | %      |
| Offset level                                          | Vos                                |                                                  | 2.0  | 3.0      | 5.0  | V      |
| Input capacity of shift register clock pin            | Cφ <sub>1</sub><br>Cφ <sub>2</sub> |                                                  |      | 800      |      | pF     |
| Input capacity of last-stage shift register clock pin | Cφ1L<br>Cφ2L                       |                                                  |      | 50       |      | pF     |
| Input capacity of reset pin                           | C <i>φ</i> R                       |                                                  |      | 10       |      | pF     |
| Input capacity of transfer gate clock pin             | С <i>ф</i> тб                      |                                                  |      | 150      |      | pF     |
| Output fall delay time                                | tdNote                             | Time from 90 % to 10 % of $\phi$ 2L fall is 5ns. |      | 25       |      | ns     |
| Register imbalance                                    | RI                                 | Vout = 500 mV                                    |      | 0        | 4    | %      |
| Transfer efficiency                                   | TTE                                | Vouτ = 500 mV, fφR1 = 20 MHz                     | 92   | 98       |      | %      |
| Dynamic range                                         | DR                                 | Vsat/DSNU                                        |      | 500      |      | times  |
| Reset feed-through noise                              | RFSN                               | Light shielding                                  |      | 250      | 500  | mV     |

**Note** td is defined as a time from 10 % of  $\phi$ 2L to 10 % of Vou $\tau$ , output after passing through two steps of emitter follower in the application example.

•

\_



#### **TIMING CHART 1**





# TIMING CHART 2





#### TIMING CHART for $\phi$ TG, $\phi$ 1, $\phi$ 2



(Unit: ns)

| Parameter      | MIN. | TYP. | MAX.   |
|----------------|------|------|--------|
| t1, t2         | 0    | 50   | (150)  |
| t1', t2'       | 0    | 5    | (25)   |
| tз             | 15   | 50   | (500)  |
| t <sub>4</sub> | 5    | 20   | (500)  |
| t5, t6         | 0    | 20   | (50)   |
| t7, t8         | 0    | 50   | (100)  |
| t <sub>9</sub> | 500  | 1000 | (5000) |
| t10, t11       | 0    | 100  | (500)  |

**Remark** The MAX. in the table above shows the operation range in which the output characteristics are kept almost enough for genaral purpose, does not show the limit above which the  $\mu$ PD3737 is destroied.

#### **CROSS POINTS** for $\phi$ 1, $\phi$ 2

φ 1 2 V or more 2 V or more

#### CROSS POINTS for $\phi$ 1L, $\phi$ 2



## CROSS POINTS for $\phi$ 1, $\phi$ 2L



**Remark** Adjust cross point of  $(\phi 1, \phi 2)$ ,  $(\phi 1L, \phi 2)$ ,  $(\phi 1, \phi 2L)$  by each pin external input resistor.



#### **DEFINITIONS OF CHARACTERISTIC ITEMS**

Saturation voltage: V<sub>sat</sub>
Output signal voltage at which the response linearity is lost.

2. Saturation exposure: SE

Product of intensity of illumination (lx) and storage time (s) when saturation of output voltage occurs.

3. Photo response non-uniformity: PRNU

The peak/bottom ratio to the average output voltage of all the valid bits calculated by the following formula.

PRNU (%) = 
$$\left( \frac{V_{MAX. \text{ or } V_{MIN.}}}{\frac{1}{n} \sum_{j=1}^{n} V_{j}} -1 \right) \times 100$$

n: Number of valid bits

 $V_{j}$ : Output voltage of each bit



4. Average dark signal: ADS

Output average voltage in light shielding.

$$ADS(mV) = \frac{1}{n} \sum_{j=1}^{n} V_j$$

5. Dark signal non-uniformity: DSNU

The difference between peak or bottom output voltage in light shielding and ADS.





6. Output impedance: Zo

Output pin impedance viewed from outside.

7. Response: R

Output voltage divided by exposure (lx-s).

Note that the response varies with the light source.

8. Image Lag: IL

The rate between the last output voltage and the next one after read out the data of a line.



#### 9. Register Imbalance: RI

The rate of the difference between the average of the output voltage of Odd and Even bits, against the average output voltage of all the valid bits.

RI = 
$$\frac{\frac{2}{n} \left| \sum_{j=1}^{\frac{n}{2}} (V_{2j-1} - V_{2j}) \right|}{\frac{1}{n} \sum_{j=1}^{n} V_{j}} \times 100 (\%)$$



### STANDARD CHARACTERISTIC CURVES (Ta = 25 °C)









#### **APPLICATION EXAMPLE**



1. 74AC04 Tr<sub>1</sub> 2SA1005

2. 74AC04 Tr<sub>2</sub> 2SC945



#### **PACKAGE DIMENSIONS**

### CCD LINEAR IMAGE SENSOR 22PIN CERAMIC DIP (CERDIP) (400mil)



| Name      | Dimensions    | Refractive index |  |  |
|-----------|---------------|------------------|--|--|
| Glass cap | 47.5×9.25×0.7 | 1.5              |  |  |

22D-1CCD-PKG7



#### RECOMMENDED SOLDERING CONDITIONS

The following conditions (see table below) must be met when soldering this product.

For more details, refer to our document "SEMICONDUCTOR DEVICE MOUNTING TECHNOLOGY MANUAL" (IEI-1207).

Please consult with our sales offices in case other soldering process is used, or in case soldering is done under different conditions.

Table 1 Type of Through Hole Device

 $\mu$ PD3737D: CCD LINEAR IMAGE SENSOR 22 PIN CERAMIC DIP (CERDIP) (400 mil)

| Soldering Process                  | Soldering Conditions                                                   |
|------------------------------------|------------------------------------------------------------------------|
| Wave soldering<br>(For leads only) | Solder temperature: 260 °C or below,<br>Flow time: 10 seconds or below |
| Partial heating method             | Pin temperature: 260 °C or below,<br>Time: 10 seconds or below         |

Caution Do not jet molten solder on the surface of package.



#### NOTES FOR CMOS DEVICES -

## (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

## (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

# **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

[MEMO]

The application circuits and their parameters are for references only and are not intended for use in actual design-in's.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

The devices listed in this document are not suitable for use in aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. If customers intend to use NEC devices for above applications or they intend to use "Standard" quality grade NEC devices for applications not intended by NEC, please contact our sales people in advance.

Application examples recommended by NEC Corporation

Standard: Computer, Office equipment, Communication equipment, Test and Measurement equipment, Machine tools, Industrial robots, Audio and Visual equipment, Other consumer products, etc.

Special: Automotive and Transportation equipment, Traffic control systems, Antidisaster systems, Anticrime systems, etc.

M4 92.6