**PRELIMINARY** # 10-CHARACTER 3-LINE DOT MATRIX LCD CONTROLLER DRIVER #### GENERAL DESCRIPTION The NJU6424 is a Dot Matrix LCD controller driver for 10-character 3-line with icon display in single chip. It contains voltage tripler, bleeder resistance, bias control circuit, CR oscillator, microprocessor interface circuits, instruction decoder controller, character generator ROM/RAM, high voltage operation common and segment drivers. The voltage tripler and bleeder resistance generates about triple voltage(8V) and bias voltage for LCD driving waveform internally from single power supply (3V). Consequently, high-contrast display can be performed though the simple power supply circuits. The bias control circuit can change the output current of Voltage follower, therefore COM/SEG driveability can be increased. The CR oscillator incorporates C and R, therefore no external components for oscillation are required. The microprocessor interface circuits which operate by 1MHz, can be connected directly to 4/8bit microprocessor. The character generator consists of 9,600 bits ROM and 64 bytes RAM. The 26-common (24 for character, 2 for icon) and 50-segment drivers are operated up to 13.5V, and the icon common driver display up to 100 icons. #### **FEATURES** - 10-character 3-line Dot Matrix LCD Controller Driver - Maximum 100 icon Display (COMMK1, COMMK2) - 4/8 Bit Microprocessor Direct Interface - Display Data RAM 30 x 8 bits : Maximum 10-character 3-line Display - Character Generator ROM 9,600 bits : 240 Characters for 5 x 7 Dots - Character Generator RAM 32 x 5 bits : 4 Patterns( 5 x 7 Dots ) - High Voltage LCD Driver: 26-common / 50-segment - Useful Instruction Set : Clear Display, Return Home, Display ON/OFF Cont, Cursor ON/OFF Cont, Display Blink, Cursor Shift, Character Shift - Power On Initialize / Hardware Reset Function - Voltage Tripler On-chip - Bleeder Resistance with voltage follower On-chip - Bias control circuit of voltage follower On-chip - Oscillation Circuit On-chip - Low Power Consumption -- (150 µA TYP.) - Operating Voltage --- 2.4 to 3.6 V (Except LCD Driving Voltage) - Package Outline --- Chip / QFP 100 / TQFP 100 / TCP - C-MOS Technology #### ■ PACKAGE OUTLINE NJU6424FC1 NJU6424FG1 #### ■ PIN CONFIGURATION (NJU6424FC1) #### ■ PIN CONFIGURATION (NJU6424FG1) Note) Pin configuration of "FG1" package is different from "FC1" package. #### PAD LOCATION CHIP SIZE : $5.78 \text{mm} \times 4.18 \text{mm}$ CHIP CENTER : $X=0 \, \mu \text{m}$ . $Y=0 \, \mu \text{m}$ PAD SIZE : $92 \, \mu \text{m} \times 92 \, \mu \text{m}$ #### ■ PAD COORDINATES CHIP SIZE 5.78mm x 4.18mm ( CHIP CENTER X=0 μm, Y=0 μm ) | PAU NO | DAD M. | DAD MARE | V-/ | V( | _01117 312 <u>E</u> | | | | $\frac{\alpha_{\text{III}}, 1-0\alpha_{\text{III}}}{\alpha_{\text{III}}}$ | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------|-----------------------------------------|--------|---------------------|--------|--------------------|--------|---------------------------------------------------------------------------| | 2 SEG.₁ - 2000 - 1885 | PAD No | PAD NAME | X=(µm) | Y=(μm) | | PAD No | PAD NAME | X=(μm) | Y=(μm) | | SEG_a_a | | | | | | | | | | | ### SEG. -1600 -1895 54 CDM, 1547 1896 | | | | | | | | | | | 5 SEG4.4 −1420 −1895 55 COMI.0 1367 1896 6 SEG4.8 −1280 −1895 56 COM1.2 1027 1896 7 SEG4.8 −1140 −1895 56 COM1.2 1027 1896 8 SEG.4 −1000 −1895 59 COM.2 747 1896 9 SEG.4 −800 −1895 59 COM.2 747 1896 10 SEG4.9 −720 −1895 60 COM1.6 607 1896 11 SEG4.9 −720 −1895 60 COM1.6 407 1896 12 CUMMC −114 −1895 62 SEG.3 −164 1896 13 CUMA.2 26 −1895 63 SEG.3 −164 1896 13 CUMA.2 166 −1895 65 SEG.4 −304 1896 15 COM2.2 166 −1895 | | SEU <sub>42</sub> | | | _ | | | | | | 6 SEGa.s. −1280 −1895 56 COM.₁ 1187 1896 7 SEGa.s. −1140 −1895 57 COM.₁2 1027 1896 8 SEGa.s. −1000 −1895 58 COM.₃ 887 1896 9 SEGa.s. −860 −1895 59 COM.₃ 607 1896 10 SEGa.s. −860 −1895 60 COM.₃ 607 1896 11 SEGa.s. −580 −1895 61 COM.₃ 467 1896 12 COMMKZ −254 −1895 62 SEG.s. 467 1896 13 COMAZ 26 −1895 62 SEG.s. −4 1896 14 COM.₂ 26 −1895 65 SEG.g. −304 1896 15 COM.₂ 206 −1895 65 SEG.g. −304 1896 15 COM.₂ 306 −1895 | | | | | | | | | | | 77 SE6ac −1140 −1895 57 CCM <sub>1.2</sub> 1027 1886 8 SE6ac −1000 −1895 58 COM <sub>1.5</sub> 887 1896 9 SE6ac −860 −1895 59 COM <sub>1.5</sub> 607 1896 10 SE6ac −720 −1895 60 CCM <sub>1.6</sub> 607 1896 11 SE6ac −580 −1895 61 CCM <sub>1.6</sub> 607 1896 12 COMMC2 −254 −1895 62 SEG. 228 1896 13 COMac −114 −1895 62 SEG. −224 1896 13 COMac −160 −1895 64 SEG. −164 1896 15 COMac 166 −1895 65 SEG. −304 1896 16 COMac 1895 66 SEG. −344 1896 17 COMac 46 −1895 67 | | | | | | | | | | | 8 SE6ar -1000 -1885 58 CDM <sub>13</sub> 887 1896 9 SE6as -880 -1895 59 CDM <sub>14</sub> 747 1896 10 SE6as -720 -1895 60 CDM <sub>14</sub> 607 1896 11 SE6so -720 -1895 61 CDM <sub>14</sub> 607 1896 12 COMMCA -564 -1895 62 SE61 228 1896 13 CCMa2 -264 -1895 63 SE62 -4 1896 14 CDM23 26 -1895 65 SE6a -304 1896 15 COM20 306 -1895 65 SE6a -304 1896 16 COM21 306 -1895 66 SE64 -444 1896 17 COM20 446 -1895 68 SE67 -724 1896 17 COM20 186 -1895 68 <td>6</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> | 6 | | | | | | | | | | 9 SE6aa -860 -1895 59 COM₁a 747 1896 10 SE6aa -720 -1895 60 COM₁s 607 1896 11 SE6as -580 -1895 61 COM₁s 607 1896 12 COMRC2 -254 -1895 62 SEG₁ 228 1896 13 COM₂a -114 -1895 63 SEG₂ -4 1895 14 COM₂a 26 -1895 64 SEG₃ -164 1896 15 COM₂a 166 -1895 65 SEGa -304 1896 16 COM₂a 306 -1895 66 SEGa -304 1896 17 COM₂a 446 -1895 66 SEGa -444 1896 18 COM₁s 600 -1895 66 SEGa -584 1896 19 COM₁s 766 -1895 68 SEG₂ -724 1896 19 COM₁s 766 -1895 69 SEGa -864 1896 20 COM₁r 926 -1895 70 SEGa -864 1896 21 COM₁ 1226 -1895 70 SEG₃ -1044 1896 22 COM₁ 1226 -1895 70 SEG₃ -1044 1896 23 COM₂ 1366 -1895 70 SEG₃ -1044 1896 24 COM₂ 1566 -1895 72 SEG₁ -1144 1896 25 COM₂ 1666 -1895 70 SEG₃ -1044 1896 26 COM₂ 1226 -1895 73 SEG₁ -1284 1896 27 COM₂ 1466 -1895 77 SEG₁ -1144 1896 28 COM₂ 1266 -1895 77 SEG₁ -1144 1896 29 COM₃ 1366 -1895 77 SEG₁ -1144 1896 20 COM₃ 1366 -1895 77 SEG₁ -1144 1896 21 COM₂ 1466 -1895 77 SEG₁ -1144 1896 22 COM₂ 1276 -1895 77 SEG₁ -1144 1896 23 COM₂ 1366 -1895 77 SEG₁ -1144 1896 24 COM₂ 1366 -1895 77 SEG₁ -1424 1896 25 COM₂ 1946 -1895 77 SEG₁ -1704 1896 26 COM₂ 1946 -1895 77 SEG₁ -1704 1896 27 COM₂ 1946 -1895 77 SEG₁ -2044 1896 28 COM₁ 2106 -1895 79 SEG₃ -1704 1896 29 COMMIT 2266 -1895 79 SEG₃ -2504 1896 30 BIAS 242E -1895 79 SEG₃ -2504 1896 31 OSC₂ 2688 -1485 80 SEG₁ -2504 1896 32 COMM 1206 -1895 79 SEG₃ -2504 1896 33 V₅ 2688 -1200 83 SEG₂ -2688 1561 34 V₅ 27 COM₂ 1946 -1895 79 SEG₃ -2504 1896 35 COMM 1206 -1895 79 SEG₃ -2688 1561 37 CC 2688 -1485 82 SEG₂ -2688 1631 38 C1 -2688 -382 87 SEG₂ -2688 631 36 C2 2688 -661 86 SEG₂ -2688 631 37 V₅ 2688 -382 87 SEG₂ -2688 -69 41 V₅ 28 2688 -382 87 SEG₂ -2688 -69 41 V₅ 28 2688 -382 87 SEG₂ -2688 -69 41 V₅ 28 2688 -1704 89 SEG₃ -2688 -69 41 V₅ 28 2688 -382 87 SEG₃ -2688 -69 41 V₅ 28 2688 -382 87 SEG₃ -2688 -69 41 V₅ 28 2688 -382 87 SEG₃ -2688 -69 41 V₅ 28 2688 -382 87 SEG₃ -2688 -69 41 V₅ 28 2688 -382 87 SEG₃ -2688 -69 41 V₅ 28 2688 -382 898 99 SEG₃ -2688 -69 41 V₅ 28 2688 -383 99 SEG₃ -2688 -699 41 V₅ 28 2688 -1898 99 SEG₃ -2688 -1449 48 DB₂ 2688 1588 99 SEG₃ -2688 -1449 49 DB₃ 2688 158 | | | | | | | COM <sub>12</sub> | | | | 10 | | | | | | | | | | | 11 | | | | | | | | | | | 12 | | | | | | | | | | | 13 | | | | | | | | | | | 14 COM <sub>22</sub> 166 -1895 65 SEG <sub>4</sub> -304 1896 15 COM <sub>22</sub> 166 -1895 65 SEG <sub>4</sub> -304 1896 16 COM <sub>12</sub> 306 -1895 66 SEG <sub>6</sub> -584 1896 17 COM <sub>22</sub> 446 -1895 68 SEG <sub>7</sub> -724 1896 18 COM <sub>12</sub> 606 -1895 68 SEG <sub>7</sub> -724 1896 19 COM <sub>12</sub> 926 -1895 69 SEG <sub>9</sub> -1004 1896 20 COM <sub>17</sub> 926 -1895 70 SEG <sub>9</sub> -1004 1896 21 COM <sub>8</sub> 1086 -1895 71 SEG <sub>10</sub> -1044 1896 22 COM <sub>17</sub> 1226 -1895 72 SEG <sub>10</sub> -1044 1896 23 COM <sub>6</sub> 1366 -1895 73 SEG <sub>12</sub> -1424 1896 24 COM <sub>6</sub> 1506 | | | | | | | | | | | 15 | | | | | | | | | | | 16 | | COM <sub>23</sub> | | | | | | | | | 17 | | COM22 | | | | | | | | | 18 | | COM <sub>21</sub> | | | | | | | | | 19 | | | | | _ | | | | | | 20 COMs 926 -1895 70 SEGs -1004 1896 21 COMs 1086 -1895 71 SEG10 -1144 1896 22 COMs 1226 -1895 72 SEG11 -1284 1896 23 COMs 1366 -1895 73 SEG12 -1424 1896 24 COMs 1506 -1895 74 SEG13 -1564 1896 25 COMa 1646 -1895 75 SEG14 -1704 1896 25 COMs 1786 -1895 76 SEG16 -1896 27 COM2 1946 -1895 77 SEG16 -2024 1896 28 COM1 2106 -1895 78 SEG17 -2184 1896 29 COMK1 2266 -1895 79 SEG18 -2344 1896 29 COMK1 2266 -1895 80 SEG19 -2504 1896 31 <td></td> <td></td> <td></td> <td></td> <td>·</td> <td>68</td> <td></td> <td></td> <td></td> | | | | | · | 68 | | | | | 21 COMs 1086 -1895 71 SEG10 -1144 1896 22 COM7 1226 -1895 72 SEG11 -1284 1896 23 COM6 1366 -1895 73 SEG12 -1424 1896 24 COM6 1506 -1895 74 SEG13 -1564 1896 25 COM4 1646 -1895 75 SEG13 -1704 1896 26 COM3 1786 -1895 76 SEG16 -2024 1896 27 COM2 1946 -1895 77 SEG16 -2024 1896 28 COM1 2106 -1895 78 SEG17 -2184 1896 29 COMKK1 2266 -1895 79 SEG16 -2204 1896 30 BIAS 2426 -1895 80 SEG19 -2504 1896 31 OSC2 2688 -1485 | 19 | | | -1895 | <u>_</u> | 69 | SEG <sub>8</sub> | -864 | | | 22 COMr 1226 -1895 72 SEG <sub>11</sub> -1284 1896 23 COMe 1366 -1895 73 SEG <sub>12</sub> -1424 1896 24 COMe 1506 -1895 74 SEG <sub>13</sub> -1564 1896 25 COM4 1646 -1895 75 SEG <sub>14</sub> -1704 1896 26 COM3 1786 -1895 76 SEG <sub>15</sub> -1864 1896 27 COM2 1946 -1895 77 SEG <sub>16</sub> -2024 1896 28 COM1 2106 -1895 78 SEG <sub>17</sub> -2184 1896 29 COMMK1 2266 -1895 79 SEG <sub>18</sub> -2344 1896 30 BIAS 2426 -1895 80 SEG <sub>19</sub> -2504 1896 31 OSC <sub>2</sub> 2688 -1794 81 SEG <sub>20</sub> -2688 1561 32 OSC <sub>1</sub> 2688 | 20 | COM <sub>17</sub> | 926 | -1895 | | 70 | SEG <sub>9</sub> | -1004 | 1896 | | 22 | 21 | COM <sub>8</sub> | 1086 | -1895 | | 71 | SEG <sub>10</sub> | -1144 | 1896 | | 23 COMs 1366 −1895 73 SEG₁₂ −1424 1896 24 COMs 1506 −1895 74 SEG₁₃ −1564 1896 25 COM₄ 1646 −1895 75 SEG₁₃ −1704 1896 26 COM₃ 1786 −1895 76 SEG₁₅ −1864 1896 27 COM₂ 1946 −1895 77 SEG₁₅ −2024 1896 28 COM₁ 2106 −1895 78 SEG₁₅ −2224 1896 29 COMMK1 2266 −1895 79 SEG₁₅ −2344 1896 30 B1AS 2426 −1895 80 SEG₁ゥ −2504 1896 31 OSC₂ 2688 −1794 81 SEG₂₀ −2688 1561 32 OSC₁ 2688 −1485 82 SEG₂₀ −2688 1281 33 V₅ 2688 −120 | 22 | COM <sub>7</sub> | 1226 | -1895 | _ | 72 | | -1284 | 1896 | | 24 COMs 1506 -1895 74 SEG1s -1564 1896 25 COMa 1646 -1895 75 SEG1s -1704 1896 26 COMas 1786 -1895 76 SEG1s -1864 1896 27 COM2 1946 -1895 77 SEG1s -2024 1896 28 COM1 2106 -1895 78 SEG17 -2184 1896 29 COMMK1 2266 -1895 79 SEG1s -2344 1896 30 B1AS 2426 -1895 80 SEG19 -2504 1896 31 OSC2 2688 -1794 81 SEG20 -2688 1561 32 OSC1 2688 -1485 82 SEG21 -2688 1561 33 Vs 2688 -1220 83 SEG22 -2688 1031 34 Vss 2688 -1080 | 23 | COM <sub>6</sub> | 1366 | | _ | 73 | SEG <sub>12</sub> | -1424 | 1896 | | 25 COMa 1646 -1895 75 SEG14 -1704 1896 26 COMs 1786 -1895 76 SEG15 -1864 1896 27 COM2 1946 -1895 77 SEG16 -2024 1896 28 COMI 2106 -1895 78 SEG17 -2184 1896 29 COMMK1 2266 -1895 79 SEG18 -2344 1896 30 B1AS 2426 -1895 80 SEG19 -2504 1896 31 OSC2 2688 -1794 81 SEG20 -2688 1561 32 OSC1 2688 -1485 82 SEG21 -2688 1281 33 Vs 2688 -1485 82 SEG21 -2688 1281 34 Vss 2688 -1080 84 SEG22 -2688 1031 34 Vss 2688 -801 <td< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td>SEG<sub>13</sub></td><td></td><td></td></td<> | | | | | | | SEG <sub>13</sub> | | | | 26 COM3 1786 -1895 76 SEG15 -1864 1896 27 COM2 1946 -1895 77 SEG16 -2024 1896 28 COMI 2106 -1895 78 SEG17 -2184 1896 29 COMMK1 2266 -1895 79 SEG18 -2344 1896 30 B1AS 2426 -1895 80 SEG19 -2504 1896 31 OSC2 2688 -1794 81 SEG20 -2688 1561 32 OSC1 2688 -1485 82 SEG21 -2688 1561 32 OSC1 2688 -1220 83 SEG22 -2688 1031 34 Vss 2688 -1080 84 SEG23 -2688 831 35 Vsout 2688 -801 85 SEG24 -2688 631 36 C2 <sup>-</sup> 2688 -382 | | | | | _ | | SEG <sub>1.4</sub> | | | | 27 COM <sub>2</sub> 1946 -1895 77 SEG <sub>16</sub> -2024 1896 28 COM <sub>1</sub> 2106 -1895 78 SEG <sub>17</sub> -2184 1896 29 COMMK1 2266 -1895 79 SEG <sub>18</sub> -2344 1896 30 BIAS 2426 -1895 80 SEG <sub>18</sub> -2504 1896 31 OSC <sub>2</sub> 2688 -1794 81 SEG <sub>20</sub> -2688 1561 32 OSC <sub>1</sub> 2688 -1485 82 SEG <sub>21</sub> -2688 1561 32 OSC <sub>1</sub> 2688 -1220 83 SEG <sub>22</sub> -2688 1561 34 V <sub>SS</sub> 2688 -1080 84 SEG <sub>23</sub> -2688 831 35 V <sub>Sout</sub> 2688 -801 85 SEG <sub>24</sub> -2688 631 36 C2 <sup>-</sup> 2688 -801 85 SEG <sub>24</sub> -2688 631 37 C2 <sup>+</sup> 2688 <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>SEG<sub>15</sub></td> <td></td> <td></td> | | | | | | | SEG <sub>15</sub> | | | | 28 COM1 2106 -1895 78 SEG17 -2184 1896 29 COMMK1 2266 -1895 79 SEG18 -2344 1896 30 BIAS 2426 -1895 80 SEG19 -2504 1896 31 OSC2 2688 -1794 81 SEG20 -2688 1561 32 OSC1 2688 -1485 82 SEG21 -2688 1561 33 Vs 2688 -1220 83 SEG22 -2688 1281 34 Vss 2688 -1080 84 SEG23 -2688 1031 34 Vss 2688 -1080 84 SEG23 -2688 831 35 Vsout 2688 -801 85 SEG24 -2688 631 36 C2 <sup></sup> 2688 -801 85 SEG25 -2688 631 37 C2 <sup>+</sup> 2688 -382 | | | | | _ | | SEG <sub>16</sub> | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | | | | 30 BIAS 2426 −1895 80 SEG₁9 −2504 1896 31 OSC₂ 2688 −1794 81 SEG₂₀ −2688 1561 32 OSC₁ 2688 −1485 82 SEG₂₁ −2688 1281 33 V₅ 2688 −1220 83 SEG₂₂ −2688 1031 34 V₅ 2688 −1080 84 SEG₂₃ −2688 831 35 V₅₀∪т 2688 −801 85 SEG₂₃ −2688 631 36 C2⁻ 2688 −661 86 SEG₂₅ −2688 491 37 C2⁺ 2688 −382 87 SEG₂₅ −2688 351 38 C1⁻ 2688 −382 87 SEG₂₅ −2688 351 39 C1⁺ 2688 −382 87 SEG₂₅ −2688 211 39 C1⁺ 2688 38 89 < | | | | | <del></del> | | | | | | 31 OSC₂ 2688 -1794 81 SEG₂₀ -2688 1561 32 OSC₁ 2688 -1485 82 SEG₂₁ -2688 1281 33 V₅ 2688 -1220 83 SEG₂₂ -2688 1031 34 V₅ 2688 -1080 84 SEG₂₃ -2688 831 35 V₅₀∪т 2688 -801 85 SEG₂₃ -2688 631 36 C2⁻ 2688 -661 86 SEG₂₅ -2688 491 37 C2⁺ 2688 -382 87 SEG₂₅ -2688 351 38 C1⁻ 2688 -382 87 SEG₂₅ -2688 211 39 C1⁺ 2688 38 89 SEG₂₅ -2688 211 40 Vҫ₁ 2688 178 90 SEG₂ø -2688 -29 41 V₅₀ 2688 378 91 SE | | | | | | | | | | | 32 OSC1 2688 -1485 82 SEG21 -2688 1281 33 Vs 2688 -1220 83 SEG22 -2688 1031 34 Vss 2688 -1080 84 SEG23 -2688 831 35 Vsout 2688 -801 85 SEG24 -2688 631 36 C2 2688 -661 86 SEG25 -2688 491 37 C2+ 2688 -382 87 SEG26 -2688 351 38 C1- 2688 -382 87 SEG26 -2688 351 39 C1+ 2688 -242 88 SEG27 -2688 211 39 C1+ 2688 38 89 SEG28 -2688 71 40 Vc1 2688 178 90 SEG29 -2688 -69 41 Vp0 2688 378 91 SEG30 </td <td></td> <td></td> <td>• · · · · · · · · · · · · · · · · · · ·</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> | | | • · · · · · · · · · · · · · · · · · · · | | | | | | | | 33 V₅ 2688 -1220 83 SEG₂₂ -2688 1031 34 V₅s 2688 -1080 84 SEG₂₃ -2688 831 35 V₅out 2688 -801 85 SEG₂₄ -2688 631 36 C2⁻ 2688 -661 86 SEG₂₅ -2688 491 37 C2⁺ 2688 -382 87 SEG₂₆ -2688 351 38 C1⁻ 2688 -242 88 SEG₂₆ -2688 211 39 C1⁺ 2688 38 89 SEG₂₆ -2688 71 40 Vc₁ 2688 378 91 SEG₂₆ -2688 -69 41 Vøø 2688 378 91 SEG₃₀ -2688 -209 42 RESET 2688 578 92 SEG₃¹ -2688 -349 43 RS 2688 718 93 SEG₃² </td <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>SEG<sub>2.1</sub></td> <td></td> <td></td> | | | | | | | SEG <sub>2.1</sub> | | | | 34 Vss 2688 -1080 84 SEG23 -2688 831 35 V50UT 2688 -801 85 SEG24 -2688 631 36 C2 <sup>-</sup> 2688 -661 86 SEG25 -2688 491 37 C2 <sup>+</sup> 2688 -382 87 SEG26 -2688 351 38 C1 <sup>-</sup> 2688 -242 88 SEG27 -2688 211 39 C1 <sup>+</sup> 2688 38 89 SEG28 -2688 71 40 Vc1 2688 178 90 SEG29 -2688 -69 41 Vpd 2688 378 91 SEG30 -2688 -209 42 RESET 2688 578 92 SEG31 -2688 -349 43 RS 2688 718 93 SEG32 -2688 -489 44 R/W 2688 858 94 S | | | | | | | SEG22 | | | | 35 V <sub>5OUT</sub> 2688 -801 85 SEG <sub>24</sub> -2688 631 36 C2 <sup>-</sup> 2688 -661 86 SEG <sub>25</sub> -2688 491 37 C2 <sup>+</sup> 2688 -382 87 SEG <sub>26</sub> -2688 351 38 C1 <sup>-</sup> 2688 -242 88 SEG <sub>27</sub> -2688 211 39 C1 <sup>+</sup> 2688 38 89 SEG <sub>28</sub> -2688 71 40 V <sub>C1</sub> 2688 178 90 SEG <sub>29</sub> -2688 71 40 V <sub>C1</sub> 2688 178 90 SEG <sub>29</sub> -2688 -69 41 V <sub>DD</sub> 2688 378 91 SEG <sub>30</sub> -2688 -209 42 RESET 2688 578 92 SEG <sub>31</sub> -2688 -349 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -489 44 R/W 2688 858 | | | | | | | | | | | 36 C2 <sup>-</sup> 2688 -661 86 SEG <sub>25</sub> -2688 491 37 C2 <sup>+</sup> 2688 -382 87 SEG <sub>26</sub> -2688 351 38 C1 <sup>-</sup> 2688 -242 88 SEG <sub>27</sub> -2688 211 39 C1 <sup>+</sup> 2688 38 89 SEG <sub>28</sub> -2688 71 40 Vc1 2688 178 90 SEG <sub>29</sub> -2688 -69 41 VpD 2688 378 91 SEG <sub>30</sub> -2688 -209 42 RESET 2688 578 92 SEG <sub>31</sub> -2688 -349 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -489 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 98 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 </td <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> | | | | | | | | | | | 37 C2 <sup>+</sup> 2688 -382 87 SEG <sub>26</sub> -2688 351 38 C1 <sup>-</sup> 2688 -242 88 SEG <sub>27</sub> -2688 211 39 C1 <sup>+</sup> 2688 38 89 SEG <sub>28</sub> -2688 71 40 V <sub>C1</sub> 2688 178 90 SEG <sub>29</sub> -2688 -69 41 V <sub>DD</sub> 2688 378 91 SEG <sub>30</sub> -2688 -209 42 RESET 2688 578 92 SEG <sub>31</sub> -2688 -349 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -349 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<> | | | | | | | | | | | 38 C1 <sup>-</sup> 2688 -242 88 SEG <sub>27</sub> -2688 211 39 C1 <sup>+</sup> 2688 38 89 SEG <sub>28</sub> -2688 71 40 Vc1 2688 178 90 SEG <sub>29</sub> -2688 -69 41 V <sub>DD</sub> 2688 378 91 SEG <sub>30</sub> -2688 -209 42 RESET 2688 578 92 SEG <sub>31</sub> -2688 -349 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -349 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB <sub>2</sub> 2688 1418 <t< td=""><td></td><td></td><td></td><td></td><td><del></del></td><td></td><td></td><td></td><td></td></t<> | | | | | <del></del> | | | | | | 39 C1 <sup>+</sup> 2688 38 89 SEG <sub>28</sub> -2688 71 40 V <sub>C1</sub> 2688 178 90 SEG <sub>29</sub> -2688 -69 41 V <sub>DD</sub> 2688 378 91 SEG <sub>30</sub> -2688 -209 42 RESET 2688 578 92 SEG <sub>31</sub> -2688 -349 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -489 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB <sub>2</sub> 2688 1418 98 SEG <sub>37</sub> -2688 -1249 49 DB <sub>3</sub> 2688 1558 | | | | | | | | | | | 40 V <sub>C1</sub> 2688 178 90 SEG <sub>29</sub> -2688 -69 41 V <sub>DD</sub> 2688 378 91 SEG <sub>30</sub> -2688 -209 42 RESET 2688 578 92 SEG <sub>31</sub> -2688 -349 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -489 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB <sub>2</sub> 2688 1418 98 SEG <sub>37</sub> -2688 -1249 49 DB <sub>3</sub> 2688 1558 99 SEG <sub>38</sub> -2688 -1449 50 DB <sub>4</sub> 2688 1698 | | | | | _ | | | | | | 41 V <sub>DD</sub> 2688 378 91 SEG <sub>30</sub> -2688 -209 42 RESET 2688 578 92 SEG <sub>31</sub> -2688 -349 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -489 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB <sub>2</sub> 2688 1418 98 SEG <sub>37</sub> -2688 -1249 49 DB <sub>3</sub> 2688 1558 99 SEG <sub>38</sub> -2688 -1449 50 DB <sub>4</sub> 2688 1698 100 SEG <sub>39</sub> -2688 -1649 | | | | | _ | | | | | | 42 RESET 2688 578 92 SEG <sub>31</sub> -2688 -349 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -489 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB <sub>2</sub> 2688 1418 98 SEG <sub>37</sub> -2688 -1249 49 DB <sub>3</sub> 2688 1558 99 SEG <sub>38</sub> -2688 -1449 50 DB <sub>4</sub> 2688 1698 100 SEG <sub>39</sub> -2688 -1649 | | | | | <del>-</del> | | | | | | 43 RS 2688 718 93 SEG <sub>32</sub> -2688 -489 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DBo 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB <sub>2</sub> 2688 1418 98 SEG <sub>37</sub> -2688 -1249 49 DB <sub>3</sub> 2688 1558 99 SEG <sub>38</sub> -2688 -1449 50 DB <sub>4</sub> 2688 1698 100 SEG <sub>39</sub> -2688 -1649 | | | | | | | | | | | 44 R/W 2688 858 94 SEG <sub>33</sub> -2688 -629 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB <sub>2</sub> 2688 1418 98 SEG <sub>37</sub> -2688 -1249 49 DB <sub>3</sub> 2688 1558 99 SEG <sub>38</sub> -2688 -1449 50 DB <sub>4</sub> 2688 1698 100 SEG <sub>39</sub> -2688 -1649 | | | | | | | | | | | 45 E 2688 998 95 SEG <sub>34</sub> -2688 -769 46 DB <sub>0</sub> 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB <sub>1</sub> 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB <sub>2</sub> 2688 1418 98 SEG <sub>37</sub> -2688 -1249 49 DB <sub>3</sub> 2688 1558 99 SEG <sub>38</sub> -2688 -1449 50 DB <sub>4</sub> 2688 1698 100 SEG <sub>39</sub> -2688 -1649 | | <del></del> | | | | | | | | | 46 DBo 2688 1138 96 SEG <sub>35</sub> -2688 -909 47 DB1 2688 1278 97 SEG <sub>36</sub> -2688 -1049 48 DB2 2688 1418 98 SEG <sub>37</sub> -2688 -1249 49 DB3 2688 1558 99 SEG <sub>38</sub> -2688 -1449 50 DB4 2688 1698 100 SEG <sub>39</sub> -2688 -1649 | | | | | | | | | | | 47 DB1 2688 1278 97 SEG36 -2688 -1049 48 DB2 2688 1418 98 SEG37 -2688 -1249 49 DB3 2688 1558 99 SEG38 -2688 -1449 50 DB4 2688 1698 100 SEG39 -2688 -1649 | | | | | | | | | | | 48 DB2 2688 1418 98 SEG37 -2688 -1249 49 DB3 2688 1558 99 SEG38 -2688 -1449 50 DB4 2688 1698 100 SEG39 -2688 -1649 | | <del></del> | | | | | | | | | 49 DB3 2688 1558 99 SEG38 -2688 -1449 50 DB4 2688 1698 100 SEG39 -2688 -1649 | | <del>•</del> | | | | | | | | | 50 DB <sub>4</sub> 2688 1698 100 SEG <sub>39</sub> -2688 -1649 | | <del></del> | | | _ | | | | | | | | | | | | | | | | | | | | | | Coordinata | | | | | <sup>\*</sup> The left side PAD of No1 PAD is Dummy PAD (Coordinates X=-2500, Y=-1895), No need Bonding. #### **■ BLOCK DIAGRAM** # ■ TERMINAL DESCRIPTION | PIN | NO. | | | |----------------|------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FC1 | FG1 | SYMBOL | FUNCTION | | Package | Package | OTHIDOL | | | 41 | 38 | V <sub>DD</sub> | Power Source ( + 3V ) | | 34 | 31 | Vss | Power Source ( 0V ) | | 33 | 30 | Vs | LCD Driving Voltage Output | | 32<br>31 | 29<br>28 | OSC <sub>1</sub><br>OSC <sub>2</sub> | Oscillation Frequency Adjust Terminals. Normally Open. (Oscillation C and R are incorporated, Osc Freq.=80kHz) For external clock operation, the clock should be input on OSC1. | | 43 | 40 | RS | Register selection signal input(Pull-up resistance On-chip) "0": Instruction Register (Writing) Busy Flag, Address Counter (Reading) "1": Data Register (Writing/Reading) | | 44 | 41 | R/W | Read/Write selection signal input(Pull-up Resistance On-chip) "0": Write, "1": Read | | 45 | 42 | E | Read/Write activation signal input | | 50~53 | 47~50 | DB₄~DB <sub>7</sub> | 3-state Data Bus(Upper) to transfer the data between MPU and NJU6424. DB7 is also used for the Busy Flag reading. | | 46~49 | 43~46 | DB <sub>o</sub> ~DB <sub>3</sub> | 3-state Data Bus(Lower) to transfer the data between MPU and NJU6424. These bus are not used in the 4-bit operation. | | 28~13 | 25~10 | COM <sub>1</sub> | LCD Common Driving Signal | | 54~61 | 51~58 | ~COM <sub>24</sub> | LCD Common briving Signal | | 29 | 26 | COMMK1 | Icon Common Driving Signal | | 12 | 9 | COMMK2 | TOOL COMMON DITATES CISHAT | | 62~100 | 59~100 | SEG₁~ | LCD Segment Driving Signal | | 1~11 | 1~8 | SEG <sub>50</sub> | | | 39,37<br>38,36 | 36, 34<br>35, 33 | C1 <sup>+</sup> ,C2 <sup>+</sup><br>C1 <sup>-</sup> ,C2 <sup>-</sup> | Step up capacitor connecting terminals<br>Connect the step up capacitors between C1 <sup>+</sup> and C1 <sup>-</sup> , C2 <sup>+</sup> and C2 <sup>-</sup><br>respectively. | | 40 | 37 | Vci | Input Terminal for Voltage Tripler (Normally Vei = VDD) | | 35 | 32 | V <sub>50UT</sub> | Voltage Tripler Output Terminal | | 30 | 27 | BIAS | COM/SEG output current adjust terminal To increase output current of the voltage follower, connect a resistance(RBIAS) between this terminal and VSS. Normally Open. | | 42 | 39 | RESET | Reset Terminal. When the "L" level input over than 1.2ms to this terminal, the system will be reset(fosc=80kHz) | #### **■ FUNCTIONAL DESCRIPTION** #### (1) Description for each blocks #### (1 − 1) Register The NJU6424 incorporates two 8-bit registers, an Instruction Register (IR) and a Data Register(DR). The Register(IR) stores instruction codes such as "Clear Display", "Return Home", and address data for Display Data RAM(DD RAM) and Character Generator RAM(CG RAM). The MPU can write the instruction code and address data to the Register(IR), but it cannot read out from the Register(IR). The Register(DR) is a temporary stored register, the data stored in the Register(DR) is written into the DD RAM or CG RAM and read out from the DD RAM or CG RAM. The data in the Registed(DR) written by the MPU is transferred automatically to the DD RAM or CG RAM by internal operation. When the address data for the DD RAM or CG RAM is written into the Register(IR), the addressed data in the DD RAM or CG RAM is transferred to the Register(DR). By the MPU read out the data in the Register(DR), the data transmitting process is performed completely. After reading the data in the Register(DR) by the MPU, the next address data in the DD RAM or CG RAM is transferred automatically to the Register(DR) to provide for the next MPU reading. These two registers are selected by the selection signal RS as shown below. Table 1. shows register operation controlled by RS and R/W signals. Table 1. Register Operation | RS | R/W | Selected Register | Operation | |----|-----|-------------------|-----------------------------------------------------------------------------------------| | 0 | 0 | ‡ D | Write | | 0 | 1 | I R | Read busy flag(DB <sub>7</sub> ) and address counter(DB <sub>0</sub> ~DB <sub>6</sub> ) | | 1 | 0 | , nn | Write (DR to DD RAM or CG RAM) | | 1 | 1 | DR | Read (DD or CG RAM to DR) | #### (1-2) Busy Flag (BF) When the internal circuits are in the operation mode, the busy flag (BF) is "1", and any instruction reading is inhibited. The busy flag (BF) is output at DB, when RS="0" and R/W="1" as shown in Table 1. The next instruction should be written after the busy flag(BF) goes to "0". #### (1-3) Address Counter (AC) The address counter(AC) addressing the DD RAM and CG RAM. When the address setting instruction is written into the Register(IR), the address information is transferred from Register(IR) to the Counter(AC). The selection of either the DD RAM or CG RAM is also determined by this instruction. After writing (or reading) the display data to (or from) the DD RAM or CG RAM, the Counter (AC) increments (or decrements) automatically. The address data in the Counter(AC) is output from DB $_6\sim$ DB $_0$ when RS="0" and R/W="1" as shown in Table 1. # (1-4) Display Data RAM (DD RAM) The display data RAM (DD RAM) consists of 30 x 8 bits stores up to 30-character display data represented in 8-bit code. The DD RAM address data set in the address counter(AC) is represented in Hexadecimal. The relation between DD RAM address and display position on the LCD is shown below. Note: The 1st, 2nd and 3rd line address are defined as (00)<sub>H</sub> to (09)<sub>H</sub>, (00)<sub>H</sub> to (15)<sub>H</sub> and (40)<sub>H</sub> to (49)<sub>H</sub>. Please note that the end of 1st line address and the beginning of 2nd line address are not consecutive. When the display shift is performed, the DD RAM address changes as follows: ( Left Shift Display ) | | | | | | | | | | 9 | | |---------------|----|----|----|----|----|----|----|----|----|----| | (00)← | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 00 | | <b>(00)</b> ← | OD | 0E | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 0C | | (40)← | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 40 | ( Right Shift Display ) | • | _ | | | | | | | 9 | | _ | |----|------|----|----|----|----|----|----|----|----|---------------| | 09 | - 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | <b>→</b> (09) | | 15 | 0C | OD | 0E | 0F | 10 | 11 | 12 | 13 | 14 | <b>→</b> (15) | | 49 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | <b>→</b> (49) | #### (1-5) Character Generator ROM (CG ROM) The Character Generator ROM (CG ROM) generates 5 x 7 dots character pattern represented in 8-bit character codes. The storage capacity is up to 240 kinds of $5 \times 7$ dots character pattern. The correspondence between character code and standard character pattern of NJU6424 is shown in Table 2-1. User-defined character patterns (Custom Font) are also available by mask option. Table 2-1. CG ROM Character Pattern ( ROM version -02 ) | | | | 7 | , | 74 | | Upp | er 4- | bit ( | Hexad | lecima | 1) | <del></del> . | | | | | |---------------|---|-------------------|------|---------------|------|---|-------|-------|--------------|-------|--------|------|---------------|------|--------------|------|-------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | | | 0 | CG<br>RAM<br>(01) | | | | | | •• | : | ::: | | | •••• | ::: | | | ::: | | | 1 | (02) | | | : | | | •::: | | | :::: | ::: | ,;; | :::: | :; | | ::: | | | 2 | (03) | | • | | | | | | | | : | .: | !!! | .:: <b>:</b> | :::: | | | | 3 | (04) | | | | | ••••• | | | | :::: | : | | | - | :::. | ::-:: | | | 4 | (01) | :::: | | | | | | • | : | | ٠. | | | • | | | | imal) | 5 | (02) | : | ••• | •••• | | | :::: | | -::: | | :: | 1 | | | ::: | | | ( Hexadecimal | 6 | (03) | | | | | | • | ii | | | **** | | | | :::: | : | | Lower 4-bit ( | 7 | (04) | | ;: | | | | | <b>!</b> ! | : | | .:: | | ::: | | : | | | Lower | 8 | (01) | | | | | | | <b>:::</b> | | •• | .: | ::: | 1 | ·.! | : | ::: | | | 9 | (02) | | | | | | • | <b>:::</b> ! | :::: | | :::: | • | | 11. | : | •• | | | A | (03) | : | : <b>:</b> :: | :: | | : | | | | | :::: | | • | | | | | | В | (04) | | •••• | : | | | | | :::: | | :::: | | | | :: | | | | С | (01) | : | :: | •: | | | | ****** | | | | | | | :::- | | | | D | (02) | | •••• | | | | | | | | | | | <b>:</b> | | | | | Е | (03) | ·:: | ** | .: | | • • • | l'''! | •••• | | | | | | ••• | | | | | F | (04) | :::- | ••• | • | | ••••• | :: | • | | | • :: | • | ••• | ::: | | 1000 | #### (1-6) Character Generator RAM ( CG RAM ) The character generator RAM ( CG RAM ) can store any kind of character pattern in 5 x 7 dots written by the user program to display user's original character pattern and icon data. The CG RAM can store 4 kinds of character in 5 x 7 dots mode. Using CG RAM for an icon display, the usable character number in $5 \times 7$ dots mode is changed (refer to 1-7 Icon Display Function). To display user's original character pattern stored in the CG RAM, the address data (00)H -(03)<sub>H</sub> should be written to the DD RAM as shown in Table 2-1. Table 3. shows the correspondence among the character pattern, CG RAM address and Data. Table 3. Correspondence of CG RAM address, DD RAM character code and CG RAM character pattern (5 x 7 dots). | 0000**11 | 1 1 1 0 0 1 1 0 1 1 1 0 | | * : Don't Care | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------| | : | 0 0 0 0 0 0 1 | | | | 0000**01 | $\begin{array}{c} 0 & 0 & 0 \\ 0 & 0 & 1 \\ 0 & 1 & 0 \\ 0 & 1 & 1 \\ 0 & 1 & 1 & 0 & 0 \\ 1 & 0 & 1 \\ 1 & 1 & 0 \\ 1 & 1 & 1 & 1 \end{array}$ | | Character Pattern<br>Example(2)<br>←Cursor Position | | 0000**00 | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>0 0 1 0<br>1 0 1<br>1 1 1 | | Character Pattern<br>Example(1)<br>←Cursor Position | | 7 6 5 4 3 2 1 0<br>← | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 4 3 2 1 0<br>←><br>Upper Lower<br>bit bit | | | Character Code<br>(DD RAM Data) | CG<br>RAM Address | Character<br>Pattern<br>(CG RAM Data) | | Notes: 1. Character code bit 0, 1 correspond to the CG RAM address 3, 4(2bits:4 patterns). 2. CG RAM address 0 to 2 designate character pattern line position. The 8th line is the cursor position and the display is performed by logical OR with cursor. Therefore, in case of the cursor display, the 8th line should be "0". If there is "1" in the 8th line, the bit "1" is always displayed on the cursor position regardless of cursor existence. 3. Character pattern row position correspond to the CG RAM data bits 0 to 4 are shown above. 4. CG RAM character patterns are selected when character code bits 4 to 7 are all "0" and it is addressed by character code bits 0 and 1. Therefore, the address (00)H, (04)H, (08)H and (0c)H select the same character pattern as shown in Table 2-1. 5. "1" for CG RAM data corresponds to display 0n and "0" to display 0ff. 6. CG RAM address (OC) to (1F) are using for both of character pattern memory and icon data memory. #### (1-7) Icon Display Function The NJU6424 can display not only 5 x 7 bits character pattern but also maximum 100 icons. The icon can display by writing bit "1" to each data bit 0 to 4 in the address $(0C)_{\rm H}$ to $(1F)_{\rm H}$ of CG RAM. The fixed character display code is not affected except CG RAM writing and display ON/OFF instruction. The relation between CG RAM address and icon display position on the LCD is fixed even if the display shift is executed. The relation is shown below: NOTE) The 1F4 corresponds bit 4 of (1F)H in CG RAM. < CG RAM vs. SEG terminal | · ou i | for f | icon di | isplay > | |--------|---------|---------|--------------| | | CG RA | AM : | SEG | | | address | data | terminal | | | OC | 00110 | 46~50 | | | OD | 11100 | 41~45 | | | OE | | 36~40 | | | OF | | 31~35 | | COMMK2 | 10 | | 26~30 | | | 11 | | 21~25 | | | 12 | | 16~20 | | | 13 | | 11~15 | | | 14 | | 6~10 | | | 15 | | 1~5 | | | 16 | | $46 \sim 50$ | | | 17 | | 41~45 | | | 18 | | 36~40 | | | 19 | | 31~35 | | COMMK1 | 1A | | 26~30 | | | 1B | | 21~25 | | | 1C | 00100 | 16~20 | | | 1 D | 00000 | 11~15 | | | 1E | 00100 | 6~10 | | | 1F | 00000 | 1~5 | Maximum Character Number and Icon Display Number in CG RAM | Icon Disp.<br>Number | Max. Chara<br>Number | Note | |----------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No Use | 4 Chara. | | | Up to 40 | 3 Chara. | $(03)_{\rm H}$ , $(07)_{\rm H}$ , $(0B)_{\rm H}$ and $(0F)_{\rm H}$ can not use for Character Memory. | | Up to 80 | 2 Chara. | $(02)_{\rm H}, (03)_{\rm H}, (06)_{\rm H}, (07)_{\rm H}, (0A)_{\rm H}, (0B)_{\rm H}, (0E)_{\rm H}$ and $(0F)_{\rm H}$ can not use for Character Memory. | | Up to 100 | | $(01)_{\rm H}, (02)_{\rm H}, (03)_{\rm H}, (05)_{\rm H}, (06)_{\rm H}, (07)_{\rm H}, (09)_{\rm H}, (0A)_{\rm H}, (0B)_{\rm H}, (0D)_{\rm H}, (0E)_{\rm H}, (0F)_{\rm H} \text{can not use}$ | NOTE) When the icon display function using, the system should be initialized by the software initialization because of the CG RAM does not initialize except the software initialization. #### (1-8) Timing Generator The timing generator generates a timing signals for the DD RAM, CG RAM, CG ROM and other internal circuits operation. RAM read timing for the display and internal operation timing for MPU access are separately generated, so that they may not interfere with each other. Therefore, when the data write to the DD RAM for example, there will be no undesirable influence, such as flickering, in areas other than the display area. #### (1-9) LCD Driver LCD driver consist of 26-common driver and 50-segment driver. The 50 bits of character pattern data are shifted in the shift-register and latched when the 50 bits shift performed completely. This latched data controls display driver to output LCD driving waveform. #### (1-10) Cursor Blinking Control Circuit This circuits controls cursor On/Off and the cursor position character blinks. The cursor or blinks appear in the digit residing at the DD RAM address set in the address counter (AC). When the address counter is $(08)_{\rm H}$ , a cursor position is shown as follows: | | AC <sub>6</sub> | AC <sub>5</sub> | AC4 | AСз | AC <sub>2</sub> | AC <sub>1</sub> | ACo | _ | | | | |------|-----------------|-----------------|-----|-----|-----------------|-----------------|-----|----|----|----|--------------------| | (AC) | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | ← Display position | | | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | DD RAM address | | | 00 | OD | 0E | 0F | 10 | 11 | 12 | 13 | 14 | 15 | ← (Hexadecimal) | | | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | (nexauecimai) | (Note) The cursor or blinks also appear when the address counter (AC) selects the CG RAM. But the displayed cursor and blink are meaningless. If the AC storing the CG RAM address data, the cursor and blink are displayed in the meaningless position. ↑ Cursor position # (2) Power on Initialization by internal circuits # (2-1) Initialization By Internal Reset Circuit The NJU6424 is automatically initialized by internal power on initialization circuits when the power is turned on. In the internal power on initialization, following instructions are executed. During the Internal power on initialization, the busy flag (BF) is "1" and this status is kept 10 ms after VDD rises to 2.4V. Initialization flow is shown below: NOTE If the condition of power supply rise time described in the Electrical Characteristics is not satisfied, the internal Power On Initialization Circuits will not operated and initialization will not performed. In this case the initialization by MPU software is required. #### (2-2) Initialization By Hardware The NJU6424 incorporates $\overline{\text{RESET}}$ terminal to initialize the all system. When the "L" level input over than 1.2ms to the $\overline{\text{RESET}}$ terminal, reset sequence is executed. In this time, busy signal output during 10ms after $\overline{\text{RESET}}$ terminal goes to "H". #### · Reset Circuit #### (3) Instructions The NJU6424 incorporates two registers, an Instruction Register (IR) and a Data Register (DR). These two registers store control information temporarily to allow interface between NJU6424 and MPU or peripheral IC's operating different cycles. The operation of NJU6424 is determined by this control signal from MPU. The control information includes register selection signals (RS), read/write signals (R/W) and data bus signals (DBo to DBo). Table 4. shows each instruction and its operating time. Note 1) The execution time mentioned in Table 4. based on fcp or fosc=80kHz. If the oscillation frequency is changed, the execution time is also changed. Table 4. Table of Instructions | | | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | |--------------------------------|----|-------|----------|-----------------|----------|--------------|-----------|-----------------|-----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | I NSTRUCT LONS | RS | R/W | | DB <sub>6</sub> | 0<br>DB5 | D<br>DB4 | B3<br>DB₃ | DB <sub>2</sub> | DB <sub>1</sub> | DBo | DESCRIPTION | EXEC<br>TIME | | Maker Testing | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All "O" code is using for maker<br>testing. | | | Clear Display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Display clear and sets DD RAM<br>address 0 in AC. | 2.0ms | | Return Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | Sets DD RAM address 0 in AC and<br>returns display being shifted to<br>original position.<br>DD RAM contents remain unchanged | 125us | | Entry Mode Set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Sets cursor move direction and specifies shift of display are performed in data read/write. I/D=1:Increment, I/D=0:Decrement S=1:Accompanies display shift | 125us | | Display On/Off<br>Control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets of display On/Off(D),<br>cursor On/Off(C) and blink of<br>cursor position character(B). | 125us | | Cursor or<br>Display Shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | . * | * | Moves cursor and shifts display without changing DD RAM contents S/C=1: Display shift S/C=0: Cursor shift R/L=1: Shift to the right R/L=0: Shift to the left | 188us | | Function Set | 0 | 0 | 0 | 0 | 1 | DL | * | * | * | * | Sets interface data length(DL),<br>number of display lines(N) and<br>display character number.<br>Character font is fixed 5 X 7.<br>DL=1: 8 bits, DL=0: 4 bits | 125us | | Set CG RAM<br>Address | 0 | 0 | 0 | 1 | * | <del>-</del> | | Acc | ; • | > | Sets CG RAM address. After this instruction, the data is transferred to/from CG RAM. | 125us | | Set DD RAM<br>Address | 0 | 0 | 1 | <b>*</b> | | • | ADD | | | <b>→</b> | Sets DD RAM address. After this instruction, the data is transferred to/from DD RAM. | 125us | | Read Busy Flag<br>& Address | 0 | 1 | BF | <del>-</del> | | • | Ac | | | > | Reads busy flag and AC contents.<br>BF=1 : Internally operating<br>BF=0 : Can accept instruction | 0us | | Write Data to | 1 | 0 | + | V | rite | e Dat | ta ([ | D R | AM) | <b>-</b> → | Writes data into DD or CG RAMs. | 125us | | CG or DD RAM | 1 | 0 | * | * | * | <b>4</b> - | - Wri | te<br>G R | Data<br>AM) | <b>→</b> | | | | Read Data from | 1 | 1 | <b>+</b> | | Read | Dat | ta ([ | D R | AM) | <b></b> → | Reads data from DD or CG RAMs. | 188us | | CG or DD RAM | 1 | 1 | * | * | * | + | | ead<br>CGR | Data<br>AM) | <b>→</b> | | | | Explanation of<br>Abbreviation | Ac | a : 1 | CG R/ | AM ac | idre | ss . | Ann | : D | D RA | M addr | racter generator RAM<br>ess, Corresponds to cursor address<br>and CG RAMs | | <sup>\* =</sup> Don't care #### (3-1) Description of each instructions #### (a) Maker Testing | | RS | R/W | DB7 | DB <sub>6</sub> | DB <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB <sub>1</sub> | DBo | |------|----|-----|-----|-----------------|-----------------|-----|-----|-----------------|-----------------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All "0" code in 4-bit length is using for device testing mode (only for maker). Therefore, please avoid all "0" input or no meaning Enable signal input at data "0". (Especially please pay attention the output condition of Enable signal when the power turns on.) All "O" code in 8-bit length is operated only for NOP ( Not Operating instruction ). #### (b) Clear Display | | RS | R/W | DB7 | DB 6 | DB <sub>5</sub> | DB 4 | DВз | DB <sub>2</sub> | DB <sub>1</sub> | DBo | |------|----|-----|-----|------|-----------------|------|-----|-----------------|-----------------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clear display instruction is executed when the code "1" is written into DBo. When this instruction is executed, the space code $(20)_{\rm H}$ is written into every DD RAM address, the DD RAM address 0 is set into the address counter and entry mode is set increment. If the cursor or blink are displayed, they are returned to the left end of the 1st line. The S of entry mode does not change. Note: The character pattern for character code (20)<sub>H</sub> must be blank code in the user-defined character pattern(Custom font). #### (c) Return Home | | RS | R/W | DB7 | $DB_{e}$ | DB <sub>5</sub> | DB <sub>4</sub> | DВз | $DB_2$ | DB 1 | DBo | _ | |------|----|-----|-----|----------|-----------------|-----------------|-----|--------|------|-----|----------------| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | * = Don't care | Return home instruction is executed when the code "1" is written into DB<sub>1</sub>. When this instruction is executed, the DD RAM address 0 is set into the address counter. Display is returned its original position if shifted, the cursor or blink are returned to the left end of the 1st line if the cursor or blink are on the display. The DD RAM contents do not change. ### (d) Entry Mode Set | | | | | | | | | | DB <sub>1</sub> | | |------|---|---|---|---|---|---|---|---|-----------------|---| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1/D | S | Entry mode set instruction which sets the cursor moving direction and display shift On/Off, is executed when the code "1" is written into $DB_2$ and the codes of (I/D) and (S) are written into $DB_1(I/D)$ and $DB_0(S)$ , as shown below. (I/D) sets the address increment or decrement, and the (S) sets the entire display shift in the DD RAM writing. | 1/D | Function | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Address increment: The address of the DD RAM or CG RAM increment (+1) when the read/write, and the cursor or blink move to the right. | | 0 | Address decrement: The address of the DD RAM or CG RAM decrement (-1) when the read/write, and the cursor or blink move to the left. | | <del></del> | | | S | Function | | • | 1 4 4 0 6 1 0 1 | | 1 | Entire display shift. The shift direction is determined by I/D.: shift to the left at I/D=1 and shift to the right at the I/D=0. The shift is operated only for the character, so that it looks as if the cursor stands still and the display moves. The display does not shift when reading from the DD RAM and writing/reading into/from CG RAM. | #### (e) Display On/Off Control | | RS | R/W | DB7 | DB <sub>6</sub> | DB <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB 1 | DBo | |------|----|-----|-----|-----------------|-----------------|-----|-----|-----------------|------|-----| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | C | В | Display On/Off control instruction which controls the whole display On/Off, the cursor On/Off and the cursor position character blink, is executed when the code "1" is written into $DB_3$ and the codes of (D), (C) and (B) are written into $DB_2(D)$ , $DB_1(C)$ and $DB_0(B)$ , as shown below. | D | Function | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Display On. | | 0 | Display Off. In this mode, the display data remains in the DD RAM so that it is retrieved immediately on the display when the D change to 1. | | | to the same and th | | C | Function | | 1 | Cursor On. The cursor is displayed by 5 dots on the 8th line. | | 0 | Cursor Off. Even if the display data write, the I/D etc does not change. | | | | | В | Function | | 1 | The cursor position character is blinking. Blinking rate is 520ms at fosc=80kHz. The cursor and the blink can be displayed simultaneously. | | 0 | The character does not blink. | Character Font 5 x 7 dots (1) Cursor display example Alternating display (2) Blink display example #### (f) Cursor/Display Shift | | RS | R/W | DB7 | DBe | DB <sub>5</sub> | DB₄ | DВз | DB <sub>2</sub> | DB <sub>1</sub> | DBo | | |------|----|-----|-----|-----|-----------------|-----|-----|-----------------|-----------------|-----|----------------| | Code | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | * = Don't care | The Cursor/Display shift instruction shifts the cursor position or display to the right or left without writing or reading display data. This function is used to correct or search the display. For example the cursor moves to the 2nd line when it passes the 10th digit of the 1st line. Notice that the 1st and 2nd line displays will shift at the same time. When the displayed data is shifted repeatedly, each line moves only horizontally. For example the 2nd line display does not shift into the 1st line position. The contents of address counter(AC) does not change by operation of the display shift only. This instruction is executed when the code "1" is written into $DB_4$ and the codes of (S/C) and (R/L) are written into $DB_3$ and $DB_2$ , as shown below. | S/C | R/L | Function | |-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0<br>1<br>0 | Shifts the cursor position to the left ((AC) is decremented by 1) Shifts the cursor position to the right ((AC) is incremented by 1) Shifts the entire display to the left and the cursor follows it. Shifts the entire display to the right and the cursor follows it. | #### (g) Function Set | | | R/W | | | DB <sub>5</sub> | | | | | | | |------|---|-----|---|---|-----------------|----|---|---|---|---|----------------| | Code | 0 | 0 | 0 | 0 | 1. | DL | * | * | * | * | * = Don't care | Function set instruction which sets the interface data length is executed when the code "1" is written into $DB_5$ and the code of (DL is written into $DB_4$ (DL), as shown below (character font is fixed 5 x 7 dots). (DL) sets the interface data length. This function set instruction must be performed at the head of the program prior to all other existing instructions(except Busy flag/Address read). This function set instruction can not be executed afterwards unless the interface data length change. | DL | Function . | |----|--------------------------------------------------------------------------------------------------------------| | 1 | Set the interface data length to 8 bits (DB, to DBo) | | 0 | Set the interface data length to 4 bits (DB, to DB, 1) The data must be sent or received twice in this mode. | #### (h) Set CG RAM Address RS R/W DB<sub>7</sub> DB<sub>6</sub> DB<sub>5</sub> DB<sub>4</sub> DB<sub>3</sub> DB<sub>2</sub> DB<sub>1</sub> DB<sub>0</sub> Code 0 0 0 1 \* A A A A A A \* = Don't care $$\leftarrow \text{Higher} \qquad \text{bit}$$ order bit $$\leftarrow \text{bit}$$ Set CG RAM address set instruction is executed when the code "1" is written into $DB_6$ and the address is written into $DB_4$ to $DB_0$ as shown above. The address data mentioned by binary code "AAAAA" is written into the address counter (AC) together with the CG RAM addressing condition. After this instruction execution, the data writing/reading is performed into/from the CG RAM. #### (i) Set DD RAM Address | | RS | R/W | DB7 | DBe | DB <sub>5</sub> | DB4 | DВз | DB <sub>2</sub> | DB 1 | DBo | _ | |------|----|-----|-----|------|-----------------|--------|-----|-----------------|--------|--------|---| | Code | 0 | 0 | 1 | A | A | A | A | A | A | A | | | | | | | ←Hig | her or | der bi | t | Lowe | r orde | r bit- | > | Set DD RAM address instruction is executed when the code "1" is written into DB $_7$ and the address is written into DB $_6$ to DB $_0$ as shown above. The address data mentioned by binary code "AAAAAAA " is written into the address counter (AC) together with the DD RAM addressing condition. After this instruction execution, the data writing/reading is performed into/from the DD RAM. Note: The "AAAAAAA " is addressed $(00)_{\rm H}$ to $(09)_{\rm H}$ for the 1st line, the $(00)_{\rm H}$ to $(15)_{\rm H}$ for the 2nd line and the $(40)_{\rm H}$ to $(49)_{\rm H}$ for the 3rd line. #### (j) Read Busy Flag & Address | | RS | R/W | DB <sub>7</sub> | DBe | DBs | DB₄ | DB3 | DB2 | DB 1 | $DB_{o}$ | | |------|----|-----|-----------------|------|---------|--------|-----|------|--------|----------|---------------| | Code | 0 | 1 | BF | Α | A | A | A | A | A | A | | | | | | | ←Hig | her ord | der bi | t | Lowe | r orde | r bit- | —<br><b>→</b> | This instruction reads out the internal status of the NJU6424. When this instruction is executed, the busy flag (BF) which indicate internal operation is read out from DB, and the address of the CG RAM or DD RAM is read out from DB, to DB, (the address for the CG RAM or DD RAM is determined by the previous instruction). (BF)="1" indicates that internal operation is in progress. The next instruction is inhibited when (BF)="1". Check the (BF) status before the next write operation. ### (k) Write Data to CG RAM or DD RAM · Write Data to DD RAM | | RS | R/W | DB7 | DBe | DB <sub>5</sub> | DB4_ | DВз | DB2 | DB 1 | DBo | | |------|----|-----|-------|--------|-----------------|------|-----|------|--------|--------|---| | Code | 1 | 0 | D | D | D | D | D | D | D | D | ] | | | | | ←Higl | her or | der bi | t | | Lowe | rjorde | r bit→ | • | Write Data to DD RAM instruction is executed when the code "1" is written into (RS) and code "0" is written into (R/W). By the execution of this instruction, the binary 8 bit data "DDDDDDDD" are written into the DD RAM. The selection of the DD RAM is determined by the previous instruction (DD RAM must be selected before). After this instruction execution, the address increment(+1) or decrement (-1) is performed automatically according to the entry mode set. And the display shift is also executed according to the previous entry mode set. · Write Data to CG RAM Write Data to CG RAM instruction is executed when the code "1" is written into (RS) and code "0" is written into (R/W). By the execution of this instruction, the binary 5 bit data "DDDDD" are written into the CG RAM. The selection of the CG RAM is determined by the previous instruction ( CG RAM must be selected before). After this instruction execution, the address increment(+1) or decrement (-1) is performed automatically according to the entry mode set. And the display shift is also executed according to the previous entry mode set. #### (1) Read Data from CG RAM or DD RAM · Read Data from DD RAM | | RS | R/W | DB7 | DB6 | DB <sub>5</sub> | DB₄ | DB₃ | DB <sub>2</sub> | DB 1 | DBo | |------|----|-----|-------|-------|-----------------|-----|-----|-----------------|--------|--------| | Code | 1 | 1 | D | D | D | D | D | D | D | D | | | | | ←High | er or | der bi | t | | Lowe | r orde | r bit→ | Read Data from DD RAM instruction is executed when the code "1" is written into (RS) and (R/W). By the execution of this instruction, the binary 8 bit data "DDDDDDDD" are read out from the DD RAM. · Read Data from CG RAM RS R/W DB<sub>7</sub> DB<sub>6</sub> DB<sub>5</sub> DB<sub>4</sub> DB<sub>3</sub> DB<sub>2</sub> DB<sub>1</sub> DB<sub>0</sub> Code 1 1 \* \* \* D D D D D \* = Don't care Higher order bit Lower $$\rightarrow$$ Read Data from CG RAM instruction is executed when the code "1" is written into (RS) and (R/W). By the execution of this instruction, the binary 5 bit data "DDDDD" are read out from the CG RAM. The CG RAM or DD RAM is determined by previous instruction. Before executing this instruction, either the CG RAM address set or DD RAM address set must be executed, otherwise the first read out data are invalidated. When this instruction is serially executed, the next address data is normally read from the second read. The address set instruction is not required if the cursor shift instruction is executed just beforehand (only DD RAM reading). The cursor shift instruction has same function as the DD RAM address set, so that after reading the DD RAM, the address increment or decrement is executed automatically according to the entry mode. But display shift does not occur regardless of the entry mode. Note: The address counter(AC) is automatically incremented or decremented by 1 after write instruction to either of the CG RAM or DD RAM. Even if the read instruction is executed after this instruction, the addressed data can not be read out correctly. For a correct data read out, either the address set instruction or cursor shift instruction (only with DD RAM) must be implemented just before this instruction or from the second time read out instruction execution if the read out instruction is executed 2 times consecutively. #### (3-2) Initialization using the internal reset circuits (a) 8-bit operation (Using internal reset circuits) At 8-bit operation, the Function set, Display On/Off Control and Entry Set Instruction must be executed before the data input, as shown below. The DD RAM of the NJU6424 can store up to 30 characters, as explained before, therefore the advertising moving display is available when combined with the display shift operation. Since the display shift operation changes only display position and the DD RAM contents remain unchanged, display data which are entered first can be output when the return home operation is performed. (b) 4-bit operation (Using internal reset circuits). In the 4-bit operation, the function set must be performed by the user programming. When the power is turned on, 8-bit operation is selected automatically, therefore the first input is performed under 8-bit operation. In this operation, full instruction can not input because of terminals $DB_0$ to $DB_3$ are no connection. Therefore, same instruction must be rewritten on the RS, R/W and $DB_7$ to $DB_4$ , as shown below. Since one operation is completed by the two accesses in the 4-bit operation mode, rewrite is required to set the instruction code in full. 4-bit operation is shown as follows: (3-3) Initialization by instruction If the power supply conditions for the correct operation of the internal reset circuits are not met, the NJU6424 must be initialized by the instruction. (a) Initialization by Instruction in 8-bit interface length. #### (b) Initialization by Instruction in 4-bit interface length #### (4) LCD DISPLAY #### (4-1) Power Supply for LCD Driving NJU6424 incorporate voltage tripler to generate LCD driving high voltage and bleeder resistance. The voltage tripler generate about triple voltage from the V<sub>ci</sub> input voltage (7.8V typ at lout=1mA and V<sub>ci</sub>=3V) and bleeder resistance generate each LCD driving voltage. The bleeder resistance is set 1/5 bias suitable for 1/26 duty ratio and 1MΩ per resistance. Furthermore, the bleeder resistance output the LCD Driving bias level through the voltage follower OP-AMP to get a enough display characteristics with low power consumption. LCD Driving Voltage vs Duty Ratio | Power<br>supply | Duty Ratio | 1/26 | | | | | |-----------------|------------|--------------------------------------|--|--|--|--| | | Bias | 1/5 | | | | | | V | rcp | V <sub>DD</sub> to V <sub>50UT</sub> | | | | | Voltage Tripler used example #### (4-2) Relation between oscillation frequency and LCD frame frequency. As the NJU6424 incorporate oscillation capacitor and resistance for CR oscillation, 80kHz oscillation is available without any external components. The LCD frame frequency is able to be calculated as follows. 1 frame frequency = fosc / $(50 \times 26) = 61.5$ (Hz) #### (5) Interface with MPU NJU6424 can be interfaced with both of 4/8-bit MPU and the two-time 4-bit or one-time 8-bit data transfer is available. #### (5-1) 4-bit MPU interface When the interface length is 4-bit, the data transfer is performed by 4 lines connected to $DB_4$ to $DB_7$ ( $DB_0$ to $DB_3$ are not used). The data transfer with the MPU is completed by the two-time 4-bit data transfer. The data transfer is executed in the sequence of upper 4-bit (the data $DB_4$ to $DB_7$ at 8-bit length) and lower 4-bit (the data $DB_0$ to $DB_3$ at 8-bit length). The busy flag check must be executed after two-time 4bit data transfer (1 instruction execution). In this case the data of busy flag and address counter are also output twice. #### (5-2) 8-bit MPU interface #### ■ ABSOLUTE MAXIMUM RATINGS ( Ta=25℃ ) | PARAMETER | SYMBOL | RATINGS | UNIT | |-----------------------|-----------------|------------------------------|------| | Supply Voltage | V <sub>DD</sub> | - 0.3 ~ + 7.0 | ٧ | | Input Voltage | VIN | - 0.3 ~ V <sub>DD</sub> +0.3 | ٧ | | Operating Temperature | Topr | - 30 ~ + 80 | r | | Storage Temperature | Tstg | - 55 ~ + 125 | r | - Note 1) If the LSI are used on condition above the absolute maximum ratings, the LSI may be destroyed. Using the LSI within electrical characteristics is strongly recomended for normal operation. Use beyond the electric characteristics conditions will cause malfunction and poor riliability. - Note 2) All voltage values are specified as $V_{ss} = 0V$ - Note 3) The relation: V<sub>DD</sub>≧V<sub>c1</sub>>V<sub>SS</sub>, V<sub>DD</sub>>V<sub>SS</sub>≧V<sub>SOUT</sub>, V<sub>SS</sub>=0V must be maintained. Turn on V<sub>DD</sub> and V<sub>c1</sub> at same time or turn on V<sub>DD</sub> first then turn on V<sub>c1</sub> must be required. If the turn on sequence does not meet above conditions, latch up will occur. - Note 4) Decoupling capacitor should be connected between V<sub>ci</sub> and V<sub>ss</sub> due to the stabilized operation for the voltage Doubler. #### ■ ELECTRICAL CHARACTERISTICS ( $V_{DD}=3V\pm20\%$ , $Ta=-20 \sim +75\%$ ) | PARA | METER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | NOTE | |-----------------------|----------------------|-----------------|-------------------------------------------------------|--------------------------|-------|---------------------------|------|-------| | Operating | Voltage | V <sub>DD</sub> | | 2.4 | 3.0 | 3.6 | V | | | | <b>4</b> | Vih | | 0.8V <sub>DD</sub> | | VDD | ٧ | 4 | | Input Vol | tage | VIL | | | | 0.2V <sub>DD</sub> | ¥ | 7 | | Output Vo | | Vон | -l <sub>он</sub> =0.205mA | 2.0 | | | v | 5 | | output vo | itage | Vol | loL=1.6mA | | | 0.5 | | ,<br> | | Driver On | -resist.(COM) | Rсом | ±1d=5uA(All common term.) | | | 20 | kΩ | 8 | | Driver On | -resist.(SEG) | Rseg | ±ld=5uA(All seg. term.) | | | 30 | K 25 | | | Input Lea | kage Current | 1.1 | $V_{IN}=0 \sim V_{DD}$ | - 1 | | 1 | uA | 6 | | Pull-up R | esistance<br>Current | - <sub>P</sub> | V <sub>DD</sub> =3V,RS,R/W,RESET,<br>and DB Terminals | 10 | 25 | 50 | uA | | | Operating | Current | l DD | V <sub>DD</sub> =3V, fosc=Internal freq | | 150 | 250 | uA | 7 | | V-14 | Output Volt. | Vup | V <sub>c i</sub> =3V, l <sub>очт</sub> =1mA, Ta=25°С | - 1.6 - 1.8 V | | | | | | Voltage | Input Volt. | Vci | <del>-</del> | 1.8 | | VDD | ٧ | | | Doubler | Volt. Effiec | V <sub>ef</sub> | R <sub>L</sub> =∞ | 95.0 | 99.9 | | % | | | V 14 | Output Volt. | Vup | V <sub>c i</sub> =3V, I <sub>о∪т</sub> =1mA, Та=25°С | - 4.6 | - 4.8 | | ٧ | | | Voltage | input Volt. | Vci | - | 1.8 | | VDD | ٧ | | | Tripler | Volt. Effiec | V <sub>ef</sub> | R <sub>L</sub> =∞ | 95.0 | 99.9 | | % | | | Bleeder r | esistance | R₃ | V <sub>DD</sub> -V5=3V | | 1.0 | | MΩ | | | Oscillati | on Frequency | fosc | V <sub>DD</sub> =3V, Ta=25℃ | 56 | 80 | 104 | kHz | | | LCD Drivi | ng Voltage | VLCD | V <sub>5</sub> Terminal, V <sub>DD</sub> =3V | V <sub>DD</sub> -<br>3.0 | | V <sub>pp</sub> -<br>13.5 | ٧ | 10 | | V <sub>5</sub> Termin | al Current | l <sub>s</sub> | V <sub>DD</sub> =V <sub>c1</sub> =3V | | | 170 | uA | | # Note 5) Input/Output structure except LCD driver are shown below: # Input Terminal Structure E Terminal DBo to DB7 Terminals Input/Output Terminal Structure RS. R/W and RESET Terminals Note 6) Apply to the Input/Output Terminal. Note 7) Except pull-up resistance current and output driver current. Note 8) Except Input/output current but including the current flow on bleeder resistance. If the input level is medium, current consumption will increase due to the penetration current. Therefore, the input level must be fixed to "H" or "L". Operating Current Measurement Circuit - Note 9) $R_{COM}$ and $R_{SEG}$ are the resistance values between power supply terminals $(V_{DD}, V_{SOUT})$ and each common terminal $(COM_1 \text{ to } COM_{24}, COMMK1)$ and COMMK2), and supply voltage $(V_{DD}, V_{SOUT})$ and each segment terminal $(SEG_1 \text{ to } SEG_{50})$ respectively, and measured when the current $I_4$ is flown on every common and segment terminals at a same time. - Note 10) R<sub>COM</sub> or R<sub>SEG</sub> are able to be decreased by the resistance connected between BIAS and VSS terminal. - Note 11) Apply to the output voltage from each COM and SEG are less than $\pm 0.15$ V against the LCD driving constant voltage ( $V_{DD}$ , $V_5$ ) at no load condition. Voltage Doubler Measurement Circuit Voltage Tripler Measurement Circuit Voltage Doubler/Tripler Internal Clock Frequency = 10kHz typ. BIAS Terminal Performance measurement circuit (Output current of Voltage Follower) Internal Bleeder Resistance and Voltage Follower BIAS Terminal Performance • Bus timing characteristics ( $V_{DD}$ = 3.0V $\pm$ 20%, $V_{ss}$ = 0V, Ta = -20 $\sim$ +75°C) Write operation ( Write from MPU to NJU6424 ) | PARAMETER | | SYMBOL | MIN | MAX | CONDITION | UNIT | | |------------------------|-------------|----------|-----|-----|-----------|------|--| | Enable Cycle Time | | toyce | 1 | | | us | | | Enable Pulse Width "H | igh" level | Pweh | 400 | | | | | | Enable Rise Time, Fall | Time | ter, ter | | 20 | | | | | Set up Time RS | , R/W, E | tas | 40 | | fig.1 | ns | | | Address Hold Time | | tан | 10 | | | | | | Data Set up Time | Set up Time | | | | | | | | Data Hold Time | tн | 10 | | | | | | Timing Characteristics (Write operation) fig. 1 # Read operation ( Read from NJU6424 to MPU ) | PARAMETE | E R | SYMBOL. | MIN | MAX | CONDITION | UNIT | |----------------------|--------------|-----------------|-----|-----|-----------|------| | Enable Cycle Time | toyce | 1 | | | us | | | Enable Pulse Width | "High" level | Pweh | 600 | | | | | Enable Rise Time, Fa | ter, ter | | 20 | | | | | Set up Time | RS, R/W, E | tas | 40 | | fig.2 | ns | | Address Hold Time | | t <sub>AH</sub> | 10 | | | | | Data Delay Time | todw | | 600 | | | | | Data Hold Time | tоон | 20 | | | | | DBo~DB7 Load Condition: CL=100pF # Timing Characteristics (Read operation) fig. 2 • The Input Condition when using the Hardware Reset Circuit | PARAMETER | SYMBOL | CONDITION | MIN | MAX | UNIT | |-----------------------------|------------------|------------|-----|-----|------| | Reset Input "L" Level Width | t <sub>RSL</sub> | fosc=80kHz | 1.2 | _ | ms | • Power Supply Condition when using the internal initialization circuit ( $V_{DD}=3.0V\pm20\%$ , $V_{SS}=0V$ , Ta = -20 $\sim$ +75°C) | PARAMETER | SYMBOL | CONDITION | MIN | MAX | UNIT | |------------------------|--------|-----------|-----|-----|------| | Power Supply Rise Time | trdd | | 0.1 | 5 | ms | | Power Supply OFF Time | toff | | 1 | | IIIS | Since the internal initialization circuits will not operate normally unless the above conditions are met, in such a case initialize by instruction. (Refer to initialization by the instruction) toff specifies the power off time in a short period off or cyclical on/off. #### LCD DRIVING WAVE FORM #### 1/26 Duty Driving # ■ APPLICATION CIRCUITS (1) 10-character 3-line WITH ICON Display Example ## ■ APPLICATION CIRCUITS (2) 8 bit MPU interface example (LCD driving voltage is generated by NJU6424) # **MEMO** [CAUTION] The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.