

### 54ACT563

# Octal Latch with TRI-STATE® Outputs

#### **General Description**

The 'ACT563 is a high-speed octal latch with buffered common Latch Enable (LE) and buffered common Output Enable  $\overline{(OE)}$  inputs.

The 'ACT563 device is functionally identical to the 'ACT573, but with inverted outputs.  $\label{eq:continuous}$ 

#### **Features**

■ I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50%

- Inputs and outputs on opposite sides of package allow easy interface with microprocessors
- Useful as input or output port for microprocessors
- Functionally identical to 'ACT573 but with inverted outputs
- Outputs source/sink 24 mA
- 'ACT563 has TTL-compatible inputs
- Standard Military Drawing (SMD)

   'ACT563: 5962-89556

#### **Logic Symbols**





| Pin Names                         | Description                   |  |  |  |
|-----------------------------------|-------------------------------|--|--|--|
| D <sub>0</sub> -D <sub>7</sub>    | Data Inputs                   |  |  |  |
| LE                                | Latch Enable Input            |  |  |  |
| ŌĒ                                | TRI-STATE Output Enable Input |  |  |  |
| $\overline{O}_0 - \overline{O}_7$ | TRI-STATE Latch Outputs       |  |  |  |

FRI-STATE® is a registered trademark of National Semiconductor Corporation

#### **Connection Diagrams**

# Pin Assignment for DIP and Flatpak



# Pin Assignment for LCC



DS100331-4

#### **Functional Description**

The 'ACT563 contains eight D-type latches with TRI-STATE complementary outputs. When the Latch Enable (LE) input is HIGH, data on the  $D_n$  inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE buffers are controlled by the Output Enable  $(\overline{\rm OE})$  input. When  $\overline{\rm OE}$  is LOW, the buffers are in the bi-state mode. When  $\overline{\rm OE}$  is HIGH the buffers are in the high impedance mode but that does not interfere with entering new data into the latches.

#### **Function Table**

| Inputs |    | Internal | Outputs | Function |             |
|--------|----|----------|---------|----------|-------------|
| ŌĒ     | LE | D        | Q       | 0        |             |
| Н      | Х  | Х        | Х       | Z        | High-Z      |
| Н      | Н  | L        | Н       | Z        | High-Z      |
| Н      | Н  | Н        | L       | Z        | High-Z      |
| Н      | L  | Χ        | NC      | Z        | Latched     |
| L      | Н  | L        | Н       | Н        | Transparent |
| L      | Н  | Н        | L       | L        | Transparent |
| L      | L  | Χ        | NC      | NC       | Latched     |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial Z = High Impedance

NC = No Change

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage (V $_{\rm CC}$ )  $$-0.5{\rm V}$ to +7.0{\rm V}$$  DC Input Diode Current (I $_{\rm IK}$ )

 $\begin{array}{c} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V}_{\text{I}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ 

DC Output Diode Current (I<sub>OK</sub>)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA

DC Output Voltage ( $V_O$ ) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Source

or Sink Current (I<sub>O</sub>) ±50 mA

 $\begin{array}{lll} \text{DC V}_{\text{CC}} \text{ or Ground Current} \\ \text{per Output Pin (I}_{\text{CC}} \text{ or I}_{\text{GND}}) & \pm 50 \text{ mA} \\ \text{Storage Temperature (T}_{\text{STG}}) & -65^{\circ}\text{C to +150}^{\circ}\text{C} \end{array}$ 

Junction Temperature ( $T_J$ ) CDIP 175°C

# Recommended Operating Conditions

Supply Voltage (V<sub>CC</sub>)

 $\begin{tabular}{lll} 'ACT & 4.5V to 5.5V \\ Input Voltage (V_I) & 0V to V_{CC} \\ Output Voltage (V_O) & 0V to V_{CC} \\ \end{tabular}$ 

Operating Temperature (T<sub>A</sub>)

Minimum Input Edge Rate (ΔV/Δt)

'ACT Devices

 $V_{\text{IN}}$  from 0.8V to 2.0V

 $V_{\rm CC}$  @ 4.5V, 5.5V 125 mV/ns

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACTTW circuits outside databook specifications.

#### DC Characteristics for 'ACT Family Devices

|                  |                                |                 | 54ACT             |       |                                      |  |
|------------------|--------------------------------|-----------------|-------------------|-------|--------------------------------------|--|
| Symbol           | Parameter                      | V <sub>cc</sub> | T <sub>A</sub> =  | Units | Conditions                           |  |
|                  |                                | (V)             | -55°C to +125°C   |       |                                      |  |
|                  |                                |                 | Guaranteed Limits |       |                                      |  |
| V <sub>IH</sub>  | Minimum High Level             | 4.5             | 2.0               | V     | V <sub>OUT</sub> = 0.1V              |  |
|                  | Input Voltage                  | 5.5             | 2.0               |       | or V <sub>CC</sub> – 0.1V            |  |
| V <sub>IL</sub>  | Maximum Low Level              | 4.5             | 0.8               | V     | V <sub>OUT</sub> = 0.1V              |  |
|                  | Input Voltage                  | 5.5             | 0.8               |       | or V <sub>CC</sub> – 0.1V            |  |
| V <sub>OH</sub>  | Minimum High Level             | 4.5             | 4.4               | V     | I <sub>OUT</sub> = -50 μA            |  |
|                  | Output Voltage                 | 5.5             | 5.4               |       |                                      |  |
|                  |                                |                 |                   |       | (Note 2)                             |  |
|                  |                                |                 |                   |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |  |
|                  |                                | 4.5             | 3.70              | V     | $I_{OH} = -24 \text{ mA}$            |  |
|                  |                                | 5.5             | 4.70              |       | $I_{OH} = -24 \text{ mA}$            |  |
| V <sub>OL</sub>  | Maximum Low Level              | 4.5             | 0.1               | V     | I <sub>OUT</sub> = 50 μA             |  |
|                  | Output Voltage                 | 5.5             | 0.1               |       |                                      |  |
|                  |                                |                 |                   |       | (Note 2)                             |  |
|                  |                                |                 |                   |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |  |
|                  |                                | 4.5             | 0.50              | V     | I <sub>OL</sub> = 24 mA              |  |
|                  |                                | 5.5             | 0.50              |       | I <sub>OL</sub> = 24 mA              |  |
| I <sub>IN</sub>  | Maximum Input                  | 5.5             | ±1.0              | μA    | $V_I = V_{CC}$ , GND                 |  |
|                  | Leakage Current                |                 |                   |       |                                      |  |
| l <sub>oz</sub>  | Maximum TRI-STATE              | 5.5             | ±5.0              | μA    | $V_{I} = V_{IL}, V_{IH}$             |  |
|                  | Current                        |                 |                   |       | $V_O = V_{CC}$ , GND                 |  |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5             | 1.6               | mA    | $V_I = V_{CC} - 2.1V$                |  |
|                  | (Note 3)                       |                 |                   |       |                                      |  |
| I <sub>OLD</sub> | Minimum Dynamic                | 5.5             | 50                | mA    | V <sub>OLD</sub> = 1.65V Max         |  |
| I <sub>OHD</sub> | Output Current                 | 5.5             | -50               | mA    | V <sub>OHD</sub> = 3.85V Min         |  |
| I <sub>cc</sub>  | Maximum Quiescent              | 5.5             | 80.0              | μA    | V <sub>IN</sub> = V <sub>CC</sub>    |  |
|                  | Supply Current                 |                 |                   |       | or GND                               |  |

Note 2: All outputs loaded; thresholds on input associated with output under test.

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

Note 4: I<sub>CC</sub> for 54ACT @ 25°C is identical to 74ACT @ 25°C.

3 www.national.com

| Symbol           | Parameter                 |                 | 54ACT  T <sub>A</sub> = -55°C  to +125°C  C <sub>L</sub> = 50 pF |      | Units |             |
|------------------|---------------------------|-----------------|------------------------------------------------------------------|------|-------|-------------|
|                  |                           | V <sub>cc</sub> |                                                                  |      |       | Fig.<br>No. |
|                  |                           | (V)             |                                                                  |      |       |             |
|                  |                           | (Note 5)        |                                                                  |      |       |             |
|                  |                           |                 | Min                                                              | Max  |       |             |
| t <sub>PLH</sub> | Propagation Delay         | 5.0             | 1.0                                                              | 14.5 | ns    |             |
|                  | $D_n$ to $\overline{O}_n$ |                 |                                                                  |      |       |             |
| t <sub>PHL</sub> | Propagation Delay         | 5.0             | 1.0                                                              | 12.0 | ns    |             |
|                  | $D_n$ to $\overline{O}_n$ |                 |                                                                  |      |       |             |
| t <sub>PLH</sub> | Propagation Delay         | 5.0             | 1.0                                                              | 12.5 | ns    |             |
|                  | LE to $\overline{O}_{n}$  |                 |                                                                  |      |       |             |
| t <sub>PHL</sub> | Propagation Delay         | 5.0             | 1.0                                                              | 11.5 | ns    |             |
|                  | LE to $\overline{O}_n$    |                 |                                                                  |      |       |             |
| t <sub>PZH</sub> | Output Enable Time        | 5.0             | 1.0                                                              | 11.5 | ns    |             |
| t <sub>PZL</sub> | Output Enable Time        | 5.0             | 1.0                                                              | 11.0 | ns    |             |
| t <sub>PHZ</sub> | Output Disable Time       | 5.0             | 1.0                                                              | 12.0 | ns    |             |
| t <sub>PLZ</sub> | Output Disable Time       | 5.0             | 1.0                                                              | 9.5  | ns    |             |

Note 5: Voltage Range 5.0 is 5.0V ±0.5V

# **AC Operating Requirements**

| Symbol         | Parameter               | V <sub>cc</sub><br>(V)<br>(Note 6) | 54ACT  T <sub>A</sub> = -55°C  to +125°C  C <sub>L</sub> = 50 pF  Guaranteed Minimum | Units | Fig.<br>No. |
|----------------|-------------------------|------------------------------------|--------------------------------------------------------------------------------------|-------|-------------|
| t <sub>s</sub> | Setup Time, HIGH or LOW | 5.0                                | 4.5                                                                                  | ns    |             |
|                | D <sub>n</sub> to LE    |                                    |                                                                                      |       |             |
| t <sub>h</sub> | Hold Time, HIGH or LOW  | 5.0                                | 1.5                                                                                  | ns    |             |
|                | D <sub>n</sub> to LE    |                                    |                                                                                      |       |             |
| t <sub>w</sub> | LE Pulse Width, HIGH    | 5.0                                | 5.0                                                                                  | ns    |             |

Note 6: Voltage Range 5.0 is 5.0V ±0.5V

### Capacitance

| Symbol          | Parameter         | Тур  | Units | Conditions             |
|-----------------|-------------------|------|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance | 4.5  | pF    | V <sub>CC</sub> = OPEN |
| C <sub>PD</sub> | Power Dissipation | 50.0 | pF    | V <sub>CC</sub> = 5.0V |
|                 | Capacitance       |      |       |                        |



5

www.national.com

#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor National Semiconductor
Corporation
Americas
Tel: 1-800-272-9959
Fax: 1-800-737-7018
Email: support@nsc.com

www.national.com

National Semiconductor

Europe
Fax: +49 (0) 1 80-530 85 86
E⊤mil: europe.support@nsc.con
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 58
Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconductor Asia Pacific Custome Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd.
Tel: 81-3-5620-6175
Fax: 81-3-5620-6179