## LMC6035/LMC6036

Low Power 2.7V Single Supply CMOS Operational Amplifiers

## General Description

The LMC6035/6 is an economical, low voltage op amp capable of rail-to-rail output swing into loads of $600 \Omega$. LMC6035 is available in a chip sized package ( 8 -Bump micro SMD) using National's micro SMD package technology. Both allow for single supply operation and are guaranteed for $2.7 \mathrm{~V}, 3 \mathrm{~V}, 5 \mathrm{~V}$ and 15 V supply voltage. The 2.7 supply voltage corresponds to the End-of-Life voltage ( $0.9 \mathrm{~V} /$ cell) for three NiCd or NiMH batteries in series, making the LMC6035/6 well suited for portable and rechargeable systems. It also features a well behaved decrease in its specifications at supply voltages below its guaranteed 2.7 V operation. This provides a "comfort zone" for adequate operation at voltages significantly below 2.7V. Its ultra low input currents ( $\mathrm{I}_{\mathrm{IN}}$ ) makes it well suited for low power active filter application, because it allows the use of higher resistor values and lower capacitor values. In addition, the drive capability of the LMC6035/6 gives these op amps a broad range of applications for low voltage systems.

## Features

(Typical Unless Otherwise Noted)

- LMC6035 in micro SMD Package
- Guaranteed $2.7 \mathrm{~V}, 3 \mathrm{~V}, 5 \mathrm{~V}$ and 15 V Performance
- Specified for $2 \mathrm{k} \Omega$ and $600 \Omega$ Loads
- Wide Operating Range: 2.0 V to 15.5 V
- Ultra Low Input Current: 20 fA
- Rail-to-Rail Output Swing @ 600 : 200 mV from either rail at 2.7 V @ $100 \mathrm{k} \Omega$ : 5 mV from either rail at 2.7 V
- High Voltage Gain: 126dB
- Wide Input Common-Mode Voltage Range -0.1 V to 2.3 V at $\mathrm{Vs}=2.7 \mathrm{~V}$
- Low Distortion: $0.01 \%$ at 10 kHz


## Applications

- Filters
- High Impedance Buffer or Preamplifier
- Battery Powered Electronics
- Medical Instrumentation


## Connection Diagrams



Top View (Bump Side Down)

Ordering Information

| Package | Temperature Range | Transport Media | NSC Drawing |
| :---: | :---: | :---: | :---: |
|  | Industrial $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |
| 8-pin Small Outline (SO) | LMC6035IM | Rails | M08A |
|  | LMC6035IMX | 2.5k Units Tape and Reel |  |
| 8-pin Mini Small Outline (MSOP) | LMC6035IMM | 1k Units Tape and Reel | MUA08A |
|  | LMC6035IMMX | 3.5k Units Tape and Reel |  |
| 14-pin Small Outline (SO) | LMC6036IM | Rails | M14A |
|  | LMC6036IMX | 2.5k Units <br> Tape and Reel |  |
| 14-pin Thin Shrink Small Outline (TSSOP) | LMC6036IMT | Rails | MTC14 |
|  | LMC6036IMTX | 2.5k Units Tape and Reel |  |
| 8-Bump micro SMD | LMC6035IBP | 250 Units Tape and Reel | BPA08FFB |
|  | LMC6035IBPX | 3k Units Tape and Reel |  |


| Absolute Maximum Ratings (Note 1) |  |
| :--- | ---: |
| If Military/Aerospace specified devices are required, |  |
| please contact the National Semiconductor Sales Office/ |  |
| Distributors for availability and specifications. |  |
| ESD Tolerance (Note 2) |  |
| Human Body Model | 3000 V |
| Machine Model | 300 V |
| Differential Input Voltage | $\pm$ Supply Voltage |
| Supply Voltage (V ${ }^{+} \mathrm{V}^{-}$) | 16 V |
| Output Short Circuit to V |  |
| Output Short Circuit to V - | (Note 8) |
| Lead Temperature (soldering, 10 sec.) | (Note 3) |
| Current at Output Pin | $260^{\circ} \mathrm{C}$ |
| Current at Input Pin | $\pm 18 \mathrm{~mA}$ |
| Current at Power Supply Pin | $\pm 5 \mathrm{~mA}$ |
|  | 35 mA |

Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Junction Temperature (Note 4) $150^{\circ} \mathrm{C}$

## Operating Ratings (Note 1)

Supply Voltage
2.0 V to 15.5 V

Temperature Range
LMC6035I and LMC6036I
Thermal Resistance ( $\theta$ JA)

| MSOP, 8-pin Mini Surface Mount | $230^{\circ} \mathrm{C} / \mathrm{W}$ |
| :--- | :--- |
| M Package, 8-pin Surface Mount | $175^{\circ} \mathrm{C} / \mathrm{W}$ |
| M Package, 14-pin Surface Mount | $127^{\circ} \mathrm{C} / \mathrm{W}$ |
| MTC Package, 14-pin TSSOP | $137^{\circ} \mathrm{C} / \mathrm{W}$ |
| BP, 8-Bump micro SMD Package | $220^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Electrical Characteristics

Unless otherwise specified, all limits guaranteed for $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=2.7 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=1.35 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}>1 \mathrm{M} \Omega$. Boldface limits apply at the temperature extremes.

| Symbol | Parameter | Conditions | $\begin{aligned} & \text { Typ } \\ & \text { (Note 5) } \end{aligned}$ | LMC6035I LMC6036I Limit (Note 6) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OS}}$ | Input Offset Voltage |  | 0.5 | $\begin{aligned} & 5 \\ & 6 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \max \end{aligned}$ |
| $\mathrm{TCV}_{\text {Os }}$ | Input Offset Voltage Average Drift |  | 2.3 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {IN }}$ | Input Current | (Note 11) | 0.02 | 90 | $\begin{aligned} & \mathrm{pA} \\ & \max \end{aligned}$ |
| l O | Input Offset Current | (Note 11) | 0.01 | 45 | $\begin{aligned} & \mathrm{pA} \\ & \max \end{aligned}$ |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance |  | > 10 |  | Tera $\Omega$ |
| CMRR | Common Mode Rejection Ratio | $\begin{aligned} & 0.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 12.7 \mathrm{~V} \\ & \mathrm{~V}^{+}=15 \mathrm{~V} \end{aligned}$ | 96 | $\begin{aligned} & 63 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~min} \end{aligned}$ |
| +PSRR | Positive Power Supply Rejection Ratio | $\begin{aligned} & 5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 15 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=2.5 \mathrm{~V} \end{aligned}$ | 93 | $\begin{aligned} & \hline 63 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~min} \end{aligned}$ |
| -PSRR | Negative Power Supply <br> Rejection Ratio | $\begin{aligned} & 0 \mathrm{~V} \leq \mathrm{V}^{-} \leq-10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=2.5 \mathrm{~V}, \mathrm{~V}^{+}=5 \mathrm{~V} \end{aligned}$ | 97 | $\begin{aligned} & 74 \\ & 70 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{dB} \\ & \mathrm{~min} \end{aligned}$ |
| $\overline{\mathrm{V}} \mathrm{CM}$ | Input Common-Mode <br> Voltage Range | $\mathrm{V}^{+}=2.7 \mathrm{~V}$ <br> For CMRR $\geq 40 \mathrm{~dB}$ | -0.1 | $\begin{aligned} & 0.3 \\ & 0.5 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \max \end{gathered}$ |
|  |  |  | 2.3 | $\begin{aligned} & 2.0 \\ & 1.7 \end{aligned}$ | $\begin{gathered} \hline \mathrm{V} \\ \mathrm{~min} \end{gathered}$ |
|  |  | $\mathrm{V}^{+}=3 \mathrm{~V}$ <br> For CMRR $\geq 40 \mathrm{~dB}$ | -0.3 | $\begin{aligned} & 0.1 \\ & 0.3 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \max \end{gathered}$ |
|  |  |  | 2.6 | $\begin{aligned} & 2.3 \\ & 2.0 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~min} \end{gathered}$ |
|  |  | $\mathrm{V}^{+}=5 \mathrm{~V}$ <br> For CMRR $\geq 50 \mathrm{~dB}$ | -0.5 | $\begin{gathered} \hline-0.2 \\ 0.0 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \max \end{gathered}$ |
|  |  |  | 4.5 | $\begin{aligned} & 4.2 \\ & 3.9 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~min} \end{gathered}$ |
|  |  | $\mathrm{V}^{+}=15 \mathrm{~V}$ <br> For CMRR $\geq 50 \mathrm{~dB}$ | -0.5 | $\begin{gathered} -0.2 \\ 0.0 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \max \end{gathered}$ |
|  |  |  | 14.4 | $\begin{aligned} & 14.0 \\ & 13.7 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~min} \end{gathered}$ |

## DC Electrical Characteristics (Continued)

Unless otherwise specified, all limits guaranteed for $T_{J}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=2.7 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=1.35 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}>1 \mathrm{M} \Omega$. Boldface limits apply at the temperature extremes.

| Symbol | Parameter | Conditions |  | $\begin{aligned} & \text { Typ } \\ & \text { (Note 5) } \end{aligned}$ | LMC6035I LMC6036I Limit (Note 6) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{A}_{V}$ | Large Signal Voltage Gain (Note 7) | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ | Sourcing | 1000 | $\begin{gathered} 100 \\ 75 \end{gathered}$ | $\begin{gathered} \mathrm{V} / \mathrm{mV} \\ \mathrm{~min} \end{gathered}$ |
|  |  |  | Sinking | 250 | $\begin{aligned} & 25 \\ & 20 \end{aligned}$ | $\begin{gathered} \hline \mathrm{V} / \mathrm{mV} \\ \mathrm{~min} \end{gathered}$ |
|  |  | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | Sourcing | 2000 |  | V/mV |
|  |  |  | Sinking | 500 |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{V}_{\circ}$ | Output Swing | $\begin{aligned} & \mathrm{V}^{+}=2.7 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=600 \Omega \text { to } 1.35 \mathrm{~V} \end{aligned}$ |  | 2.5 | $\begin{aligned} & 2.0 \\ & 1.8 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~min} \end{gathered}$ |
|  |  |  |  | 0.2 | $\begin{aligned} & 0.5 \\ & 0.7 \end{aligned}$ | V max |
|  |  | $\begin{aligned} & \mathrm{V}^{+}=2.7 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } 1.35 \mathrm{~V} \end{aligned}$ |  | 2.62 | $\begin{aligned} & \hline 2.4 \\ & 2.2 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~min} \end{gathered}$ |
|  |  |  |  | 0.07 | $\begin{aligned} & 0.2 \\ & 0.4 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \max \end{gathered}$ |
|  |  | $\begin{aligned} & \mathrm{V}^{+}=15 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=600 \Omega \text { to } 7.5 \mathrm{~V} \end{aligned}$ |  | 14.5 | $\begin{aligned} & 13.5 \\ & 13.0 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~min} \end{gathered}$ |
|  |  |  |  | 0.36 | $\begin{aligned} & 1.25 \\ & 1.50 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \max \end{gathered}$ |
|  |  | $\begin{aligned} & \mathrm{V}^{+}=15 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } 7.5 \mathrm{~V} \end{aligned}$ |  | 14.8 | $\begin{aligned} & 14.2 \\ & 13.5 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~min} \end{gathered}$ |
|  |  |  |  | 0.12 | $\begin{aligned} & 0.4 \\ & 0.5 \end{aligned}$ | V max |
| Io | Output Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | Sourcing | 8 | $\begin{aligned} & 4 \\ & 3 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~min} \end{aligned}$ |
|  |  | $\mathrm{V}_{\mathrm{O}}=2.7 \mathrm{~V}$ | Sinking | 5 | $\begin{aligned} & 3 \\ & 2 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~min} \end{aligned}$ |
| $I_{s}$ | Supply Current | LMC6035 for Both Amplifiers$\mathrm{V}_{\mathrm{O}}=1.35 \mathrm{~V}$ |  | 0.65 | $\begin{aligned} & 1.6 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \max \end{aligned}$ |
|  |  | LMC6036 for All Four Amplifiers$\mathrm{V}_{\mathrm{O}}=1.35 \mathrm{~V}$ |  | 1.3 | $\begin{aligned} & 2.7 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \max \end{aligned}$ |

## AC Electrical Characteristics

Unless otherwise specified, all limits guaranteed for $T_{J}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=2.7 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=1.35 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}>$ $1 \mathrm{M} \Omega$. Boldface limits apply at the temperature extremes.

| Symbol | Parameter | Conditions | Typ (Note 5) | Units |
| :---: | :---: | :---: | :---: | :---: |
| SR | Slew Rate | (Note 9) | 1.5 | V/us |
| GBW | Gain Bandwidth Product | $\mathrm{V}^{+}=15 \mathrm{~V}$ | 1.4 | MHz |
| $\theta_{\text {m }}$ | Phase Margin |  | 48 | - |
| $\mathrm{G}_{\mathrm{m}}$ | Gain Margin |  | 17 | dB |
|  | Amp-to-Amp Isolation | (Note 10) | 130 | dB |
| $\mathrm{e}_{\mathrm{n}}$ | Input-Referred Voltage Noise | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{CM}}=1 \mathrm{~V} \end{aligned}$ | 27 | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| $i_{n}$ | Input Referred Current Noise | $\mathrm{f}=1 \mathrm{kHz}$ | 0.2 | $\mathrm{f} / \mathrm{/} \sqrt{\mathrm{~Hz}}$ |
| THD | Total Harmonic Distortion | $\begin{aligned} & \mathrm{f}=10 \mathrm{kHz}, \mathrm{~A}_{\mathrm{V}}=-10 \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{O}}=8 \mathrm{~V}_{\mathrm{PP}} \\ & \mathrm{~V}^{+}=10 \mathrm{~V} \end{aligned}$ | 0.01 | \% |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
Note 2: Human body model, $1.5 \mathrm{k} \Omega$ in series with 100 pF .
Note 3: Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of $150^{\circ} \mathrm{C}$. Output currents in excess of 30 mA over long term may adversely affect reliabilty.
Note 4: The maximum power dissipation is a function of $T_{J(\max )}, \theta_{J A}$, and $T_{A}$. The maximum allowable power dissipation at any ambient temperature is $P_{D}=\left(T_{J(m a x)}\right.$ $\left.-T_{A}\right) / \theta$ JA. All numbers apply for packages soldered directly onto a PC board with no air flow.
Note 5: Typical Values represent the most likely parametric norm or one sigma value.
Note 6: All limits are guaranteed by testing or statistical analysis.
Note 7: $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=7.5 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}$ connected to 7.5 V . For Sourcing tests, $7.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{O}} \leq 11.5 \mathrm{~V}$. For Sinking tests, $3.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{O}} \leq 7.5 \mathrm{~V}$.
Note 8: Do not short circuit output to $\mathrm{V}^{+}$when $\mathrm{V}^{+}$is greater than 13 V or reliability will be adversely affected.
Note 9: $\mathrm{V}^{+}=15 \mathrm{~V}$. Connected as voltage follower with 10 V step input. Number specified is the slower of the positive and negative slew rates.
Note 10: Input referred, $\mathrm{V}^{+}=15 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ connected to 7.5 V . Each amp excited in turn with 1 kHz to produce $\mathrm{V}_{\mathrm{O}}=12 \mathrm{~V}_{\mathrm{PP}}$.
Note 11: Guaranteed by design.

Typical Performance Characteristics Unless otherwise specified, $\mathrm{V}_{\mathrm{S}}=2.7 \mathrm{~V}$, single supply, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

Supply Current vs
Supply Voltage (Per Amplifier)


Sourcing Current vs Output Voltage


Output Voltage Swing vs Supply Voltage


Input Current vs Temperature


Sinking Current vs
Output Voltage


Input Noise vs
Frequency


Sourcing Current vs Output Voltage


Sinking Current vs Output Voltage


Input Noise vs
Frequency


Typical Performance Characteristics Unless otherwise specified, $\mathrm{V}_{\mathrm{S}}=2.7 \mathrm{~V}$, single supply, $\mathrm{T}_{\mathrm{A}}=$ $25^{\circ} \mathrm{C}$ (Continued)

-PSRR vs Frequency



Amp to Amp Isolation vs Frequency


CMRR vs Frequency


Input Voltage vs Output Voltage



CMRR vs Input Voltage


Input Voltage vs Output Voltage


Typical Performance Characteristics Unless otherwise specified, $\mathrm{V}_{\mathrm{S}}=2.7 \mathrm{~V}$, single supply, $\mathrm{T}_{\mathrm{A}}=$ $25^{\circ} \mathrm{C}$ (Continued)

Frequency Response
vs Temperature


Gain and Phase vs
Capacitive Load


Non-Inverting
Large Signal Response


TIME ( $1 \mu \mathrm{~s} / \mathrm{div}$ )
S012830-21

Frequency Response vs Temperature


Slew Rate vs Supply Voltage


Non-Inverting Large Signal Response


Gain and Phase vs Capacitive Load


Non-Inverting
Large Signal Response


TIME ( $1 \mu \mathrm{~s} / \mathrm{div}$ ) DS012830-20

## Non-Inverting

Small Signal Response


TIME ( $1 \mu \mathrm{~s} / \mathrm{div}$ )
DS012830-23

Typical Performance Characteristics Unless otherwise specified, $\mathrm{V}_{\mathrm{S}}=2.7 \mathrm{~V}$, single supply, $\mathrm{T}_{\mathrm{A}}=$ $25^{\circ} \mathrm{C}$ (Continued)

Non-Inverting
Small Signal Response


TIME ( $1 \mu \mathrm{~s} / \mathrm{div}$ )
DS012830-24

Signal Response


Inverting Small
Signal Response


TIME ( $1 \mu \mathrm{~s} / \mathrm{div}$ ) DS012830-30

Non-Inverting
Large Signal Response


TIME ( $1 \mu \mathrm{~s} / \mathrm{div}$ )
DS012830-25

Inverting Large Signal Response


Inverting Small
Signal Response


Inverting Large
Signal Response


TIME ( $1 \mu \mathrm{~s} / \mathrm{div}$ )
DS012830-26

Inverting Small Signal Response


TIME ( $1 \mu \mathrm{~s} / \mathrm{div}$ )
DS012830-29

Stability vs
Capacitive Load


Typical Performance Characteristics Unless otherwise specified, $\mathrm{V}_{\mathrm{S}}=2.7 \mathrm{~V}$, single supply, $\mathrm{T}_{\mathrm{A}}=$ $25^{\circ} \mathrm{C}$ (Continued)


Stability vs Capacitive Load


Stability vs
Capacitive Load

DS012830-40

Stability vs Capacitive Load


Stability vs
Capacitive Load


### 1.0 Application Notes

### 1.1 Background

The LMC6035/6 is exceptionally well suited for low voltage applications. A desirable feature that the LMC6035/6 brings to low voltage applications is its output drive capability - a hallmark for National's CMOS amplifiers. The circuit of Figure 1 illustrates the drive capability of the LMC6035/6 at 3 V of supply. It is a differential output driver for a one-to-one audio transformer, like those used for isolating ground from the telephone lines. The transformer (T1) loads the op amps with about $600 \Omega$ of AC load, at 1 kHz . Capacitor C 1 functions to block DC from the low winding resistance of T1. Although the value of C 1 is relatively high, its load reactance ( Xc ) is negligible compared to inductive reactance $\left(\mathrm{X}_{\mathrm{I}}\right)$ of T 1 .


## FIGURE 1. Differential Driver

The circuit in Figure 1 consists of one input signal and two output signals. U1A amplifies the input with an inverting gain of -2 , while the U1B amplifies the input with a noninverting gain of +2 . Since the two outputs are $180^{\circ}$ out of phase with each other, the gain across the differential output is 4 . As the differential output swings between the supply rails, one of the op amps sources the current to the load, while the other op amp sinks the current.
How good a CMOS op amp can sink or source a current is an important factor in determining its output swing capability. The output stage of the LMC6035/6-like many op amps - sources and sinks output current through two complementary transistors in series. This "totem pole" arrangement translates to a channel resistance ( $\mathrm{R}_{\text {dson }}$ ) at each supply rail which acts to limit the output swing. Most CMOS op amps are able to swing the outputs very close to the rails - except, however, under the difficult conditions of low supply voltage and heavy load. The LMC6035/6 exhibits exceptional output swing capability under these conditions.
The scope photos of Figure 2 and Figure 3 represent measurements taken directly at the output (relative to GND) of U1A, in Figure 1. Figure 2 illustrates the output swing capability of the LMC6035, while Figure 3 provides a benchmark comparison. (The benchmark op amp is another low voltage $(3 \mathrm{~V})$ op amp manufactured by one of our reputable competitors.)


FIGURE 2. Output Swing Performance of the LMC6035 per the Circuit of Figure 1


FIGURE 3. Output Swing Performance of
Benchmark Op Amp per the Circuit of Figure 1
Notice the superior drive capability of LMC6035 when compared with the benchmark measurement - even though the benchmark op amp uses twice the supply current.
Not only does the LMC6035/6 provide excellent output swing capability at low supply voltages, it also maintains high open loop gain (A vol) with heavy loads. To illustrate this, the LMC6035 and the benchmark op amp were compared for their distortion performance in the circuit of Figure 1. The graph of Figure 4 shows this comparison. The y-axis represents percent Total Harmonic Distortion (THD plus noise) across the loaded secondary of T1. The x-axis represents the input amplitude of a 1 kHz sine wave. (Note that T1 loses about $20 \%$ of the voltage to the voltage divider of $R_{L}(600 \Omega)$ and T1's winding resistances - a performance deficiency of the transformer.)

### 1.0 Application Notes (Continued)



FIGURE 4. THD+Noise Performance of LMC6035 and "Benchmark" per Circuit of Figure 1

Figure 4 shows the superior distortion performance of LMC6035/6 over that of the benchmark op amp. The heavy loading of the circuit causes the $\mathrm{A}_{\mathrm{VoL}}$ of the benchmark part to drop significantly which causes increased distortion.

### 1.2 APPLICATION CIRCUITS

### 1.2.1 Low-Pass Active Filter

A common application for low voltage systems would be active filters, in cordless and cellular phones for example. The ultra low input currents ( $\mathrm{l}_{\mathrm{IN}}$ ) of the LMC6035/6 makes it well suited for low power active filter applications, because it allows the use of higher resistor values and lower capacitor values. This reduces power consumption and space.
Figure 5 shows a low pass, active filter with a Butterworth (maximally flat) frequency response. Its topology is a Sallen and Key filter with unity gain. Note the normalized component values in parenthesis which are obtainable from standard filter design handbooks. These values provide a 1 Hz cutoff frequency, but they can be easily scaled for a desired cutoff frequency $\left(\mathrm{f}_{\mathrm{c}}\right)$. The bold component values of Figure 5 provide a cutoff frequency of 3 kHz . An example of the scaling procedure follows Figure 5.


FIGURE 5. 2-Pole, 3 kHz, Active, Sallen and Key, Lowpass Filter with Butterworth Response

### 1.2.1.1 Low-Pass Frequency Scaling Procedure

The actual component values represented in bold of Figure 5 were obtained with the following scaling procedure:

1. First determine the frequency scaling factor (FSF) for the desired cutoff frequency. Choosing $\mathrm{f}_{\mathrm{c}}$ at 3 kHz , provides the following FSF computation:
FSF $=2 \pi \times 3 \mathrm{kHz}$ (desired cutoff freq.) $=18.84 \times 10^{3}$
2. Then divide all of the normalized capacitor values by the FSF as follows:

$$
\begin{aligned}
& \mathrm{C1}^{\prime}=\mathrm{C}_{\text {(Normalized) }} / \text { FSF } \\
& \mathrm{C}^{\prime}=0.707 / 18.84 \times 10^{3}=37.93 \times 10^{-6} \\
& \mathrm{C}^{\prime}=1.414 / 18.84 \times 10^{3}=75.05 \times 10^{-6} \\
& \text { (C1' } \left.^{\prime} \text { and } \mathrm{C} 2^{\prime}: \text { prior to impedance scaling }\right)
\end{aligned}
$$

3. Last, choose an impedance scaling factor ( $Z$ ). This $Z$ factor can be calculated from a standard value for C2. Then Z can be used to determine the remaining component values as follows:
$\mathrm{Z}=\mathrm{C} 2^{\prime} / \mathrm{C} 2_{\text {(chosen) }}=75.05 \times 10^{-6} / 6.8 \mathrm{nF}=8.4 \mathrm{k}$
$\mathrm{C} 1=\mathrm{C} 1^{1} / \mathrm{Z}=37.93 \times 10^{-6} / 8.4 \mathrm{k}=4.52 \mathrm{nF}$
(Standard capacitor value chosen for C 1 is 4.7 nF )
$\mathrm{R} 1=\mathrm{R} 1_{\text {(normalized) }} \times \mathrm{Z}=1 \Omega \times 8.4 \mathrm{k}=8.4 \mathrm{k} \Omega$
$\mathrm{R} 2=\mathrm{R} 2_{\text {(normalized) }} \times \mathrm{Z}=1 \Omega \times 8.4 \mathrm{k}=8.4 \mathrm{k} \Omega$
(Standard value chosen for R1 and R2 is $8.45 \mathrm{k} \Omega$ )

### 1.2.2 High Pass Active Filter

The previous low-pass filter circuit of Figure 5 converts to a high-pass active filter per Figure 6.


FIGURE 6. 2 Pole, 300 Hz , Sallen and Key, High-Pass Filter

### 1.2.2.1 High-Pass Frequency Scaling Procedure

Choose a standard capacitor value and scale the impedances in the circuit according to the desired cutoff frequency $(300 \mathrm{~Hz})$ as follows:

$$
\begin{aligned}
\mathrm{C} & =\mathrm{C} 1=\mathrm{C} 2 \\
\mathrm{Z} & =1 \mathrm{Farad} / \mathrm{C}_{\text {(chosen) }} \times 2 \pi \times \text { (desired cutoff freq.) } \\
& =1 \mathrm{Farad} / 6.8 \mathrm{nF} \times 2 \pi \times 300 \mathrm{~Hz}=78.05 \mathrm{k}
\end{aligned}
$$

$\mathrm{R} 1=\mathrm{Z} \times \mathrm{R} 1_{\text {(normalized) }}=78.05 \mathrm{k} \times(1 / 0.707)=110.4 \mathrm{k} \Omega$
(Standard value chosen for R1 is $\mathbf{1 1 0} \mathbf{k} \Omega$ )
$\mathrm{R} 2=\mathrm{Z} \times \mathrm{R} 2_{\text {(normalized) }}=78.05 \mathrm{k} \times(1 / 1.414)=55.2 \mathrm{k} \Omega$
(Standard value chosen for R1 is $54.9 \mathbf{k} \Omega$ )

### 1.2.3 Dual Amplifier Bandpass Filter

The dual amplifier bandpass (DABP) filter features the ability to independently adjust $f_{c}$ and $Q$. In most other bandpass topologies, the $f_{c}$ and $Q$ adjustments interact with each other. The DABP filter also offers both low sensitivity to component values and high Qs. The following application of Figure 7, provides a 1 kHz center frequency and a Q of 100 .

### 1.0 Application Notes <br> (Continued)



FIGURE 7. 2 Pole, 1 kHz Active, Bandpass Filter

### 1.2.3.1 DABP Component Selection Procedure

Component selection for the DABP filter is performed as follows:

1. First choose a center frequency $\left(\mathrm{f}_{\mathrm{c}}\right)$. Figure 7 represents component values that were obtained from the following computation for a center frequency of 1 kHz .

$$
\begin{aligned}
& R 2=R 3=1 /\left(2 \pi f_{c} C\right) \\
& \text { Given: } f_{c}=1 \mathrm{kHz} \text { and } C_{\text {(chosen) }}=6.8 \mathrm{nF} \\
& R 2=R 3=1 /(2 \pi \times 3 \mathrm{kHz} \times 6.8 \mathrm{nF})=23.4 \mathrm{k} \Omega
\end{aligned}
$$

(Chosen standard value is $23.7 \mathbf{k} \Omega$ )
2. Then compute R 1 for a desired $\mathrm{Q}\left(\mathrm{f}_{\mathrm{c}} / \mathrm{BW}\right)$ as follows:
$R 1=Q \times R 2$.
Choosing a Q of 100 ,
$R 1=100 \times 23.7 \mathrm{k} \Omega=2.37 \mathrm{M} \Omega$.

### 1.3 PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK

It is generally recognized that any circuit which must operate with $<1000 \mathrm{pA}$ of leakage current requires special layout of the PC board. If one wishes to take advantage of the ultra-low bias current of the LMC6035/6, typically $<0.04 \mathrm{pA}$, it is essential to have an excellent layout. Fortunately, the techniques for obtaining low leakages are quite simple. First,
the user must not ignore the surface leakage of the PC board, even though it may at times appear acceptably low. Under conditions of high humidity, dust or contamination, the surface leakage will be appreciable.
To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC6035 or LMC6036 inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op amp's inputs. See Figure 8. To have a significant effect, guard rings should be placed on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of $10^{12} \Omega$, which is normally considered a very large resistance, could leak 5 pA if the trace were a 5 V bus adjacent to the pad of an input. This would cause a 100 times degradation from the amplifiers actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of $10^{11} \Omega$ would cause only 0.05 pA of leakage current, or perhaps a minor (2:1) degradation of the amplifier's performance. See Figure 9a, b, c for typical connections of guard rings for standard op amp configurations. If both inputs are active and at high impedance, the guard can be tied to ground and still provide some protection; see Figure 9 d .


FIGURE 8. Example, using the LMC6036 of Guard Ring in P.C. Board Layout

### 1.0 Application Notes (Continued)



FIGURE 9. Guard Ring Connections

### 1.3.1 CAPACITIVE LOAD TOLERANCE

Like many other op amps, the LMC6035/6 may oscillate when its applied load appears capacitive. The threshold of oscillation varies both with load and circuit gain. The configuration most sensitive to oscillation is a unity-gain follower. See the Typical Performance Characteristics.
The load capacitance interacts with the op amp's output resistance to create an additional pole. If this pole frequency is sufficiently low, it will degrade the op amp's phase margin so that the amplifier is no longer stable at low gains. As shown in Figure 10, the addition of a small resistor ( $50 \Omega-100 \Omega$ ) in series with the op amp's output, and a capacitor ( $5 \mathrm{pF}-10$ pF ) from inverting input to output pins, returns the phase margin to a safe value without interfering with lower-frequency circuit operation. Thus, larger values of capacitance can be tolerated without oscillation. Note that in all cases, the output will ring heavily when the load capacitance is near the threshold for oscillation.

### 1.4 Micro SMD Considerations

Contrary to what might be guessed, the micro SMD package does not follow the trend of smaller packages having higher thermal resistance. LMC6035 in micro SMD has thermal resistance of $220^{\circ} \mathrm{C} / \mathrm{W}$ compared to $230^{\circ} \mathrm{C} / \mathrm{W}$ in MSOP. Even when driving a $600 \Omega$ load and operating from $\pm 7.5 \mathrm{~V}$ supplies, the maximum temperature raise will be under $4.5^{\circ} \mathrm{C}$. For application information specific to micro SMD, see Application note AN-1112.


FIGURE 10. Rx, Cx Improve Capacitive Load Tolerance
Capacitive load driving capability is enhanced by using a pull up resistor to $\mathrm{V}^{+}$(Figure 11). Typically a pull up resistor conducting $500 \mu \mathrm{~A}$ or more will significantly improve capacitive load responses. The value of the pull up resistor must be determined based on the current sinking capability of the amplifier with respect to the desired output swing. Open loop gain of the amplifier can also be affected by the pull up resistor (see Electrical Characteristics).


FIGURE 11. Compensating for Large Capacitive Loads with a Pull Up Resistor

Physical Dimensions inches (millimeters) unless othervise noted


Physical Dimensions inches (millimeters) unless otherwise noted (Continued)


Physical Dimensions inches (milimeters) unless otherwise noted (Continued)

Physical Dimensions inches (millimeters) unless otherwise noted (Continued)


Physical Dimensions inches (millimeters) unless otherwise noted (Continued)


LAND PATTERN RECOMMENDATION


DIMENSIONS ARE IN MILLIMETERS
BPA08XXX (REV A)
NOTE: UNLESS OTHERWISE SPECIFIED.

1. EPOXY COATING.
2. $63 \mathrm{Sn} / 37 \mathrm{~Pb}$ EUTECTIC BUMP.
3. RECOMMEND NON-SOLDER MASK DEFINED LANDING PAD.
4. PIN 1 IS ESTABLISHED BY LOWER LEFT CORNER WITH RESPECT TO TEXT ORIENTATION PINS ARE NUMBERED COUNTERCLOCKWISE.
5. XXX IN DRAWING NUMBER REPRESENTS PACKAGE SIZE VARIATION WHERE X1 IS PACKAGE WIDTH, X2 IS PACKAGE LENGTH AND X3 IS PACKAGE HEIGHT.
6. REFERENCE JEDEC REGISTRATION MO-211, VARIATION BC.

8-Bump micro SMD
NS Package Number BPA08FFB

$$
X_{1}=1.412 \quad X_{2}=1.412 \quad X_{3}=0.850
$$



