## 0National Semiconductor

## General Description

The ADC1205 and ADC1225 are CMOS, 12-bit plus sign successive approximation A/D converters. The 24-pin ADC1205 outputs the 13-bit data result in two 8-bit bytes ormatted high-byte first with sign extended. The 28-pin ADC1225 outputs a 13-bit word in parallel for direct interface to a 16 -bit data bus

Negative numbers are represented in 2's complement data format. All digital signals are fully TTL and MOS compatible. A unipolar input ( 0 V to 5 V ) can be accommodated with a single 5 V supply, while a bipolar input $(-5 \mathrm{~V}$ to $+5 \mathrm{~V})$ re quires the addition of a 5 V negative supply.
The ADC1205C and ADC1225C have a maximum non-linearity of $0.0224 \%$ of Full Scale.

Key Specifications

- Resolution-12 bits plus sign

■ Linearity Error- $\pm 1$ LSB

- Conversion Time-100 $\mu \mathrm{s}$


## Features

- Compatible with all $\mu$ Ps
- True differential analog voltage inputs

■ 0 V to 5 V analog voltage range with single 5 V supply

- TTL/MOS input/output compatible

■ Low power-25 mW max

- Standard 24-pin or 28-pin DIP


## Connection and Functional Diagrams



Top View Dual-In-Line Package


Top View


TL/H/5676-3

|  |  |
| :---: | :---: |
| Absolute Maximum Ratings (Notes 1 \& 2) <br> If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. |  |
| Supply Voltage ( $\mathrm{DV}_{\mathrm{CC}}$ and $\mathrm{AV}^{\mathrm{CC}}$ ) |  |
| Negative Supply Voltage ( $\mathrm{V}^{-}$) | -15 V to GN |
| Logic Control Inputs | -0.3 V to +1 |
| Voltage at Analog Inputs $\left[\mathrm{V}_{\operatorname{IN}(+)}, \mathrm{V}_{\mathrm{IN}(-)}\right]$ | $\left(\mathrm{V}^{-}\right)-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ |
| Voltage at All Outputs, $\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {OS }}$ | -0.3 V to ( $\mathrm{VCC}^{+}$ |
| put Current per Pin | $\pm 5 \mathrm{~m}$ |
| Input Current per Package | 20 m |
| Storage Temperature Range | $65^{\circ} \mathrm{C}$ to +150 |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 75 m |
| Lead Temp. (Soldering, 10 seconds) | s) |
| Susceptibility (Note 12) |  |

Operating Conditions (Notes 1 \& 2)

| Temperature Range | $T_{M I N} \leq T_{A} \leq T_{M A X}$ |
| :--- | ---: |
| ADC1205CCJ, ADC1225CCD | $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ |
| ADC1205CCJ-1, ADC1225CCD-1 | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |
| Supply Voltage ( $\mathrm{DV}_{\mathrm{CC}}$ and AV CC $)$ | $4.5 \mathrm{~V}_{\mathrm{DC}}$ to $6.0 \mathrm{~V}_{\mathrm{DC}}$ |
| Negative Supply Voltage $(\mathrm{V}-)$ | -15 V to GND |

$\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$ $40{ }^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ 4.5 $\mathrm{V}_{\mathrm{DC}}$ to $6.0 \mathrm{~V}_{\mathrm{DC}}$ -15 V to GND

## Electrical Characteristics

The following specifications apply for $\mathrm{DV}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V}$, $\mathrm{fCLK}=1.0 \mathrm{MHz}, \mathrm{V}^{-}=-5 \mathrm{~V}$ for bipolar input range, or $\mathrm{V}^{-}=$GND for unipolar input range unless otherwise specified. Bipolar input range is defined as $-5.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(+)} \leq 5.05 \mathrm{~V}$; $-5.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(-)} \leq 5.05 \mathrm{~V}$ and $\left|\mathrm{V}_{\operatorname{IN}(+)}-\mathrm{V}_{\operatorname{IN}(-)}\right| \leq 5.05 \mathrm{~V}$. Unipolar input range is defined as $-0.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(+)} \leq 5.05 \mathrm{~V}$; $-0.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(-)} \leq 5.05 \mathrm{~V}$ and $\mid \mathrm{V}_{\operatorname{IN}(+)}-\mathrm{V}_{\operatorname{IN}(-)} \leq 5.05 \mathrm{~V}$. Boldface limits apply from $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}$ $=25^{\circ} \mathrm{C}$ (Notes 3, 4, 5, 6, 7).

| Parameter | Conditions | ADC1205CCJ, ADC1225CCD |  |  | ADC1205CCJ-1, ADC1225CCD-1 |  |  | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ (Note 8) | Tested Limit (Note 9) | Design Limit (Note 10) | Typ <br> (Note 8) | Tested Limit (Note 9) | Design Limit <br> (Note 10) |  |

CONVERTER CHARACTERISTICS

| Linearity Error ADC1205CCJ, ADC1225CCD ADC1205CCJ-1, ADC1225CCD-1 | Unipolar Input Range (Note 11) |  | $\pm 1$ |  |  | $\pm 1$ | $\pm 1$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \hline \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Unadjusted Zero Error | Unipolar Input Range |  | $\pm 2$ |  |  | $\pm 2$ | $\pm 2$ | LSB |
| Unadjusted Positive and Negative Full-Scale Error | Unipolar Input Range |  | $\pm 30$ |  |  | $\pm 30$ | $\pm 30$ | LSB |
| Negative Full-Scale Error | Unipolar Input Range, Full Scale Adj. to Zero |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ | LSB |
| Linearity Error ADC1205CCJ, ADC1225CCD ADC1205CCJ-1, ADC1225CCD-1 | Bipolar Input Range (Note 11) |  | $\pm 2$ |  |  | $\pm 2$ | $\pm 2$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Unadjusted Zero Error | Bipolar Input Range |  | $\pm 2$ |  |  | $\pm 2$ | $\pm 2$ | LSB |
| Unadjusted Positive and Negative Full-Scale Error | Bipolar Input Range |  | $\pm 30$ |  |  | $\pm 30$ | $\pm 30$ | LSB |
| Negative Full-Scale Error | Bipolar Input Range, Full Scale Adj. to Zero |  | $\pm 2$ |  |  | $\pm 2$ | $\pm 2$ | LSB |
| Maximum Gain Temperature Coefficient |  | 6 |  | 15 | 6 |  | 15 | ppm $/{ }^{\circ} \mathrm{C}$ |
| Maximum Offset Temperature Coefficient |  | 0.5 |  | 1.5 | 0.5 |  | 1.5 | ppm $/{ }^{\circ} \mathrm{C}$ |
| Minimum $\mathrm{V}_{\text {REF }}$ Input Resistance |  | 4.0 | 2 |  | 4.0 | 2 | 2 | k $\Omega$ |
| Maximum $\mathrm{V}_{\text {REF }}$ Input Resistance |  | 4.0 | 8 |  | 4.0 | 8 | 8 | k $\Omega$ |

## Electrical Characteristics (Continued)

The following specifications apply for $\mathrm{DV}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V}$, $\mathrm{f}_{\mathrm{CLK}}=1.0 \mathrm{MHz}, \mathrm{V}^{-}=-5 \mathrm{~V}$ for bipolar input range, or $\mathrm{V}^{-}=$GND for unipolar input range unless otherwise specified. Bipolar input range is defined as $-5.05 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}(+)} \leq 5.05 \mathrm{~V}$; $-5.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(-)} \leq 5.05 \mathrm{~V}$ and $\left|\mathrm{V}_{\operatorname{IN}(+)}-\mathrm{V}_{\operatorname{IN}(-)}\right| \leq 5.05 \mathrm{~V}$. Unipolar input range is defined as $-0.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(+)} \leq 5.05 \mathrm{~V}$; $-0.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(-)} \leq 5.05 \mathrm{~V}$ and $\left|\mathrm{V}_{\mathrm{IN}(+)}-\mathrm{V}_{\mathrm{IN}(-)}\right| \leq 5.05 \mathrm{~V}$. Boldface limits apply from $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}$ $=25^{\circ} \mathrm{C}$ (Notes 3, 4, 5, 6, 7)

| Parameter | Conditions | Typ <br> (Note 8) | Tested <br> Limit <br> (Note 9) | Design <br> Limit <br> (Note 10) | Typ <br> (Note 8) | Tested <br> Limit <br> (Note 9) | Design <br> Limit <br> (Note 10) | Limit <br> Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |


| Minimum Analog Input Voltage | Unipolar Input Range Bipolar Input Range |  | $\left\|\begin{array}{c} \text { GND-0.05 } \\ -\mathbf{V}_{\mathbf{C C}}-0.05 \end{array}\right\|$ |  |  | $\begin{aligned} & \text { GND-0.05 } \\ & -\mathrm{V}_{\mathrm{C}}-0.05 \end{aligned}$ | $\left\lvert\, \begin{gathered} \text { GND-0.05 } \\ -\mathbf{V}_{\mathbf{C C}}-0.05 \end{gathered}\right.$ | v <br> V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Analog Input Voltage | Unipolar Input <br> Range <br> Bipolar Input <br> Range | $\mathrm{V}_{\mathrm{cc}}+0.05$ | $\mathrm{v}_{\mathrm{cc}}+0.05$ |  |  | $\begin{aligned} & v_{C C}+0.05 \\ & v_{C C}+0.05 \end{aligned}$ | $\begin{aligned} & v_{c c}+0.05 \\ & v_{c c}+0.05 \end{aligned}$ | v <br> V |
| DC Common-Mode Error |  | $\pm 1 / 8$ | $\pm 1 / 2$ |  | $\pm 1 / 8$ | $\pm 1 / 2$ | $\pm 1 / 2$ | LSB |
| Power Supply Sensitivity <br> Zero Error <br> Positive and Negative Full-Scale Error Linearity Error | $\begin{aligned} & \mathrm{AV}_{\mathrm{CC}}=\mathrm{DV} \mathrm{VCC}_{\mathrm{C}}= \\ & 5 \mathrm{~V} \pm 5 \%, \\ & \mathrm{~V}^{-}=-5 \mathrm{~V} \pm 5 \% \end{aligned}$ |  | $\begin{aligned} & \pm 3 / 4 \\ & \pm 3 / 4 \\ & \pm 1 / 4 \end{aligned}$ |  |  | $\begin{aligned} & \pm 3 / 4 \\ & \pm 3 / 4 \\ & \pm 1 / 4 \end{aligned}$ | $\begin{aligned} & \pm 3 / 4 \\ & \pm 3 / 4 \\ & \pm 1 / 4 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| DIGITAL AND DC CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $V_{\text {IN(1) }}$, Logical " 1 " Input Voltage (Min) | $V_{C C}=5.25 \mathrm{~V}$, All Inputs except CLK IN |  | 2.0 |  |  | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IN(0) }}$, Logical " 0 " Input Voltage (Max) | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V},$ <br> All Inputs except CLK IN |  | 0.8 |  |  | 0.8 | 0.8 | V |
| IIN(1), Logical "1" Input Current (Max) | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ | 0.005 | 1 |  | 0.005 |  | 1 | $\mu \mathrm{A}$ |
| IIN(0), Logical "0" Input Current (Max) | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | -0.005 | -1 |  | -0.005 |  | -1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{T}^{+}}(\mathrm{Min})$, Minimum PositiveGoing Threshold Voltage | CLK IN | 3.1 | 2.7 |  | 3.1 | 2.7 | 2.7 | V |
| $\mathrm{V}_{\mathrm{T}}{ }^{+}$(Max), Maximum PositiveGoing Threshold Voltage | CLK IN | 3.1 | 3.5 |  | 3.1 | 3.5 | 3.5 | V |
| $\mathrm{V}_{\mathrm{T}^{-}}$(Min), Minimum NegativeGoing Threshold Voltage | CLK IN | 1.8 | 1.4 |  | 1.8 | 1.4 | 1.4 | V |
| $\mathrm{V}_{\mathrm{T}^{-}}$(Max), Maximum NegativeGoing Threshold Voltage | CLK IN | 1.8 | 2.1 |  | 1.8 | 2.1 | 2.1 | V |
| $\mathrm{V}_{\mathrm{H}}(\mathrm{Min})$, Minimum Hysteresis <br> $\left[\mathrm{V}_{\mathrm{T}}+(\mathrm{Min})-\mathrm{V}_{\mathrm{T}^{-}}\right.$(Max) $]$ | CLK IN | 1.3 | 0.6 |  | 1.3 | 0.6 | 0.6 | V |
| $\mathrm{V}_{\mathrm{H}}($ Max $)$, Maximum Hysteresis $\left[\mathrm{V}_{\mathrm{T}}{ }^{+}(\mathrm{Max})-\mathrm{V}_{\mathrm{T}^{-}}(\mathrm{Min})\right]$ | CLK IN | 1.3 | 2.1 |  | 1.3 | 2.1 | 2.1 | V |

## Electrical Characteristics (Continued)

The following specifications apply for $\mathrm{DV}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=1.0 \mathrm{MHz}, \mathrm{V}^{-}=-5 \mathrm{~V}$ for bipolar input range, or $\mathrm{V}^{-}=$GND for unipolar input range unless otherwise specified. Bipolar input range is defined as $-5.05 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}(+)} \leq 5.05 \mathrm{~V}$; $-5.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(-)} \leq 5.05 \mathrm{~V}$ and $\left|\mathrm{V}_{\operatorname{IN}(+)}-\mathrm{V}_{\operatorname{IN}(-)}\right| \leq 5.05 \mathrm{~V}$. Unipolar input range is defined as $-0.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(+)} \leq 5.05 \mathrm{~V}$; $-0.05 \mathrm{~V} \leq \mathrm{V}_{\operatorname{IN}(-)} \leq 5.05 \mathrm{~V}$ and $\left|\mathrm{V}_{\operatorname{IN}(+)}-\mathrm{V}_{\operatorname{IN}(-)}\right| \leq 5.05 \mathrm{~V}$. Boldface limits apply from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}$ $=25^{\circ} \mathrm{C}$ (Notes 3, 4, 5, 6, 7).

| Parameter | Conditions | ADC1205CCJ, ADC1225CCD |  |  | ADC1205CCJ-1, ADC1225CCD-1 |  |  | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ (Note 8) | Tested Limit (Note 9) | $\begin{array}{\|c\|} \hline \text { Design } \\ \text { Limit } \\ \text { (Note 10) } \\ \hline \end{array}$ | Typ (Note 8) | $\begin{aligned} & \text { Tested } \\ & \text { Limit } \\ & \text { (Note 9) } \end{aligned}$ | Design Limit (Note 10) |  |


| VOUT(1), Logical "1" Output Voltage (Min) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\ & \text { IOUT }=-360 \mu \mathrm{~A} \\ & \text { IOUT }=-10 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 2.4 \\ 4.5 \\ \hline \end{array}$ |  | $\begin{array}{r} 2.4 \\ 4.5 \\ \hline \end{array}$ | $\begin{array}{r} 2.4 \\ 4.5 \\ \hline \end{array}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {OUT(0) }}$, Logical "0" Output Voltage (Max) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OUT}}=1.6 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | 0.4 |  | 0.4 | 0.4 | V |
| IOUT, TRI-STATE Output Leakage Current (Max) | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -0.01 \\ 0.01 \end{gathered}$ | $\begin{gathered} -\mathbf{3} \\ \mathbf{3} \end{gathered}$ | $\begin{gathered} -0.01 \\ 0.01 \end{gathered}$ | $\begin{gathered} -0.3 \\ 0.3 \end{gathered}$ | $\begin{gathered} -\mathbf{3} \\ \mathbf{3} \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| IsOURCE, Output Source Current (Min) | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | -12 | -6.0 | -12 | -7.0 | -6.0 | mA |
| ISINK, Output Sink Current (Min) | $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ | 16 | 8.0 | 16 | 9.0 | 8.0 | mA |
| $\mathrm{Dl}_{\mathrm{CC}}, \mathrm{DV}_{\mathrm{CC}}$ Supply Current (Max) | $\mathrm{f}_{\mathrm{CLK}}=1 \mathrm{MHz}, \overline{\mathrm{CS}}=1$ | 1 | 3 | 1 | 2.5 | 3 | mA |
| $\mathrm{Al}_{\mathrm{CC}}, \mathrm{AV}_{\mathrm{CC}}$ Supply Current (Max) | $\mathrm{f}_{\mathrm{CLK}}=1 \mathrm{MHz}, \overline{\mathrm{CS}}=1$ | 1 | 3 | 1 | 2.5 | 3 | mA |
| $\mathrm{I}^{-}, \mathrm{V}^{-}$Supply Current (Max) | $\mathrm{f}_{\mathrm{CLK}}=1 \mathrm{MHz}, \overline{\mathrm{CS}}=1$ | 10 | 100 | 10 | 100 | 100 | $\mu \mathrm{A}$ |

## AC Electrical Characteristics

The following specifications apply for $\mathrm{DV}_{\mathrm{CC}}=\mathrm{AV} \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Conditions | Typ (Note 8) | Tested Limit (Note 9) | Design Limit (Note 10) | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{ll}\text { f CLK, Clock Frequency } & \text { MIN } \\ & \text { MAX }\end{array}$ |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 1.5 \end{aligned}$ |  | MHz <br> MHz |
| $\begin{array}{ll}\text { Clock Duty Cycle } & \text { MIN } \\ & \text { MAX }\end{array}$ |  |  |  | $\begin{aligned} & 40 \\ & 60 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \% \end{aligned}$ |
| $\begin{array}{ll}\text { T }{ }_{\text {c }} \text {, Conversion Time } & \text { MIN } \\ & \text { MAX } \\ & \text { MIN } \\ & \text { MAX }\end{array}$ | $\begin{aligned} \mathrm{f}_{\mathrm{CLK}} & =1.0 \mathrm{MHz} \\ \mathrm{f}_{\mathrm{CLK}} & =1.0 \mathrm{MHz} \end{aligned}$ |  |  | $\begin{aligned} & 108 \\ & 109 \\ & 108 \\ & 109 \end{aligned}$ | 1/f CLK 1/f CLK $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| $t_{\text {W( }}(\overline{W R}) \mathrm{L}, \overline{\mathrm{WR}}$ Pulse Width MAX |  | 220 |  | 350 | ns |
| $t_{\text {ACC }}$, Access Time (Delay from Falling Edge of $\overline{R D}$ to Output Data Valid) (Max) | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 210 |  | 340 | ns |
| $\mathrm{t}_{1 \mathrm{H}}, \mathrm{t}_{\mathrm{HH}}$, TRI-STATE Control (Delay from Rising Edge of $\overline{\mathrm{RD}}$ to Hi-Z State) (Max) | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 170 |  | 290 | ns |
| $t_{\text {PD (READYOUT) }}, \overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ to READYOUT Delay (Max) |  | 250 |  | 400 | ns |
|  (Max) |  | 250 |  | 400 | ns |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating
the device beyond its specified operating ratings.
Note 2: All voltages are measured with respect to ground, unless otherwise specified.
Note 3: A parasitic zener diode exists internally from $A V_{C C}$ and $D V_{C C}$ to ground. This parasitic zener has a typical breakdown voltage of $7 \mathrm{~V}_{\mathrm{DC}}$

## AC Electrical Characteristics (Continued)

Note 4: Two on-chip diodes are tied to each analog input as shown below.


TL/H/5676-4
Errors in the $\mathrm{A} / \mathrm{D}$ conversion can occur if these diodes are forward biased more than 50 mV . This means that if $\mathrm{AV}_{\mathrm{CC}}$ and $\mathrm{DV}_{\mathrm{CC}}$ are minimum ( $4.75 \mathrm{~V}_{\mathrm{DC}}$ ) and $\mathrm{V}^{-}$is minimum ( $-4.75 \mathrm{~V}_{\mathrm{DC}}$ ), full-scale must be $\leq 4.8 \mathrm{~V}_{\mathrm{DC}}$.
Note 5: A diode exists between analog $\mathrm{V}_{\mathrm{CC}}$ and digital $\mathrm{V}_{\mathrm{C}}$


TL/H/5676-20
To guarantee accuracy, it is required that the $A V_{C C}$ and $D V_{C C}$ be connected together to a power supply with separate bypass filters at each $\mathrm{V}_{\mathrm{CC}}$ pin Note 6: A diode exists between analog ground and digital ground.


To guarantee accuracy, it is required that the analog ground and digital ground be connected together externally. Note 7: Accuracy is guaranteed at $\mathrm{f}_{\mathrm{CLK}}=1.0 \mathrm{MHz}$. At higher clock frequencies accuracy may degrade.
Note 8: Typicals are at $25^{\circ} \mathrm{C}$ and represent most likely parametric norm.
Note 9: Tested and guaranteed to National's AOQL (Average Outgoing Quality Level),
Note 10: Guaranteed, but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.
Note 11: Linearity error is defined as the deviation of the analog value, expressed in LSBs, from the straight line which passes through positive full scale and zero after adjusting zero error. (See Figures $1 b$ and $1 c$ ).
Note 12: Human body model; 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor



FIGURE 1b. Simplified Error Curve vs. Output Code Without Zero and Fullscale Adjustment


FIGURE 1c. Simplified Error Curve vs. Output Code after Zero/Fullscale Adjustment


FIGURE 2. TRI-STATE Test Circuits and Waveforms

Timing Diagrams



## Functional Description

### 1.0 THE A/D CONVERSION

### 1.1 STARTING A CONVERSION

When using the ADC1225 or ADC1205 with a microprocessor, starting an A-to-D conversion is like writing to an external memory location. The $\overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ lines are used to start the conversion. The simplified logic (Figure 6) shows that the falling edge of WR with $\overline{C S}$ low clocks the D-type flipflop and initiates the conversion sequence. A new conversion can therefore be restarted before the end of the previous sequence. INT going low indicates the conversion's end.
1.2 THE CONVERSION PROCESS (Numbers designated by [ ] refer to portions of Figure 6.)
The SARS LOGIC [2] controls the A-to-D conversion process. When 'sars' goes high the clock (clk) is gated to the TIMING GENERATOR [9]. One of the outputs of the TIMING GENERATOR, $\mathrm{T}_{\mathrm{z}}$, provides the clock for the Successive Approximation Register, SAR LOGIC [5]. The $\mathrm{T}_{\mathrm{z}}$ clock rate is $1 / 8$ of the CLK IN frequency.
Inputs to the 12-BIT DAC [11] and control of the SAMPLED DATA COMPARATOR [10] sign logic are provided by the SAR LOGIC. The first step in the conversion process is to set the sign to positive (logic ' 0 ') and the input of the DAC to 000 (HEX notation). If the differential input, $\mathrm{V}_{\mathrm{IN}(+)}-\mathrm{V}_{\mathrm{IN}(-)}$ ), is positive the sign bit will remain low. If it is negative the sign bit will be set high. Differential inputs of only a few hundred microvolts are enough to provide full logic swings at the output of the SAMPLED DATA COMPARATOR.
The sign bit indicates the polarity of the differential input. If it is set high, the negative input must have been greater than the positive input. By reversing the polarity of the differential input, $\mathrm{V}_{\operatorname{IN}(+)}$ and $\mathrm{V}_{\operatorname{IN}(-)}$ are interchanged and the DAC sees the negative input as positive. The input polarity reversal is done digitally by changing the timing on the input sampling switches of the SAMPLED DATA COMPARATOR. Thus, with almost no additional circuitry, the A/D is extended from a unipolar 12-bit to a bipolar 12-bit (12-bit plus sign) device.
After determining the input polarity, the conversion proceeds with the successive approximation process. The SAR LOGIC successively tries each bit of the 12-BIT DAC. The most significant bit (MSB), B11, has a weight of $1 / 2$ of $\mathrm{V}_{\text {REF }}$. The next bit, B10, has a weight of $1 / 4 \mathrm{~V}_{\text {REF. }}$. Each successive bit is reduced in weight by a factor of 2 which gives the least significant bit (LSB) a weight of $1 / 4096 \mathrm{~V}_{\text {REF }}$.
When the MSB is tried, the comparator compares the DAC output, $\mathrm{V}_{\mathrm{REF}} / 2$, to the analog input. If the analog input is greater than $\mathrm{V}_{\text {REF }} / 2$ the comparator tells the SAR LOGIC to set the MSB. If the analog input is less than $\mathrm{V}_{\text {REF }} / 2$ the comparator tells the SAR LOGIC to reset the MSB. On the next bit-test the DAC output will either be $3 / 4 \mathrm{~V}_{\text {REF }}$ or $1 / 4$ $\mathrm{V}_{\text {REF }}$ depending on whether the MSB was set or not. Following this sequence through for each successive bit will approximate the analog input to within 1-bit (one part in 4096).

On completion of the LSB bit-test the conversion-complete flip-flop (CC) is set, signifying that the conversion is finished. The end-of-conversion (EOC) and interrupt (INT) lines are not changed at this time. Some internal housekeeping tasks must be completed before the outside world is notified that the conversion is finished.

Setting CC enables the UPDATE LOGIC [12]. This logic controls the transfer of data from the SAR LOGIC to the OUTPUT LATCH [6] and resets the internal logic in preparation for a new conversion. This means that when EOC goes high, a new conversion can be immediately started since the internal logic has already been reset. In the same way, data is transferred to the OUTPUT LATCH prior to issuing an interrupt. This assures that data can be read immediately after INT goes low.

### 2.0 READING THE A/D

The ADC 1225 makes all thirteen bits of the conversion result available in parallel. Taking $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ low enables the TRI-STATE ${ }^{\circledR}$ output buffers. The conversion result is represented in 2's complement format.
The ADC1205 makes the conversion result available in two eight-bit bytes. The output format is 2 's complement with extended sign. Data is right justified and presented high byte first. With CS low and STATUS high, the high byte (DB12-DB8) will be enabled on the output buffers the first time $\overline{\mathrm{RD}}$ goes low. When $\overline{\mathrm{RD}}$ goes low a second time, the low byte (DB7-DB0) will be enabled. On each read operation, the 'byst' flip-flop is toggled so that on successive reads alternate bytes will be available on the outputs. The 'byst' flip-flop is always reset to the high byte at the end of a conversion. Table 1 below shows the data bit locations on the ADC1205.
The ADC1205's STATUS pin makes it possible to read the conversion status and the state of the 'byst' flip-flop. With $\overline{\mathrm{RD}}$, STATUS and $\overline{\mathrm{CS}}$ low, this information appears on the data bus. The 'byst' status appears on pin 18 (DB2/DB10). A low output on pin 18 indicates that the next data read will be the high byte. A high output indicates that the next data read will be the low byte. A high status bit on pin 22 (DB6/ DB12) indicates that the conversion is in progress. A high output appears on pin 17 (DB1/DB9) when the conversion is completed and the data has been transferred to the output latch. A high output on pin 16 (DB0/DB8) indicates that the conversion has been completed and the data is ready to read. This status bit is reset when a new conversion is initiated, data is read, or status is read. When reading status or a conversion result, STATUS should always change states at least 600 ns before $\overline{R D}$ goes low. If the conversion status information is not needed, the STATUS pin should be hardwired to $\mathrm{V}^{+}$. Table 2 summarizes the meanings of the four status bits.

TABLE I. Data Bit Locations, ADC1205

| HIGH BYTE | DB12 | DB12 | DB12 | DB12 | DB11 | DB10 | DB9 | DB8 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOW BYTE | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |

TABLE II. Status Bit Locations and Meanings

| Status <br> Bit <br> Location | Status <br> Bit | Meaning | Condition to <br> Clear Status <br> Bit |
| :---: | :---: | :---: | :---: |
| DB6 | SARS | "High" indicates that <br> the conversion is in <br> progress |  |
| DB2 | BYST | "Low" indicates that <br> the next data read is <br> the high byte. <br> "High" indicates that <br> the next data read is <br> the low byte | Status write <br> or toggle it <br> with data <br> read |

Functional Description (Continued)
TABLE II. Status Bit Locations and Meanings
(Continued)

| Status <br> Bit <br> Location | Status <br> Bit | Meaning | Condition to <br> Clear Status <br> Bit |
| :---: | :---: | :---: | :---: |
| DB1 | EOC | "High" indicates that <br> the conversion is <br> completed and data is <br> transferred to the <br> output latch. |  |
| DB0 | INT | "High" indicates that <br> it is the end of the <br> conversion and the <br> data is ready to read | Data read or <br> status read <br> or status <br> write |

### 3.0 INTERFACE

### 3.1 RESET OF INTERRUPT

INT goes low at the end of the conversion and indicates that data is transferred to the output latch. By reading data, INT will be reset to high on the leading edge of the first read ( $\overline{R D}$ going low). $\overline{\mathrm{INT}}$ is also reset on the leading (falling) edge of WR when starting a conversion.

### 3.2 READY OUT

To simplify the hardware connection to high speed microprocessors, a READY OUT line is provided. This allows the A-to-D to insert a wait state in the $\mu$ P's read cycle. The equivalent circuit and the timing diagram for READY OUT is shown in Figures 7 and 8.


TL/H/5676-9
FIGURE 7. READY OUT Equivalent Circuit


TL/H/5676-10
FIGURE 8. READY OUT Timing Diagram

### 3.3 RESETTING THE A/D

All the internal logic can be reset, which will abort any conversion in process and reset the status bits. The reset function is achieved by performing a status write ( $\overline{\mathrm{CS}}, \overline{\mathrm{WR}}$ and STATUS are low).
3.4 ADDITIONAL TIMING AND INTERFACE OPTIONS

## ADC1225

1. $\overline{\mathrm{WR}}$ and $\overline{\mathrm{RD}}$ can be tied together with $\overline{\mathrm{CS}}$ low continuously or strobed. The previous conversion's data will be available when the $\overline{\mathrm{WR}}$ and $\overline{\mathrm{RD}}$ are low as shown below.
One drawback is that, since the conversion is started on the falling edge and the data read on the rising edge of $\overline{\mathrm{WR}} / \overline{\mathrm{RD}}$, the first data access will have erroneous information depending on the power-up state of the internal output latches.
If the $\overline{W R} / \overline{R D}$ strobe is longer than the conversion time, INTR will never go low to signal the end of a conversion. The conversion will be completed and the output latches will be updated. In this case the READY OUT signal can be used to sense the end of the conversion since it will go low when the output latches are being updated.


Functional Description (Continued)


Functional Description (Continued)


When using this method of conversion only one strobe is necessary and the rising edge of $\overline{W R} / \overline{R D}$ can be used to read the current conversion results. These methods reduce the throughput time of the conversion since the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ cycles are combined.
2. With the standard timing $\overline{W R}$ pulse width longer than the conversion time a conversion is completed but the INTR will never go low to signal the end of a conversion. The output latches will be updated and valid information will be available when the $\overline{\mathrm{RD}}$ cycle is accomplished.
3. Tying $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ low continuously and strobing $\overline{\mathrm{WR}}$ to initiate a conversion will also yield valid data. The INTR will never go low to signal the end of a conversion and the digital outputs will always be enabled, so using INTR to strobe the WR line for a continuous conversion cannot be done with this part.
A simple stand-alone circuit can be accomplished by driving WR with the inverse of the READY OUT signal using a simple inverter as shown below.


FIGURE 14

## Functional Description (Continued) <br> ADC1205

Case 1 would be the only one that would appy to the ADC1205 since two $\overline{\mathrm{RD}}$ strobes are necessary to retrieve the 13 bits of information on the 8 bit data bus. Simultaneously strobing $\overline{W R}$ and $\overline{R D}$ low will enable the most significant byte on DB0-DB7 and start a conversion. Pulsing $\overline{W R} / \overline{R D}$ low before the end of this conversion will enable the least significant byte of data on the outputs and restart a conversion.

### 4.0 REFERENCE VOLTAGE

The voltage applied to the reference input of the converter defines the voltage span of the analog inputs (the difference between $\mathrm{V}_{\mathrm{IN}(+)}$ and $\mathrm{V}_{\mathrm{IN}(-)}$, over which 4096 positive output codes and 4096 negative output codes exist. The A-to-D can be used in either ratiometric or absolute reference applications. $\mathrm{V}_{\text {REF }}$ must be connected to a voltage source capable of driving the reference input resistance (typically $4 \mathrm{k} \Omega$ ).
In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. When this voltage is the system power supply, the $\mathrm{V}_{\text {REF }}$ pin can be tied to $V_{C C}$. This technique relaxes the stability requirement of the system reference as the analog input and $A / D$ reference move together maintaining the same output code for a given input condition.
For absolute accuracy, where the analog input varies between very specific voltage limits, the reference pin can be biased with a time and temperature stable voltage source. In general, the magnitude of the reference voltage will require an initial adjustment to null out full-scale errors.

### 5.0 THE ANALOG INPUTS

### 5.1 DIFFERENTIAL VOLTAGE INPUTS AND COMMON MODE REJECTION

The differential inputs of the ADC1225 and ADC1205 actually reduce the effects of common-mode input noise, i.e., signals common to both $\mathrm{V}_{\mathrm{IN}(+)}$ and $\mathrm{V}_{\mathrm{IN}(-)}$ inputs $(60 \mathrm{~Hz}$ is most typical). The time interval between sampling the " + " and "-" input is 4 clock periods. Therefore, a change in the common-mode voltage during this short time interval may cause conversion errors. For a sinusoidal common-mode signal the error would be:
$\operatorname{VERROR}_{\text {(MAX }}=\operatorname{VPEAK}\left(2 \pi f_{C M}\right) \frac{4}{f_{C L K}}$
where $f_{C M}$ is the frequency of the common-mode signal, $V_{\text {PEAK }}$ is its peak voltage value and $f_{\text {CLK }}$ is the converter's clock frequency. In most cases $\mathrm{V}_{\text {ERROR }}$ will not be significant. For a 60 Hz common-mode signal to generate a $1 / 4$ LSB error ( $300 \mu \mathrm{~V}$ ) with the converter running at 1 MHz its peak value would have to be 200 mV .

### 5.2 INPUT CURRENT

Due to the sampling nature of the analog inputs, short duration spikes of current enter the "+" input and exit the "-" input at the leading clock edges during the actual conversion. These currents decay rapidly and do not cause errors as the internal comparator is strobed at the end of a clock period.

### 5.3 INPUT BYPASS CAPACITORS

Bypass capacitors at the inputs will average the current spikes mentioned in 5.2 and cause a DC current to flow
through the output resistance of the analog signal source. This charge pumping action is worse for continuous conversions with the $\mathrm{V}_{\mathrm{IN}(+)}$ input voltage at full-scale. For continuous conversions with a 1 MHz clock frequency and the $\mathrm{V}_{\mathrm{IN}(+)}$ input at 5 V , the average input current is approximately $5 \mu \mathrm{~A}$. For this reason bypass capacitors should not be used at the analog inputs for high resistance sources (Rsource $100 \Omega$ ).
If input bypass capacitors are necessary for noise filtering and high source resistance is desirable to minimize capacitor size, the detrimental effects of the voltage drop across this input resistance, due to the average value of the input current, can be minimized with a full-scale adjustment while the given source resistance and input bypass capacitor are both in place. This is effective because the average value of the input current is a linear function of the differential input voltage.

### 5.4 INPUT SOURCE RESISTANCE

Large values of source resistance where an input bypass capacitor is not used, will not cause errors as the input currents settle out prior to the comparison time. If a low pass filter is required in the system, use a low valued series resistor ( $\mathrm{R} \leq 100 \Omega$ ) for a passive RC section or add an op amp RC active low pass filter. For low source resistance applications, ( $R_{\text {SOURCE }} \leq 100 \Omega$ ) a $0.001 \mu \mathrm{~F}$ bypass capacitor at the inputs will prevent pickup due to series lead inductance of a long wire. A $100 \Omega$ series resistor can be used to isolate this capacitor - both the R and C are placed outside the feedback loop - from the output of an op amp, if used.

### 5.5 NOISE

The leads to the analog inputs should be kept as short as possible to minimize input noise coupling. Both noise and undesired digital clock coupling to these inputs can cause errors. Input filtering can be used to reduce the effects of these sources, but careful note should be taken of sections 5.3 and 5.4 if this route is taken.

### 6.0 POWER SUPPLIES

Noise spikes on the $\mathrm{V}_{\mathrm{CC}}$ supply line can cause conversion errors as the comparator will respond to this noise. Low inductance tantalum capacitors of $1 \mu \mathrm{~F}$ or greater are recommended for supply bypassing. Separate bypass caps should be placed close to the $D V_{C C}$ and $A V_{C C}$ pins. If an unregulated voltage source is available in the system, a separate LM340LAZ-5.0 voltage regulator for the A-to-D's $V_{C C}$ (and other analog circuitry) will greatly reduce digital noise on the supply line.

### 7.0 ERRORS AND REFERENCE VOLTAGE

## ADJUSTMENTS

### 7.1 ZERO ADJUST

The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the $\mathrm{V}_{\mathrm{IN}(-)}$ input and applying a small magnitude positive voltage to the $\mathrm{V}_{\mathrm{IN}(+)}$ input. Zero error is the difference between the actual DC input voltage necessary to just cause an output digital code transition from all zeroes to $0,0000,0000,0001$ and the ideal $1 / 2$ LSB value ( $1 / 2$ $\mathrm{LSB}=0.61 \mathrm{mV}$ for $\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}_{\mathrm{DC}}$ ). Zero error can be adjusted as shown in Figure 15. $\mathrm{V}_{\mathrm{IN}(+)}$ is forced to 0.61 mV , and $\mathrm{V}_{\mathrm{IN}(-)}$ is forced to 0 V . The potentiometer is adjusted until the digital output code changes from all zeroes to 0,000,0000,0001.

Functional Description (Continued)
A simpler, although slightly less accurate, approach is to ground $\mathrm{V}_{\operatorname{IN}(+)}$ and $\mathrm{V}_{\operatorname{IN}(-)}$, and adjust for all zeros at the output. Error will be well under $1 / 2$ LSB if the adjustment is done so that the potentiometer is "centered" within the $0,000,000$ range. A positive voltage at the $V_{O S}$ input will reduce the output code. The adjustment range is +4 to -30 LSB.


TL/H/5676-11
FIGURE 15. Zero Adjust Circuit
7.2 POSITIVE AND NEGATIVE FULL-SCALE ADJUSTMENT

## Unipolar Inputs

Apply a differential input voltage which is 1.5 LSB below the desired analog full-scale voltage ( $\mathrm{V}_{\mathrm{F}}$ ) and adjust the magni-
tude of the $\mathrm{V}_{\text {REF }}$ input so that the output code is just changing from $0,1111,1111,1110$ to $0,1111,1111,1111$.

## Bipolar Inputs

Do the same procedure outlined above for the unipolar case and then change the differential input voltage so that the digital output code is just changing from 1,0000,0000,0001 to $1,0000,0000,0000$. Record the differential input voltage, $\mathrm{V}_{\mathrm{X}}$. the ideal differential input voltage for that transition should be;

$$
\left(-V_{F}+\frac{V_{F}}{8192}\right)
$$

Calculate the difference between $V x$ and the ideal voltage;

$$
\Delta=\mathrm{V}_{\mathrm{X}}-\left(-\mathrm{V}_{\mathrm{F}}+\frac{\mathrm{V}_{\mathrm{F}}}{8192}\right)
$$

Then apply a differential input voltage of;

$$
\left(v_{X}-\frac{\Delta}{2}\right)
$$

and adjust the magnitude of $\mathrm{V}_{\text {REF }}$ so the digital output code is just changing from $1,0000,0000,0001$ to $1,0000,0000,0000$. That will obtain the positive and negative full-scale transition with symmetrical minimum error.

## Typical Applications

*Input must have some signal ground

Typical Applications (Continued)

## Protecting the Input



Diodes are 1N914
TL/H/5676-16


TL/H/5676-17

Typical Applications (Continued)


TL/H/5676-18
+150 to $-55^{\circ} \mathrm{C}$ with $0.04^{\circ} \mathrm{C}$ resolution
Note: * resistors are $1 \%$ metal film types


Note: 1)* resistors are 1\% metal film types 2) $L F 412$ power +10 V and ground

## Ordering Information

| Temperature Range |  | $\mathbf{0}^{\circ} \mathrm{C}$ to $\mathbf{7 0 ^ { \circ } \mathrm { C }}$ |  | $-\mathbf{4 0 ^ { \circ }} \mathbf{}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Non-Linearity | $0.024 \%$ | ADC1205CCJ-1 | ADC1225CCD-1 | ADC1205CCJ | ADC1225CCD |
| Package Outline |  | J24A | D28D | J24A | D28D |

Physical Dimensions inches (millimeters)


Ceramic Dual-In Line Package (J)
Order Number ADC1205CCJ-1 or ADC1205CCJ
NS Package Number J24A
ADC1205/ADC1225 12-Bit Plus Sign $\mu$ P Compatible A/D Converters

Physical Dimensions inches (millimeters) (Continued)


## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 <br> Tel: 1(800) 272-9959 <br> Fax: 1(800) 737-7018 | National Semiconductor <br> Europe <br> Fax: (+49) 0-180-530 8586 <br> Email: cnjwge@tevm2.nsc.com <br> Deutsch Tel: $(+49)$ 0-180-530 8585 <br> English Tel: $(+49)$ 0-180-532 7832 <br> Français Tel: $(+49)$ 0-180-532 9358 <br> Italiano Tel: $(+49)$ 0-180-534 1680 | National Semiconductor Hong Kong Ltd. <br> 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd Tsimshatsui, Kowloon Hong Kong <br> Tel: (852) 2737-1600 <br> Fax: (852) 2736-9960 | National Semiconductor <br> Japan Ltd. <br> Tel: 81-043-299-2309 <br> Fax: 81-043-299-2408 |
| :---: | :---: | :---: | :---: |

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

