This version: Jan. 1998 Previous version: Dec. 1996

# MSM548333

240,384-Word × 8-bit + 240,384-Word × 4-bit Triple Port type Field Memory

## **DESCRIPTION**

The MSM548333 is a high performance double triple-port type 2.88-Mbit, 768 bits  $\times$  313 lines  $\times$  (8 + 4), Field Memory for Y-C separation signal control. The MSM548333 has two memory plain blocks: Y area has 8 plains and C area has 4 plains. Each plain contains 768 $\times$ 313 bits. Each plain has one input port and two output ports. Access is done line by line. The line address must be set each time a line is changed.

The MSM548333 is especially designed for high performance digital cameras, TVs, VTRs and Multimedia applications which require special operations such as time-base correction, noise reduction and other digital techniques.

The MSM548333 is not designed for high end use in such applications as medical systems, professional graphics systems which require long term picture storage, data storage systems and others.

More than two MSM548333s can be cascaded directly without any delay devices between them. Cascading MSM548333s provides larger capacity and longer delay.

X and Y serial address input enables random initial address setting of serial access in a page. Other than the random address setting, MSM548333 has several types of address set modes such as line hold, address jump to initial address and line increment. For example, address jump to initial X address and line increment enable block access.

Self refresh function releases the MSM548333 from being applied external refresh control clocks even though it contains dynamic type memory cells. Input enable control or IE pin enables write mask function.

#### **FEATURES**

Configuration

6-port configuration

Y area:  $768 \times 313 \times 8$ -bit configuration  $\times 1$  (serial write port)

 $768 \times 313 \times 8$ -bit configuration  $\times$  2 (serial read port)

C area:  $768 \times 313 \times 4$ -bit configuration  $\times 1$  (serial write port)

 $768 \times 313 \times 4$ -bit configuration  $\times$  2 (serial read port)

- Line by line access.
- X and Y serial address inputs for random serial initial bit address
- Asynchronous operation
- Serial read and write cycle times

Read cycle: 30 ns min.

Write cycle: 50 ns min.

- Low operating supply voltage: 3.3 V ±0.3 V
- Self-refresh.
- Various address reset mode for picture processing
- Write mask by IE.
- Package:

100-pin plastic TQFP (TQFP100-P-1414-0.50-K) (Product : MSM548333TS-K)

## **PIN CONFIGURATION (TOP VIEW)**



100-Pin Plastic TQFP

| Pin No. | Pin Name        |
|---------|-----------------|---------|-----------------|---------|-----------------|---------|-----------------|
| 1       | RR2/TR          | 26      | NC              | 51      | DOC1/1          | 76      | NC              |
| 2       | REC2/RY         | 27      | D0Y1/6          | 52      | DOC1/0          | 77      | DINY/1          |
| 3       | RCLKC2          | 28      | D0Y1/7          | 53      | V <sub>CC</sub> | 78      | DINY/0          |
| 4       | NC              | 29      | $V_{SS}$        | 54      | D0C2/3          | 79      | WADE/RX         |
| 5       | REY2/RY         | 30      | $V_{SS}$        | 55      | NC              | 80      | WXINC           |
| 6       | RCLKY2          | 31      | D0Y2/0          | 56      | D0C2/2          | 81      | WR/TR           |
| 7       | RADE1/RX        | 32      | D0Y2/1          | 57      | D0C2/1          | 82      | NC              |
| 8       | RXINC1          | 33      | D0Y2/2          | 58      | D0C2/0          | 83      | WE/WY           |
| 9       | NC              | 34      | NC              | 59      | V <sub>SS</sub> | 84      | IE              |
| 10      | RR1/TR          | 35      | D0Y2/3          | 60      | NC              | 85      | WCLK            |
| 11      | RE1/RY          | 36      | V <sub>CC</sub> | 61      | V <sub>SS</sub> | 86      | WYAD            |
| 12      | NC              | 37      | V <sub>CC</sub> | 62      | V <sub>CC</sub> | 87      | V <sub>CC</sub> |
| 13      | RCLK            | 38      | V <sub>CC</sub> | 63      | DINC/3          | 88      | V <sub>CC</sub> |
| 14      | NC              | 39      | NC              | 64      | NC              | 89      | NC              |
| 15      | V <sub>SS</sub> | 40      | V <sub>CC</sub> | 65      | DINC/2          | 90      | WXAD            |
| 16      | V <sub>SS</sub> | 41      | DOY2/4          | 66      | DINC/1          | 91      | RYADC2          |
| 17      | V <sub>SS</sub> | 42      | NC              | 67      | NC              | 92      | RYADY2          |
| 18      | D0Y1/0          | 43      | D0Y2/5          | 68      | DINC/0          | 93      | RXAD2           |
| 19      | D0Y1/1          | 44      | D0Y2/6          | 69      | DINY/7          | 94      | NC              |
| 20      | D0Y1/2          | 45      | D0Y2/7          | 70      | DINY/6          | 95      | RYAD1           |
| 21      | D0Y1/3          | 46      | $V_{SS}$        | 71      | DINY/5          | 96      | RXAD1           |
| 22      | NC              | 47      | V <sub>SS</sub> | 72      | NC              | 97      | TEST            |
| 23      | V <sub>CC</sub> | 48      | DOC1/3          | 73      | DINY/4          | 98      | RADE2/RX        |
| 24      | D0Y1/4          | 49      | DOC1/2          | 74      | DINY/3          | 99      | RXINC2          |
| 25      | D0Y1/5          | 50      | NC              | 75      | DINY/2          | 100     | NC              |

| Pin Name              | Funct                                               | tion                                     |
|-----------------------|-----------------------------------------------------|------------------------------------------|
| Pin Name              | Address Setting Cycle                               | Serial Read/Write Cycle                  |
| RCLK                  | Y1, C1, Y2 and C2 Read Ports                        | Y1 and C1 Read Ports, Serial Read Clock  |
| HOLK                  | X and Y Serial Address Strobes                      |                                          |
| RE1/RY                | Y1 and C1 Read Ports, Y Address Reset               | Y1 and C1 Read Ports, Read Enable        |
| D0Y1/0 - 7            | _                                                   | Y1 Read Port, Data Output                |
| DOC1/0 - 3            | _                                                   | C1 Read Port, Data Output                |
| RR1/TR                | Y1 and C1 Read Ports, Address Reset Mode Enable     | _                                        |
| RXINC1                | Y1 and C1 Read Ports, X Address Increment           | _                                        |
| DADE1/DV              | Y1 and C1 Read Ports, X and Y Address Input Enable  |                                          |
| RADE1/RX              | Y1 and C1 Read Ports, X Address Reset               | _                                        |
| RXAD1                 | Y1 and C1 Read Ports, X Serial Address Data         | _                                        |
| RYAD1                 | Y1 and C1 Read Ports, Y Serial Address Data         | _                                        |
| RR2/TR                | Y2 and C2 Read Ports, Address Reset Mode Enable     | _                                        |
| RXINC2                | Y2 and C2 Read Ports, X Address Increment           | _                                        |
| D. 4. D. 5. 2. (D.) ( | Y2 and C2 Read Ports, X and Y Address Input Enable  |                                          |
| RADE2/RX              | Y2 and C2 Read Ports, X Address Reset               | _                                        |
| RXAD2                 | Y2 and C2 Read Ports, X Serial Address Data         | _                                        |
| RYADY2                | Y2 Read Port, Y Serial Address Data                 | _                                        |
| RCLKY2                | _                                                   | Y2 Read Port, Serial Read Clock          |
| REY2/RY               | Y2 Read Port, Y Address Reset                       | Y2 Read Port, Read Enable                |
| D0Y2/0 - 7            | _                                                   | Y2 Read Port, Data Output                |
| RYADC2                | C2 Read Port, Y Serial Address Data                 | _                                        |
| RCLKC2                | _                                                   | C2 Read Port, Serial Read Clock          |
| REC2/RY               | C2 Read Port, Y Address Reset                       | C2 Read Port, Read Enable                |
| D0C2/0 - 3            | _                                                   | C2 Read Port, Data Output                |
| WCLK                  | Y and C Write Ports, X and Y Serial Address Strobes | Y and C Write Ports, Serial Write Clock  |
| WE/WY                 | Y and C Write Ports, Y Address Reset                | Y and C Write Ports, Write Enable        |
| DINY/0 - 7            |                                                     | Y Write Port, Input Data                 |
| DINC/0 - 3            | _                                                   | C Write Port, Input Data                 |
| WR/TR                 | Y and C Write Ports, Address Reset Mode Enable      | Y and C Write Ports, Write Data Transfer |
| WXINC                 | Y and C Write Ports, X Address Increment            | _                                        |
|                       | Y and C Write Ports, X and Y Address Input Enable   |                                          |
| WADE/RX               | Y and C Write Ports, X Address Reset                | _                                        |
| WXAD                  | Y and C Write Ports, X Serial Address Data          | _                                        |
| WYAD                  | Y and C Write Ports, Y Serial Address Data          | _                                        |
| IE                    | _                                                   | Input Enable                             |
| V <sub>CC</sub>       | Power Supply Vo                                     | oltage (3.3 V)                           |
| V <sub>SS</sub>       | Ground                                              |                                          |
| TEST                  | Connect to Power Sup                                |                                          |

Notes:

- 1. Same power supply voltage level must be provided to every  $V_{CC}$  pin. Same ground voltage level must be provided to every  $V_{SS}$  pin.
- 2. Connect the TEST pin to the power supply.
- 3. NC must be opened. Don't connect to anything electrically.



**PIN FUNCTION** (Note: Y1 = "port-1 of Y area", Y2 = "port-2 of Y area", C1 = "port-1 of C area", C2 = "port-2 of C area"

#### **READ RELATED**

#### RCLK: Read Clock for Y1 and C1, Common Read Address Strobe Clock

RCLK is the read control clock input for Y1 and C1. Synchronized with RCLK's rising edge, serial read access from Y1 and C1 is executed when RE1/RY is high. (Note that the write port has one port, Y and C, but the read port has dual ports, Y1 and C1 plus Y2 and C2. Y1 and C1 are controlled by the common read clock RCLK. But Y2 and C2 are controlled by separated read clocks, RCLKY2 and RCLKC2, asynchronously.)

The internal counter for the serial read address is incremented automatically on the rising edge of RCLK. In a read address set cycle, all the read address bits which were input from each RXAD1, RYAD1, RXAD2, RYADY2, and RYADC2 pins are stored into internal address registers synchronized with RCLK. In this address set cycle, RADE1/RX and RADE2/RX must be held high and the RR1/TR and RR2/TR must be held low.

In the read address reset cycle, various read address reset modes can be set synchronously with RCLK. These reset cycles work to replace complicated serial address control which requires many RCLK clocks with a simple reset cycle control requiring only a single RCLK cycle. It greatly facilitates memory access.

## RE1/RY: Read Enable for Y1 and C1/Read Y Address Reset Logic Function

RE1/RY is a dual function control input. RE1, one of the two functions of RE1/RY, is read enable. RE1 enables or disables both internal read address pointers and data-out buffers of Y1 and C1. When RE1/RY is high, the internal read address pointer for Y1 and C1 is incremented synchronously with RCLK. When RE1/RY is low, even if the RCLK is input, the internal read address pointer is not incremented.

RY, the second function of RE1/RY, performs a function for setting the read Y address (or bit address in a certain line) reset mode in Y1 and C1. In a read address reset mode cycle, as defined by RR1/TR being high, RY works as one of inputs which form several read reset logic as shown in the "FUNCTION TABLE for read". In the address reset cycle, when RE1/RY level is low, each Y1 and C1 internal read Y address is reset to 0. When RE1/RY is high, each Y1 and C1 internal read Y address is reset to the respective address which was set in the previous read address set cycle.

#### DOY1/0-7: Data-Outs for Y1

DOY1/0-7 are serial data-outs for Y1. Each corresponding data out buffer' impedance is controlled by RE1/RY.

#### DOC1/0-3: Data-Outs for C1

DOC1/0-3 are serial data-outs for C1. Each corresponding data out buffer' impedance is controlled by RE1/RY.

#### RR1/TR: Read Reset for Y1 and C1

RR1/TR is a read reset control input for Y1 and C1. Read address reset modes are defined when RR1/TR level is high according to the "FUNCTION TABLE for read".

## RXINC1: Read X Address Increment for Y1 and C1

RXINC1 is a read X address (or line address) increment control input for Y1 and C1. In the read address reset cycle, defined by RR1/TR high, the common X address (or line address) for Y1 and C1 is incremented by RXINC1.

## RADE1/RX: Read Address Enable for Y1 and C1/Read X Address Reset Logic Function

RADE1/RX is a dual function control input. RADE1, one of the two functions of RADE1/RX, is a read address enable input for Y1 and C1. In the read address set cycle, defined by RR1/TR low, X address (or line address) and Y address (or bit address in a certain line) input from the RXAD1 pin and RYAD1 pin are latched into internal read X address register and Y address register, respectively synchronously with RCLK.

RX, the second function of RADE1/RX, works as an element to set read X address (or line address) reset mode. In an address reset mode cycle, defined by RR1/TR level high, RX works as one of inputs which form several read reset logic as shown in the "FUNCTION TABLE for read".

#### RXAD1: Read X Address for Y1 and C1

RXAD1 is a read X address (or line address) input for Y1 and C1. RXAD1 specifies the line address. 9 bits of read X address data are input serially from RXAD1.

## RYAD1: Read Y Address for Y1 and C1

RYAD1 is a read Y address (or bit address in a certain line) input for Y1 and C1. RYAD1 specifies the first bit address of consecutive serial read data in the line whose line address is defined by the X read address from RXAD1. 10 bits of Y address data are input serially from RYAD1.

#### RR2/TR: Read Reset for Y2 and C2

RR2/TR is a read reset control input for Y2 and C2. Read address reset modes for Y2 and C2 are defined when RR2/TR level is high based on the "FUNCTION TABLE for read".

#### RXINC2: Read X Address Increment for Y2 and C2

RXINC2 is a read X address (or line address) increment control input for Y2 and C2. In the read address reset cycle, defined by RR2/TR high, the common read X address (or line address) for Y2 and C2 is incremented by RXINC2.

#### RADE2/RX: Read Address Enable for Y2 and C2/Read X Address Reset Logic Function

RADE2/RX is a dual function control input. RADE2, one of the two functions of RADE2/RX, is a read address enable input for Y2 and C2. In the read address set cycle, defined by RR2/TR high, the read X address (or line address) and the read Y address (or bit address in a certain line), which are input from the RXAD2, RYADY2 and RYADC2 pins, are latched into internal read X address register and read Y address register, respectively, synchronously with RCLK.

RX, the second function of RADE2/RX, performs a function for setting the read X address (or line address) reset mode. In a read address reset mode cycle, defined by RR2/TR level high, RX works as one of inputs which form several read reset logic as shown in the "FUNCTION TABLE for read".

#### RXAD2: Read X Address for Y2 and C2

RXAD2 is a read X address (or line address) input for Y2 and C2. RXAD2 specifies the line address. 9 bits of X address data is input serially from RXAD2.

#### RYADY2: Read Y Address for Y2

RYADY2 is a read Y address (or bit address in a certain line) input for Y2. RYADY2 specifies the first bit address of serial read data in the line whose line address is specified by the X address RXAD2. 10 bits of Y address data are input serially from RYADY2.

## **RCLKY2: Read Clock for Y2**

RCLKY2 is a read control clock input for Y2. (Note that there is RCLKC2 for C2.) Synchronized with RCLKY2's rising edge, the serial read access from Y2 is executed when REY2/RY is high.

#### REY2/RY: Read Enable for Y2/Read Y Address Reset Logic Function for Y2

REY2/RY is a dual function control input. REY2, one of the two functions of REY2/RY, enables or disables both internal read address pointers and data-out buffers of Y2. When REY2/RY is high, the internal read address pointer for Y2 is incremented synchronously with RCLKY2. When REY2/RY is low, even if RCLKY2 is input, the internal read address pointer is not incremented. RY, the second function of REY2/RY, works as an element to set read Y address (or bit address in a certain line) reset mode. In a read address reset mode cycle, defined by RR2/TR high, RY works as one of inputs which form several read reset logic as shown in the "FUNCTION TABLE for read". In the read address reset cycle, when REY2/RY is low, the internal read Y address for Y2 is reset to 0. When REY2/RY is high, the internal read Y address for Y2 is reset to the address which was set in the previous address set cycle.

#### DOY2/0-7: Data-Outs for Y2

DOY2/0-7 are serial data-outs for Y2. Each corresponding data-out-buffer' impedance is controlled by REY2/RY.

#### RYADC2: Read Y Address for C2

RYADC2 is a read Y address (or bit address in a certain line) input only for C2. RYADC2 specifies the first bit address of serial read data in the line whose line address is specified by RXAD2. 10 bits of Y address data are input serially from RYADC2.

## RCLKC2: Read Clock for C2

RCLKC2 is a read control clock input for only C2. (Note that there is RCLKY2 for Y2.) Synchronized with RCLKC2, serial read access from C2 is executed when REC2/RY is high.

#### REC2/RY: Read Enable for C2/Read Y Address Reset Logic Function for C2

REC2/RY is a dual function control input. REC2, one of the two functions of REC2/RY, enables or disables both internal read address pointers and data-out buffers for C2. When REC2/RY is high, the internal read address pointer for C2 is incremented synchronously with RCLKC2. When REC2/RY is low, even if RCLKC2 is input, the internal read address pointer is not incremented. RY, the second function of REC2/RY, performs a function for setting the read Y address (or bit address in a certain line) reset mode. In an address reset mode cycle, defined by RR2/TR high, RY works as one of inputs which form several read reset logic as shown in the "FUNCTION TABLE for read". In the read address reset cycle, when REC2/RY is low, the internal read Y address for C2 is reset to 0. When REC2/RY is high, the internal read Y address for C2 is reset to the address which was set in the previous read address set cycle.

#### DOC2/0-3: Data-Outs for C2

DOC2/0-3 are serial data-outs for C2. Each corresponding data out buffer' impedance is controlled by REC2/RY.

#### WRITE RELATED

## WCLK: Write Clock for Y and C

WCLK is a write control clock input for Y and C ports. Synchronized with WCLK's rising edge, serial write access into Y and C ports is executed when WE/WY is high and IE is high. (Note that the read port is dual port, Y1 and C1 + Y2 and C2, but write port has only one port, Y + C. X8 of Y and X4 of C inputs are controlled by a common WCLK, that is, in the write port, the MSM548333 is controlled as a X12 FRAM.)

According to WCLK clocks, the internal counter for the serial address is incremented automatically. In a write address set cycle, all the write addresses which were input from WXAD and WYAD are stored into internal address registers synchronously with WCLK. In this address set cycle, WADE/RX must be held high and WR/TR must be held low.

In the write address reset cycle, various write address reset modes can be set synchronously with WCLK. These reset cycles replace complicated serial address control with simple reset cycle control which requires only one WCLK cycle. It greatly facilitates memory access.

## WE/WY: Write Enable for Y and C/Write Y Address Reset Logic Function

WE/WY is a dual function control input. WE, one of the two functions of WE/WY, is write enable. WE enables or disables both internal write address pointers and data-in buffers of Y and C. When WE/WY is high, the internal write address pointer for Y and C is incremented synchronously with WCLK. When WE/WY is low, even if WCLK is input, the internal write address pointer is not incremented.

WY, the second function of WE/WY, performs a function for setting the write Y address (or bit address in a certain line) reset mode in Y and C. In a write address reset mode cycle, defined by WR/TR high, WY works as one of inputs which form several write reset logic as shown in the "FUNCTION TABLE for write". In the address reset cycle, when WE/WY level is low, each Y and C internal write Y address is reset to 0. When WE/WY is high, each Y and C internal write Y address is reset to the respective address which was set in the previous write address set cycle.

#### DINY/0-7: Data-Ins for Y

DINY/0-7 are serial data-ins for Y. Each corresponding data-in-buffer is masked by IE.

#### DINC/0-3: Data-Ins for C

DINC/0-3 are serial data-ins for C. Each corresponding data-in-buffer is masked by IE.

#### WR/TR: Write Reset for Y and C

WR/TR is a write reset control input for Y and C. Write address reset modes are defined when WR/TR level is high according to the "FUNCTION TABLE for write".

#### WXINC: Write X Address Increment for Y and C

WXINC is a write X address (or line address) increment control input for Y and C. In the write address reset cycle, defined by WR/TR high, the common write X address (or line address) for Y and C is incremented by WXINC.

#### WADE/RX: Write Address Enable for Y and C/Write X Address Reset Logic Function

WADE/RX is a dual functional control input. WADE, one of the two functions of WADE/RX, is a write address enable input for Y and C. In the write address reset cycle, defined by WR/TR high, X address (or line address) and Y address (or bit address in a certain line) input from WXAD and WYAD are latched into internal write X address register and Y address register.

## WXAD: Write X Address for Y and C

WXAD is a write X address (or line address) input for Y and C. WXAD specifies line address. 9 bits of write X address data are input serially from WXAD.

#### WYAD: Write Y Address for Y and C

WYAD is a read Y address (or bit address in a certain line) input for Y and C. WYAD specifies the first bit address of consecutive serial write data in the line whose line address is defined by X write address from WXAD. 10 bits of write Y address data are input serially from WYAD.

#### IE: Input Enable for Y and C

IE is an input enable which controls the write operation. When IE is high, the input operation is enabled. When IE is low, the write operation is masked. When WE/WY signal is high, and IE low, the internal serial write address pointer is incremented on the rising edge of WCLK without actual write operations. This function facilitates picture in picture function in a TV system.

## **OPERATION MODE**

#### Write

#### 1. Write operation

Before the write operation begins, X address (or line address) and Y address (or bit address in the line specified by the X address) must be input to set the initial bit address for the following serial write access. When WE/WY and IE are high, a set of serial 12-bit-width write data on DINY/0-7 and DINC/0-3 is written into write registers attached to the DRAM memory arrays temporarily on the rising edge of WCLK.

Following 12-bit-width serial input data is written into the memory locations in the write register designated by an internal write address pointer which is advanced by WCLK. This enables continuous serial write on a line. When write clock WCLK and read clock RCLK are tied together and are controlled by a common clock or CLK, more than two MSM548333s can be cascaded directly without any delay devices between the MSM548333s because the read timing is delayed by one CLK cycle to the write timing. When the write operation on a line is terminated, be sure to perform a write transfer operation by WR/TR in order to store the written data in the write registers to the corresponding memory cells in the DRAM memory arrays.

## 2. Write address pointer increment operation

The write address pointer is incremented synchronously with WCLK when WE/WY is high. When the write address pointer reaches the last address of a line, it stops at the last address and no address increment occurs.

Relationship between the WE/WY and IE input levels, Write Address pointer, and data input status

| WCL   | ( Rise | Internal Write  | Data lanut   |
|-------|--------|-----------------|--------------|
| WE/WY | ΙE     | Address Pointer | Data Input   |
| Н     | Н      | Ingramantad     | Inputted     |
| Н     | L      | Incremented     | Not Inputted |
| L     | _      | Stopped         | Not Inputted |

When WE/WY and IE are high, the write operation is enabled.

If IE level goes low while WCLK is active, the write operation is halted but the write address pointer will continue to advance. That is, IE enables a write mask function. When WE/WY goes low, the write address pointer stops without WCLK.

**Read** (Here, "port-1 of Y area" is Y1, "port-2 of Y area" is Y2, "port-1 of C area" is C1, "port-2 of C area" is C2.)

#### 1. Read operation

MSM548333 has dual read ports, port-1 for Y and C memory areas and port-2 for Y and C memory areas. Note that the read of Y1 and C1 are controlled by a common control clock at the same time. But the read of Y2 and C2 are controlled by separate sets of control clocks, independently.

Before the read operation begins, the X address (or line address) and Y address (or bit address in the line specified by the X address) must be input for setting initial bit address for the following serial read access.

When RE1/RY is high, a set of serial 12-bit-width read data on DOY1/0-7 pins and DOC1/0-3 pins is read from read registers attached to DRAM memory arrays on the rising edge of RCLK.

When REY2/RY is high, a set of serial 8-bit-width read data on DOY2/0-7 pins is read from read registers attached to DRAM memory arrays on the rising edge of RCLKY2.

When REC2/RY is high, a set of 4-bit-width serial read data on DOC2/0-3 is read from the read registers attached to DRAM memory arrays on the rising edge of RCLKC2. Each access time is specified by the rising edges of RCLK, RCLKY2 and RCLKC2.

## 2. Read address pointer increment operation

There are three separate pointers for dual port serial read operation. The first one is the read pointer for Y1 and C1 which is incremented by RCLK when RE1/RY is high. The second one is the read pointer for Y2 which is incremented by RCLKY2 when REY2/RY is high. The third one is the read pointer for C2 which incremented by RCLKC2 when REC2/RY is high. When each read address pointer reaches the last address of a line, it stops at the last address and no address increment occurs.

## Initial Address Setting (Write/Read Independent)

Any read operations are prohibited in the read initial address set period. Similarly, any write operations are prohibited in the write initial address set period. Note that read initial address set and write initial address set can occur independently. Similarly, read access can be achieved independently from write initial address set period and write access can be achieved independently from read initial address set cycles.

#### 1. Write address setting

During a write, MSM548333 has one write address enable input, WADE/RX. Note that there are two read address enable inputs for read. WADE/RX enables Y and C initial read address inputs. When WADE/RX is high, 9 bits of serial X address (or line address) for Y and C and 10 bits of serial Y address (or bit address in the line specified by the X address) for Y and C are input in parallel from WXAD and WYAD respectively.

The operations above enable selection of specific lines randomly and enables the start of serial write access synchronized with write clock WCLK. Address for each line must be input between each line access. In other words, MSM548333's write is achieved in a "line by line" manner. Any write operations are prohibited in the initial write address set periods. Y and C Serial write input enable time  $t_{\rm SWE}$  must be kept for starting a serial write just after the initial write address set period.

#### 2. Read address setting

During a read, MSM548333 has two read address enable inputs, RADE1/RX and RADE2/RX. RADE1/RX enables Y1 and C1 initial read address inputs. Similarly, RADE2/RX enables Y2 and C2 initial read address inputs.

When RADE1/RX is high, 9 bits of serial X address (or line address) for Y1 and C1 and 10 bits of serial Y address (or bit address in the line specified by the X address) for Y1 and C1 are input in parallel from RXAD1 and RYAD1, respectively. Note that the X and Y address inputs when RADE1/RX is high are for Y1 and C1.

When RADE2/RX is high, 9 bits of serial X address (or line address) for Y2 and C2 is input from RXAD2. In the same period, 10 bits of serial Y address (or bit address in the line specified by the X address) for Y2 is input from RYADY2 pin and another 10 bits of serial Y address (or bit address in the line specified by the same X address input from RXAD2) for C2 is input from RYADC2 pin. Note that the X address input here is for both Y2 and C2 and the two sets of Y address inputs from RYADY2 and RYADC2 are for Y2 and C2, respectively. That is, MSM548333 can't set separate line addresses in Y2 and C2 but can set separate initial bit address in Y2 and C2 on the specified lines by the common line address.

The operations above enable selection of specific lines randomly and enables the start of serial read access synchronized with read clocks, RCLK for Y1 and C1, RCLKY2 for Y2 and RCLKC2 for C2. Address for each line must be input between each line access. In other words,

MSM548333's read operation is achieved in "line by line" manner.

Any read operations are prohibited in the initial read address set periods. Serial read operations for Y1 and C1, and also Y2 and C2, are prohibited while RADE1/RX is high. Similarly, serial read operations for Y1 and C1, and also Y2 and C2, are prohibited while RADE2/RX level is high. Y1 and C1 Serial read port enable time  $t_{SRE1}$ , Y2 serial read port enable time  $t_{SREY2}$  and C2 serial read port enable time  $t_{SREC2}$  must be kept for starting a serial read just after the initial read address set period.

## Initial Address Reset Modes (Write/Read Independent)

The initial address reset modes replace complicated read or write initial address settings with simple reset cycles. Initial address reset modes are selected by RR/TR high during read and WR/TR high during write. As in normal read or write address settings, any read operations are prohibited in the read address reset cycles. Similarly, any write operations are prohibited in the initial write address reset cycles. Note that read initial address reset and write initial address reset can occur independently. Similarly, read access can be achieved independently from write initial address reset cycles and write access can be achieved independently from read initial address reset cycles.

Input addresses are stored into address registers which are connected with address counter which controls address pointer operation. In the serial access operation, the input address into the address registers are kept.

Serial write data input enable time  $t_{SWE}$ , Y1 and C1 read port read enable time  $t_{SRE1}$ , Y2 serial read port read enable time  $t_{SREC2}$  must be kept for starting serial read or write just after the initial read or write address reset cycles. Note that all the read ports' initial address reset must occur with the same timing.

- 1. Original address reset No.1 "X, Y address counter reset" -
  - By the "Original address reset No.1" logic which is composed by a combination of control input' levels, the address counter is reset to (0,0), and then, the address pointer is initialized to (0,0). Reference the "FUNCTION TABLE" for read and write shown later. After the reset mode, serial access starts from the address (0,0): the line address is "0" and the initial bit address on the line is (0,0).
  - The address counter is reset by this reset mode but the address register, which stored input address in the previous address reset cycle or address set cycle, is not reset. The non-initialized address can be used as a preset address in "address jump reset" mode. When the address register must be reset, choose "address register reset" mode.
- 2. Original address reset No.2 "X,Y address register reset" -
  - By the "Original address reset No.2" logic, the address register is reset, and then, the address counter and address pointer are initialized to address (0,0) automatically. After the reset mode, serial access starts from the address (0,0): the line address is "0" and the initial bit address on the line is (0,0)
  - Both address register and address counter are reset to (0,0) and the stored initial address in the previous address reset cycle or address set cycle is cleared by this "address register reset". Once the reset mode is selected, the reset address (0,0) is stored in the address register as a preset address until next initial address set or reset operation. The address can be used as a preset address in the "address jump reset" mode.
  - Note that REY2/RY and REC2/C2 must be both "L" at the same time when the "address register reset" is selected. REY2/RY = "L" and REC2/RY = "H" or REY2/RY = "H" and REC2/RY = "L" are prohibited.
- 3. Original address reset No.3 Y address counter reset" By the "Original address reset No.3" logic, the Y address register is reset, and then, address

pointer for the line access is initialized to Y address (0). The X address Xi which specifies a certain line address is one which was stored in the X address register in the previous address reset or address set cycle. After the reset mode, serial access starts from the address (Xi,0): line address is "Xi" and initial bit address on the line is (0).

The Y address counter is reset by this reset mode but the Y address register, which stored the input initial Y address in the previous address reset cycle or address set cycle, is not reset. The non-initialized Y address can be used as a preset Y address in the "address jump reset" mode.

- 4. Line increment reset No.1 "X address counter increment and Y address counter reset" By the "Line increment reset No.1" logic, the X address counter is incremented by one from the current X address and Y address is reset to address (0). That is, by the reset mode, serial access from the Y = (0) on the next line is enabled.
- 5. Line increment reset No.2 "X address counter increment reset and Y address counter initialize" -
  - By the "Line increment reset No.2" logic, the X address counter is incremented by one from the current X address and Y address is initialized to the Y address set in the previous address set cycle. This enables block access on the screen.
- 6. Line hold reset No. 1 (1) operation When a predetermined input level is set during the reset setting cycle, access is executed starting from the first word on the current line.
- 7. Line hold (2) operation
  When a predetermined input level is set during the reset setting cycle, access is executed starting from the word address on the current line which is initialized.
- 8. Address jump operation

When a predetermined input level is set during the reset setting cycle, a jump may be caused to the initialized line or word address.

In the case of a read, set the same level in the Y2 and C2 regions for this operation.

Note: During one reset setting cycle, a plurality of resets cannot be set.

#### **Power ON**

Power must be applied to RCLK, RCLKY2, RCLKC2, RE1/RY, REY2/RY, REC2/RY and WE/WY input signals to pull them "Low" before or when the V<sub>CC</sub> supply is turned on.

After power-up, the device is designed to begin proper operation in at least 200  $\mu$ s after  $V_{CC}$  has reached the specified voltage. After 200  $\mu$ s, a minimum of one line dummy write operation and read operation is required according to the address setting mode, because the read and write address pointers are not valid after power-up.

#### **New Data Read Access**

In order to read out "new data', the delay between the beginning of a write address setting cycle and read address setting cycle must be at least two lines.

#### **Old Data Read Access**

In order to read out "old data", the delay between the beginning of a write address setting cycle and read address setting cycle must be more than 0 but less than a half line.

## **FUNCTION TABLE**

## 1. Write

| Mode                    | No. | Description of<br>Operation | WR/TR | WXINC | WE/WY | WADE/<br>RX | Internal Address<br>Pointer           |
|-------------------------|-----|-----------------------------|-------|-------|-------|-------------|---------------------------------------|
|                         | 1   | Write Transfer              | Н     | L     | L     | L           |                                       |
|                         | 2   | Reset (1)                   | Н     | L     | L     | Н           | X and Y cleared<br>to (0, 0)          |
|                         | 3   | Reset (2) (Note)            | Н     | Н     | L     | Н           | X and Y cleared<br>to (0, 0)          |
| Address Reset           | 4   | Line Increment (1)          | Н     | Н     | L     | L           | X set and Y cleared<br>to (Xn + 1, 0) |
| Mode                    | 5   | Line Increment (2)          | Н     | Н     | Н     | L           | X and Y set<br>to (Xn +1, Yi)         |
|                         | 6   | Reset (3)                   | Н     | L     | Н     | Н           | X cleared and Y set to (0, Yi)        |
|                         | 7   | Line Hold (2)               | Н     | L     | Н     | L           | X and Y set<br>to (Xn, Yi)            |
|                         | 8   | Address Jump                | Н     | Н     | Н     | Н           | X and Y set<br>to (Xi, Yi)            |
| Address Setting<br>Mode | _   | First Address Setting       | L     | L     | L     | Н           | X and Y set                           |

Note: When Address reset mode No. 3 is executed, the address X and Y which are set previously will be cleared. For write, Line hold (1) is not provided.

## 2. Read

| Mode                    | No. | Description of<br>Operation | RR*/TR | RXINC* | RE*/RY | RADE*<br>/RX | Internal Address<br>Pointer           |
|-------------------------|-----|-----------------------------|--------|--------|--------|--------------|---------------------------------------|
|                         | 1   | Line Hold (1)               | Н      | L      | L      | L            | X set and Y cleared to (Xn, 0)        |
|                         | 2   | Reset (1)                   | Н      | L      | L      | Н            | X and Y cleared<br>to (0, 0)          |
|                         | 3   | Reset (2) (Note)            | Н      | Н      | *<br>L | Н            | X and Y cleared<br>to (0, 0)          |
| Address Reset           | 4   | Line Increment (1)          | Н      | Н      | L      | L            | X set and Y cleared<br>to (Xn + 1, 0) |
| Mode                    | 5   | Line Increment (2)          | Н      | Н      | Н      | L            | X and Y set<br>to (Xn + 1, Yi)        |
|                         | 6   | Reset (3)                   | Н      | L      | Н      | Н            | X cleared and Y set to (0, Yi)        |
|                         | 7   | Line Hold (2)               | Н      | L      | Н      | L            | X and Y set<br>to (Xn, Yi)            |
|                         | 8   | Address Jump                | Н      | Н      | Н *    | Н            | X and Y set<br>to (Xi, Yi)            |
| Address Setting<br>Mode | _   | First Address Setting       | L      | L      | L      | Н            | X and Y set                           |

 $RR^*/TR : RR1/TR, RR2/TR$   $RXINC^* : RXINC1, RXINC2$ 

 $RE^*/RY: RE1/RY, REY2/RY, REC2/RY \\ RADE^*/RX \\ : RADE1/RX, RADE2/RX$ 

Note: When address reset mode No. 3 is executed, the addresses X and Y which are set previously will be cleared.

 $<sup>\</sup>ensuremath{^*}$  Set the same level in the Y2 and C2 regions.

## **ELECTRICAL CHARACTERISTICS**

# **Absolute Maximum Ratings**

| Parameter                    | Symbol           | Condition                              | Rating        |
|------------------------------|------------------|----------------------------------------|---------------|
| Pin Voltage                  | $V_{T}$          | $Ta = 25$ °C, with respect to $V_{SS}$ | -0.5 to 4.6 V |
| Short Circuit Output Current | I <sub>OS</sub>  | Ta = 25°C                              | 50 mA         |
| Power Dissipation            | P <sub>D</sub>   | Ta = 25°C                              | 1 W           |
| Operating Temperature        | T <sub>opr</sub> | _                                      | 0 to 70°C     |
| Storage Temperature          | T <sub>stg</sub> | _                                      | −55 to 150°C  |

# **Recommended Operating Conditions**

 $(Ta = 0 \text{ to } 70^{\circ}C)$ 

| Parameter            | Symbol          | Min. | Тур.            | Max.                  | Unit |
|----------------------|-----------------|------|-----------------|-----------------------|------|
| Power Supply Voltage | V <sub>CC</sub> | 3.0  | 3.3             | 3.6                   | V    |
| Power Supply Voltage | V <sub>SS</sub> | 0    | 0               | 0                     | V    |
| "H" Input Voltage    | V <sub>IH</sub> | 2.1  | V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V    |
| "L" Input Voltage    | V <sub>IL</sub> | -0.5 | 0               | 0.8                   | V    |

## **DC Characteristics**

 $(V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \text{ Ta} = 0 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                               | Symbol           | Condition                                                           | Min. | Max. | Unit |
|-----------------------------------------|------------------|---------------------------------------------------------------------|------|------|------|
| "H" Output Voltage                      | V <sub>OH</sub>  | $I_{OH} = -0.1 \text{ mA}$                                          | 2.2  |      | V    |
| "L" Output Voltage                      | V <sub>OL</sub>  | $I_{0L} = 0.1 \text{ mA}$                                           | _    | 0.7  | V    |
| Input Leakage Current                   | ILI              | 0 < V <sub>I</sub> < V <sub>CC</sub> + 1<br>Other input voltage 0 V | -10  | 10   | μΑ   |
| Output Leakage Current                  | I <sub>LO</sub>  | $0 < V_0 < 3.6$                                                     | -10  | 10   | μΑ   |
| Power Supply Current (During Operation) | I <sub>CC1</sub> | min. cycle                                                          | _    | 50   | mA   |
| Power Supply Voltage (During Standby)   | I <sub>CC2</sub> | Input pin = V <sub>IL</sub> /V <sub>IH</sub>                        | _    | 10   | mA   |

## Capacitance

 $(Ta = 25^{\circ}C, f = 1 \text{ MHz})$ 

| Parameter          | Symbol         | Max. | Unit |
|--------------------|----------------|------|------|
| Input Capacitance  | C <sub>I</sub> | 7    | pF   |
| Output Capacitance | Co             | 7    | pF   |

# AC Characteristics (1/4)

Measurement Conditions: ( $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ , Ta = 0 to 70°C)

| Parameter                                      | Symbol             | Min. | Max. | Unit |
|------------------------------------------------|--------------------|------|------|------|
| WCLK Cycle Time                                | twclk              | 50   | _    | ns   |
| WCLK "H" Pulse Width                           | twwclh             | 15   | _    | ns   |
| WCLK "L" Pulse Width                           | twwcll             | 15   | _    | ns   |
| Serial Write Address Input Active Setup Time   | t <sub>WAS</sub>   | 5    | _    | ns   |
| Serial Write Address Input Active Hold Time    | t <sub>WAH</sub>   | 7    | _    | ns   |
| Serial Write Address Input Inactive Hold Time  | t <sub>WADH</sub>  | 7    | _    | ns   |
| Serial Write Address Input Inactive Setup Time | t <sub>WADS</sub>  | 7    | _    | ns   |
| Write Transfer Instruction Setup Time          | t <sub>WTRS</sub>  | 5    | _    | ns   |
| Write Transfer Instruction Hold Time           | t <sub>WTRH</sub>  | 7    | _    | ns   |
| Write Transfer Instruction Inactive Hold Time  | t <sub>WTDH</sub>  | 7    | _    | ns   |
| Write Transfer Instruction Inactive Setup Time | t <sub>WTDS</sub>  | 7    | _    | ns   |
| Serial Write X Address Setup Time              | twxas              | 5    | _    | ns   |
| Serial Write X Address Hold Time               | t <sub>WXAH</sub>  | 7    | _    | ns   |
| Serial Write Y Address Setup Time              | t <sub>WYAS</sub>  | 5    | _    | ns   |
| Serial Write Y Address Hold Time               | twyah              | 7    | _    | ns   |
| Serial Write Data Input Enable Time            | t <sub>SWE</sub>   | 5000 | _    | ns   |
| Write Instruction Setup Time                   | t <sub>WES</sub>   | 5    | _    | ns   |
| Write Instruction Hold Time                    | t <sub>WEH</sub>   | 7    | _    | ns   |
| Write Instruction Inactive Hold Time           | t <sub>WEDH</sub>  | 7    | _    | ns   |
| Write Instruction Inactive Setup Time          | t <sub>WEDS</sub>  | 7    | _    | ns   |
| IE Enable Setup Time                           | t <sub>IES</sub>   | 5    | _    | ns   |
| IE Enable Hold Time                            | t <sub>IEH</sub>   | 7    | _    | ns   |
| IE Disable Hold Time                           | t <sub>IEDS</sub>  | 7    | _    | ns   |
| IE Disable Setup Time                          | t <sub>IEDH</sub>  | 7    | _    | ns   |
| Input Data Setup Time                          | t <sub>DS</sub>    | 5    | _    | ns   |
| Input Data Hold Time                           | t <sub>DH</sub>    | 15   | _    | ns   |
| WR/TR-WCLK Active Setup Time                   | t <sub>WRS</sub>   | 5    | _    | ns   |
| WR/TR-WCLK Active Hold Time                    | twRH               | 7    | _    | ns   |
| WR/TR-WCLK Inactive Hold Time                  | twrdh              | 7    | _    | ns   |
| WR/TR-WCLK Inactive Setup Time                 | t <sub>WRDS</sub>  | 7    | _    | ns   |
| WXINC-WCLK Active Setup Time                   | t <sub>WINS</sub>  | 5    | _    | ns   |
| WXINC-WCLK Active Hold Time                    | twinh              | 7    | _    | ns   |
| WXINC-WCLK Inactive Hold Time                  | twindh             | 7    | _    | ns   |
| WXINC-WCLK Inactive Setup Time                 | t <sub>WINDS</sub> | 7    | _    | ns   |
| WADE/RX-WCLK Active Setup Time                 | twaxs              | 5    | _    | ns   |
| WADE/RX-WCLK Active Hold Time                  | t <sub>WRXH</sub>  | 7    | _    | ns   |
| WADE/RX-WCLK Inactive Hold Time                | t <sub>WRXDH</sub> | 7    | _    | ns   |
| WADE/RX-WCLK Inactive Setup Time               | twrxds             | 7    | _    | ns   |
| WE/WY-WCLK Active Setup Time                   | t <sub>WRYS</sub>  | 5    | _    | ns   |

# AC Characteristics (2/4)

Measurement Conditions:  $(V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, \text{Ta} = 0 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                                                  | Symbol              | Min.             | Max. | Unit |
|------------------------------------------------------------|---------------------|------------------|------|------|
| WE/WY-WCLK Active Hold Time                                | t <sub>WRYH</sub>   | 7                | _    | ns   |
| WE/WY-WCLK Inactive Hold Time                              | twrydh              | 7                | _    | ns   |
| WE/WY-WCLK Inactive Setup Time                             | twryds              | 7                | _    | ns   |
| RCLK Cycle Time                                            | t <sub>RCLK</sub>   | 30               | _    | ns   |
| RCLK "H" Pulse Width                                       | twrclh              | 12               | _    | ns   |
| RCLK "L" Pulse Width                                       | twrcll              | 12               | _    | ns   |
| RR1/TR-RCLK Active Setup Time                              | t <sub>RRS1</sub>   | 5                | _    | ns   |
| RR1/TR-RCLK Active Hold Time                               | t <sub>RRH1</sub>   | 7                | _    | ns   |
| RR1/TR-RCLK Inactive Hold Time                             | t <sub>RRDH1</sub>  | 7                | _    | ns   |
| RR1/TR-RCLK Inactive Setup Time                            | t <sub>RRDS1</sub>  | 7                | _    | ns   |
| RXINC1-RCLK Active Setup Time                              | t <sub>RINS1</sub>  | 5                | _    | ns   |
| RXINC1-RCLK Active Hold Time                               | t <sub>RINH1</sub>  | 7                | _    | ns   |
| RXINC1-RCLK Inactive Hold Time                             | t <sub>RINDH1</sub> | 7                | _    | ns   |
| RXINC1-RCLK Inactive Setup Time                            | t <sub>RINDS1</sub> | 7                | _    | ns   |
| RADE1/RX-RCLK Active Setup Time                            | t <sub>RRXS1</sub>  | 5                | _    | ns   |
| RADE1/RX-RCLK Active Hold Time                             | t <sub>RRXH1</sub>  | 7                | _    | ns   |
| RADE1/RX-RCLK Inactive Hold Time                           | t <sub>RRXDH1</sub> | 7                | _    | ns   |
| RADE1/RX-RCLK Inactive Setup Time                          | t <sub>RRXDS1</sub> | 7                | _    | ns   |
| RE1/RY-RCLK Active Setup Time                              | t <sub>RRYS1</sub>  | 5                | _    | ns   |
| RE1/RY-RCLK Active Hold Time                               | t <sub>RRYH1</sub>  | 7                | _    | ns   |
| RE1/RY-RCLK Inactive Hold Time                             | t <sub>RRYDH1</sub> | 7                | _    | ns   |
| RE1/RY-RCLK Inactive Setup Time                            | t <sub>RRYDS1</sub> | 7                | _    | ns   |
| Y1 and C1 Read Port Output Instruction Setup Time          | t <sub>RES1</sub>   | 5                | _    | ns   |
| Y1 and C1 Read Port Output Instruction Hold Time           | t <sub>REH1</sub>   | t <sub>AC1</sub> | _    | ns   |
| Y1 and C1 Read Port Output Instruction Inactive Hold Time  | t <sub>REDH1</sub>  | 7                | _    | ns   |
| Y1 and C1 Read Port Output Instruction Inactive Setup Time | t <sub>REDS1</sub>  | 7                | _    | ns   |
| Y1 and C1 Read Port Read EnableTime                        | t <sub>SRE1</sub>   | 5000             | _    | ns   |
| Y1 and C1 Read Port Read Data Hold Time                    | t <sub>OH1</sub>    | 15               | _    | ns   |
| Y1 and C1 Output Access Time                               | t <sub>AC1</sub>    | \                | 30   | ns   |
| Y1 and C1 Data Output Turn Off Delay Time                  | t <sub>OHZ1</sub>   | 20               | _    | ns   |
| RR2/TR-RCLK Active Setup Time                              | t <sub>RRS2</sub>   | 5                |      | ns   |
| RR2/TR-RCLK Active Hold Time                               | t <sub>RRH2</sub>   | 7                | _    | ns   |
| RR2/TR-RCLK Inactive Hold Time                             | t <sub>RRDH2</sub>  | 7                | _    | ns   |
| RR2/TR-RCLK Inactive Setup Time                            | t <sub>RRDS2</sub>  | 7                | _    | ns   |
| RXINC2-RCLK Active Setup Time                              | t <sub>RINS2</sub>  | 5                | _    | ns   |
| RXINC2-RCLK Active Hold Time                               | t <sub>RINH2</sub>  | 7                | _    | ns   |
| RXINC2-RCLK Inactive Hold Time                             | t <sub>RINDH2</sub> | 7                | _    | ns   |
| RXINC2-RCLK Inactive Setup Time                            | t <sub>RINDS2</sub> | 7                | _    | ns   |
| RADE2/RX-RCLK Active Setup Time                            | t <sub>RRXS2</sub>  | 5                | _    | ns   |

# AC Characteristics (3/4)

Measurement Conditions: ( $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ,  $Ta = 0 \text{ to } 70^{\circ}\text{C}$ )

| RADE2/RX-RCLK Active Hold Time t <sub>RRXH2</sub> 7 —                          | ns  |
|--------------------------------------------------------------------------------|-----|
|                                                                                | 110 |
| RADE2/RX-RCLK Inactive Hold Time t <sub>RRXDH2</sub> 7 —                       | ns  |
| RADE2/RX-RCLK Inactive Setup Time t <sub>RRXDS2</sub> 7 —                      | ns  |
| RCLKY2 Cycle Time t <sub>RCLKY</sub> 30 —                                      | ns  |
| RCLKY2 "H" Pulse Width t <sub>WRCLHY</sub> 12 —                                | ns  |
| RCLKY2 "L" Pulse Width t <sub>WRCLLY</sub> 12 —                                | ns  |
| REY2/RY-RCLK Active Setup Time t <sub>RRYSY2</sub> 5 —                         | ns  |
| REY2/RY-RCLK Active Hold Time t <sub>RRYHY2</sub> 7 —                          | ns  |
| REY2/RY-RCLK Inactive Hold Time t <sub>RRYDHY2</sub> 7 —                       | ns  |
| REY2/RY-RCLK Inactive Setup Time t <sub>RRYDSY2</sub> 7 —                      | ns  |
| Y2 Read Port Output Instruction Setup Time t <sub>RESY2</sub> 5 —              | ns  |
| Y2 Read Port Output Instruction Hold Time $t_{REHY2}$ $t_{ACY2}$ —             | ns  |
| Y2 Read Port Output Instruction Inactive Hold Time t <sub>REDHY2</sub> 7 —     | ns  |
| Y2 Read Port Output Instruction Inactive Setup Time t <sub>REDSY2</sub> 7 —    | ns  |
| Y2 Read Port Enable Time t <sub>SREY2</sub> 5000 —                             | ns  |
| Y2 Read Port Read Data Hold Time t <sub>OHY2</sub> 15 —                        | ns  |
| Y2 Output Access Time t <sub>ACY2</sub> — 30                                   | ns  |
| Y2 Data Output Turn Off Delay Time t <sub>OHZY2</sub> 20 —                     | ns  |
| RCLKC2 Cycle Time t <sub>RCLKC</sub> 30 —                                      | ns  |
| RCLKC2 "H" Pulse Width twrclhc 12 —                                            | ns  |
| RCLKC2 "L" Pulse Width twrcllc 12 —                                            | ns  |
| REC2/RY-RCLK Active Setup Time t <sub>RRYSC2</sub> 5 —                         | ns  |
| REC2/RY-RCLK Active Hold Time t <sub>RRYHC2</sub> 7 —                          | ns  |
| REC2/RY-RCLK Inactive Hold Time t <sub>RRYDHC2</sub> 7 —                       | ns  |
| REC2/RY-RCLK Inactive Setup Time t <sub>RRYDSC2</sub> 7 —                      | ns  |
| C2 Read Port Output Instruction Setup Time $t_{RESC2}$ 5 —                     | ns  |
| C2 Read Port Output Instruction Hold Time $t_{REHC2}$ $t_{ACC2}$ —             | ns  |
| C2 Read Port Output Instruction Inactive Hold Time t <sub>REDHC2</sub> 7 —     | ns  |
| C2 Read Port Output Instruction Inactive Setup Time t <sub>REDSC2</sub> 7 —    | ns  |
| C2 Read Port Enable Time t <sub>SREC2</sub> 5000 —                             | ns  |
| C2 Read Port Read Data Hold Time t <sub>OHC2</sub> 15 —                        | ns  |
| C2 Output Access Time t <sub>ACC2</sub> — 30                                   | ns  |
| C2 Data Output Turn Off Delay Time t <sub>OHZC2</sub> 20 —                     | ns  |
| Y1 and C1 Serial Read Address Input Active Setup Time t <sub>RAS1</sub> 5 —    | ns  |
| Y1 and C1 Serial Read Address Input Active Hold Time t <sub>RAH1</sub> 7 —     | ns  |
| Y1 and C1 Serial Read Address Input Inactive Hold Time t <sub>RADH1</sub> 7 —  | ns  |
| Y1 and C1 Serial Read Address Input Inactive Setup Time t <sub>RADS1</sub> 7 — | ns  |
| Y1 and C1 Serial Read X Address Setup Time t <sub>RXAS1</sub> 5 —              | ns  |
| Y1 and C1 Serial Read X Address Hold Time t <sub>RXAH1</sub> 7 —               | ns  |

## AC Characteristics (4/4)

Measurement Conditions:  $(V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, \text{Ta} = 0 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                                               | Symbol              | Min. | Max. | Unit |
|---------------------------------------------------------|---------------------|------|------|------|
| Y1 and C1 Serial Read Y Address Setup Time              | t <sub>RYAS1</sub>  | 5    | _    | ns   |
| Y1 and C1 Serial Read Y Address Hold Time               | t <sub>RYAH1</sub>  | 7    |      | ns   |
| Y2 and C2 Serial Read Address Input Active Setup Time   | t <sub>RAS2</sub>   | 5    | _    | ns   |
| Y2 and C2 Serial Read Address Input Active Hold Time    | t <sub>RAH2</sub>   | 7    | _    | ns   |
| Y2 and C2 Serial Read Address Input Inactive Hold Time  | t <sub>RADH2</sub>  | 7    | _    | ns   |
| Y2 and C2 Serial Read Address Input Inactive Setup Time | t <sub>RADS2</sub>  | 7    | _    | ns   |
| Y2 and C2 Serial Read X Address Setup Time              | t <sub>RXAS2</sub>  | 5    | _    | ns   |
| Y2 and C2 Serial Read X Address Hold Time               | t <sub>RXAH2</sub>  | 7    | _    | ns   |
| Y2 Serial Read Y Address Setup Time                     | t <sub>RYASY2</sub> | 5    |      | ns   |
| Y2 Serial Read Y Address Hold Time                      | t <sub>RYAHY2</sub> | 7    | _    | ns   |
| C2 Serial Read Y Address Setup Time                     | t <sub>RYASC2</sub> | 5    | _    | ns   |
| C2 Serial Read Y Address Hold Time                      | t <sub>RYAHC2</sub> | 7    | _    | ns   |
| Transition Time (Rise and Fall)                         | t <sub>T</sub>      | 3    | 30   | ns   |

Note: Measurement conditions

$$\begin{split} &\text{Input pulse level} &: V_{IH} = V_{CC} - 0.3 \text{ V}, V_{IL} = 0.5 \text{ V} \\ &\text{Input timing reference level} &: V_{IH} = V_{CC} - 0.3 \text{ V}, V_{IL} = 0.5 \text{ V} \\ &\text{Output timing reference level} &: V_{OH} = 2.2 \text{ V}, V_{OL} = 0.7 \text{ V} \end{split}$$

Input rise/fall time : 3 ns

Load condition :CL=30 pF (Oscilloscope and tool capacity included)



## Write Cycle (WE Control)



Note: In the WE/WY = "L" cycle, the write address pointer is not incremented and no DIN data is written.

#### Write Cycle (IE Control)



Note: In the IE = "L" cycle, the write address pointer is incremented, though no DIN data is written and the memory data is held.

## **Write Cycle (Write Transfer)**



Note: When finishing the write operation on a line, be sure to perform a write transfer operation because the write data on the line is stored in the memory cell.







## **Read Cycle (RE Control)**



Note: In the cycle in which RE1/RY = "L", REY2/RY = "L", or REC2/RY = "L", the read address pointer is not incremented and the output enters the high impedance state. The signals RE1/RY, REY2/RY, and REC2/RY can be operated independently.

## Write Reset (1) Mode



Note: Both the line address and word address are reset to 0.

## Write Reset (2) Mode



Note: Both the line address and word address are reset to 0. However, since the internal address register is also reset to 0, the initialized address data is cleared.

## Write Line Increment (1) Mode



Note: The line address is incremented by 1 and the word address is reset to 0.

## Write Line Increment (2) Mode



Note: The line address is incremented by 1 and the word address is reset to the initialized address.

## Write Reset (3) Mode



Note: The line address is reset to 0 and the word address is reset to the initialized address.

## Write Line Hold (2) Mode



Note: The line address is held and the word address is reset to the initialized address.

## **Write Address Jump Mode**



Note: Both the line address and word address are reset to the initialized addresses.

## Read Line Hold (1) Mode



Note: The line address is held and the word address is reset to 0.

## Read Reset (1) Mode



Note: Both the line address and word address are reset to 0.

## Read Reset (2) Mode



Note: Both the line address and word address are reset to 0. However, since the internal address register is also reset to 0, the initialized address data is cleared.

## Read Line Increment (1) Mode



Note: The line address is incremented by 1 and the word address is reset to 0.

## Read Line Increment (2) Mode



Note: The line address is incremented by 1 and the word address is reset to the initialized address.

## Read Reset (3) Mode



Note: The line address is reset to 0 and the word address is reset to the initialized address.

## Read Line Hold (2) Mode



Note: The line address is held and the word address is reset to the initialized address.

## **Read Address Jump Mode**



Note: Both the line address and word address are reset to the initialized addresses.

## **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).