# 24-Stage Frequency Divider The MC14521B consists of a chain of 24 flip–flops with an input circuit that allows three modes of operation. The input will function as a crystal oscillator, an RC oscillator, or as an input buffer for an external oscillator. Each flip–flop divides the frequency of the previous flip–flop by two, consequently this part will count up to $2^{24} = 16,777,216$ . The count advances on the negative going edge of the clock. The outputs of the last seven–stages are available for added flexibility. - All Stages are Resettable - Reset Disables the RC Oscillator for Low Standby Power Drain - RC and Crystal Oscillator Outputs Are Capable of Driving External Loads - Test Mode to Reduce Test Time - V<sub>DD</sub>' and V<sub>SS</sub>' Pins Brought Out on Crystal Oscillator Inverter to Allow the Connection of External Resistors for Low–Power Operation - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load over the Rated Temperature Range. ### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) (Note 2.) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation,<br>per Package (Note 3.) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | T <sub>L</sub> | Lead Temperature<br>(8–Second Soldering) | 260 | °C | - Maximum Ratings are those values beyond which damage to the device may occur. - 3. Temperature Derating: Plastic "P and D/DW" Packages: 7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>). Unused outputs must be left open. ## ON Semiconductor http://onsemi.com #### MARKING DIAGRAMS PDIP-16 P SUFFIX CASE 648 SOIC-16 D SUFFIX CASE 751B SOEIAJ-16 F SUFFIX CASE 966 A = Assembly Location WL or L = Wafer Lot YY or Y = Year WW or W = Work Week ## ORDERING INFORMATION | Device | Package | Shipping | |-------------|-----------|------------------| | MC14521BCP | PDIP-16 | 2000/Box | | MC14521BD | SOIC-16 | 48/Rail | | MC14521BDR2 | SOIC-16 | 2500/Tape & Reel | | MC14521BF | SOEIAJ-16 | See Note 1. | | MC14521BFEL | SOEIAJ-16 | See Note 1. | | MC14521BFR2 | SOEIAJ-16 | See Note 1. | For ordering information on the EIAJ version of the SOIC packages, please contact your local ON Semiconductor representative. ## **PIN ASSIGNMENT** | Q24 | þ | 1 ● | 16 | ] V <sub>DD</sub> | |-------------------|---|-----|----|-------------------| | RESET | þ | 2 | 15 | Q23 | | $V_{SS}{^\prime}$ | þ | 3 | 14 | Q22 | | OUT 2 | þ | 4 | 13 | Q21 | | $V_{DD}^{\prime}$ | þ | 5 | 12 | Q20 | | IN 2 | þ | 6 | 11 | Q19 | | | þ | 7 | 10 | Q18 | | $V_{SS}$ | þ | 8 | 9 | IN 1 | ## **BLOCK DIAGRAM** | Output | Count Capacity | |--------|-----------------------| | Q18 | $2^{18} = 262,144$ | | Q19 | $2^{19} = 524,288$ | | Q20 | $2^{20} = 1,048,576$ | | Q21 | $2^{21} = 2,097,152$ | | Q22 | $2^{22} = 4,194,304$ | | Q23 | $2^{23} = 8,388,608$ | | Q24 | $2^{24} = 16,777,216$ | ## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to $V_{SS}$ ) | | | V <sub>DD</sub> | - 5 | 5°C | | 25°C | | 125 | 5°C | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|------------------------------------|----------------------|-----------------------------------|-------------------------------------------|----------------------|------------------------------------|----------------------|------| | Characteristic | Symbol | Vdc | Min | Max | Min | Тур (4.) | Max | Min | Max | Unit | | Output Voltage "0" Level V <sub>in</sub> = V <sub>DD</sub> or 0 | V <sub>OL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | Vdc | | Input Voltage "0" Level (V <sub>O</sub> = 4.5 or 0.5 Vdc) (V <sub>O</sub> = 9.0 or 1.0 Vdc) (V <sub>O</sub> = 13.5 or 1.5 Vdc) | V <sub>IL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | Vdc | | "1" Level $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | _<br>_<br>_ | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | _<br>_<br>_ | 3.5<br>7.0<br>11 | _<br>_<br>_ | Vdc | | | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 1.2<br>- 0.25<br>- 0.62<br>- 1.8 | | - 1.0<br>- 0.2<br>- 0.5<br>- 1.5 | - 1.7<br>- 0.36<br>- 0.9<br>- 3.5 | _<br>_<br>_<br>_ | - 0.7<br>- 0.14<br>- 0.35<br>- 1.1 | _<br>_<br>_<br>_ | mAdc | | | | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_ | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | _<br>_<br>_<br>_ | -1.7<br>-0.36<br>-0.9<br>-2.4 | _<br>_<br>_<br>_ | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sink $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$ | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | _<br>_<br>_ | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | _<br>_<br>_ | 0.36<br>0.9<br>2.4 | _<br>_<br>_ | mAdc | | Input Current | I <sub>in</sub> | 15 | _ | ± 0.1 | _ | ±0.00001 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | C <sub>in</sub> | _ | _ | _ | _ | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current<br>(Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 5.0<br>10<br>20 | _<br>_<br>_ | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | _<br>_<br>_ | 150<br>300<br>600 | μAdc | | Total Supply Current <sup>(5.)</sup> <sup>(6.)</sup> (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_{T} = (0$ | .42 μA/kHz)<br>.85 μA/kHz)<br>.40 μA/kHz) | f + I <sub>DD</sub> | | | μAdc | Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25°C. To calculate total supply current at loads other than 50 pF: $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.003. # SWITCHING CHARACTERISTICS (7.) (C<sub>L</sub> = 50 pF, T<sub>A</sub> = 25 $^{\circ}$ C) | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Тур (8.) | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|--------------------|-------------------------|---------------------|------| | Output Rise and Fall Time (Counter Outputs) $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_L + 25 \text{ ns} \\ t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_L + 12.5 \text{ ns} \\ t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) \text{ C}_L + 12.5 \text{ ns} $ | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | _<br>_<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time Clock to Q18 t <sub>PHL</sub> , t <sub>PLH</sub> = (1.7 ns/pF) C <sub>L</sub> + 4415 ns t <sub>PHL</sub> , t <sub>PLH</sub> = (0.66 ns/pF) C <sub>L</sub> + 1667 ns t <sub>PHL</sub> , t <sub>PLH</sub> = (0.5 ns/pF) C <sub>L</sub> + 1275 ns | t <sub>PHL</sub> , t <sub>PLH</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 4.5<br>1.7<br>1.3 | 9.0<br>3.5<br>2.7 | μs | | Clock to Q24 $t_{PHL}$ , $t_{PLH}$ = (1.7 ns/pF) $C_L$ + 5915 ns $t_{PHL}$ , $t_{PLH}$ = (0.66 ns/pF) $C_L$ + 2167 ns $t_{PHL}$ , $t_{PLH}$ = (0.5 ns/pF) $C_L$ + 1675 ns | | 5.0<br>10<br>15 | _<br>_<br>_ | 6.0<br>2.2<br>1.7 | 12<br>4.5<br>3.5 | | | Propagation Delay Time Reset to Q <sub>n</sub> t <sub>PHL</sub> = (1.7 ns/pF) C <sub>L</sub> + 1215 ns t <sub>PHL</sub> = (0.66 ns/pF) C <sub>L</sub> + 467 ns t <sub>PHL</sub> = (0.5 ns/pF) C <sub>L</sub> + 350 ns | t <sub>PHL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 1300<br>500<br>375 | 2600<br>1000<br>750 | ns | | Clock Pulse Width | t <sub>WH(cl)</sub> | 5.0<br>10<br>15 | 385<br>150<br>120 | 140<br>55<br>40 | _<br>_<br>_ | ns | | Clock Pulse Frequency | f <sub>cl</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 3.5<br>9.0<br>12 | 2.0<br>5.0<br>6.5 | MHz | | Clock Rise and Fall Time | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | _<br>_<br>_ | 15<br>5.0<br>4.0 | μs | | Reset Pulse Width | t <sub>WH(R)</sub> | 5.0<br>10<br>15 | 1400<br>600<br>450 | 700<br>300<br>225 | _<br>_<br>_<br>_ | ns | | Reset Removal Time | t <sub>rem</sub> | 5.0<br>10<br>15 | 30<br>0<br>- 40 | - 200<br>- 160<br>- 110 | _<br>_<br>_ | ns | - 7. The formulas given are for the typical characteristics only at 25°C. 8. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. Power Dissipation Test Circuit and Waveform Figure 2. Switching Time Test Circuit and Waveforms <sup>\*</sup> Optional for low power operation, $10 \; k\Omega \leq R \leq 70 \; k\Omega.$ Figure 3. Crystal Oscillator Circuit | Characteristic | 500 kHz<br>Circuit | 50 kHz<br>Circuit | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|------------| | Crystal Characteristics Resonant Frequency Equivalent Resistance, R <sub>S</sub> | 500 | 50 | kHz | | | 1.0 | 6.2 | kΩ | | External Resistor/Capacitor Values R <sub>o</sub> C <sub>T</sub> C <sub>S</sub> | 47 | 750 | kΩ | | | 82 | 82 | pF | | | 20 | 20 | pF | | Frequency Stability Frequency Change as a Function of $V_{DD}$ ( $T_A = 25^{\circ}$ C) $V_{DD}$ Change from 5.0 V to 10 V $V_{DD}$ Change from 10 V to 15 V Frequency Change as a Function of Temperature ( $V_{DD} = 10 \text{ V}$ ) $T_A$ Change from $-55^{\circ}$ C to $+25^{\circ}$ C MC14521 only Complete Oscillator* | +6.0 | + 2.0 | ppm | | | +2.0 | + 2.0 | ppm | | | -4.0 | - 2.0 | ppm | | | +100 | + 120 | ppm | | T <sub>A</sub> Change from +25°C to+125°C<br>MC14521 only<br>Complete Oscillator* | - 2.0<br>- 160 | - 2.0<br>- 560 | ppm<br>ppm | <sup>\*</sup>Complete oscillator includes crystal, capacitors, and resistors. Figure 4. Typical Data for Crystal Oscillator Circuit Figure 5. RC Oscillator Stability Figure 6. RC Oscillator Frequency as a Function of R<sub>TC</sub> and C Figure 7. RC Oscillator Circuit Figure 8. Functional Test Circuit ## **FUNCTIONAL TEST SEQUENCE** | | Inp | uts | | 0 | utputs | | Comments | |--------------------------------------------------------------------------------------------------|-------|------|-------|-------------------|-------------------|-----------------|----------------------------------------------------------------------------------| | | Reset | In 2 | Out 2 | V <sub>SS</sub> ′ | V <sub>DD</sub> ′ | Q18 thru<br>Q24 | Counter is in three 8–stage sections in parallel mode Counter is reset. In 2 and | | | 1 | 0 | 0 | V <sub>DD</sub> | Gnd | 0 | Out 2 are connected together | | A test function (see Figure 8) has been included for the reduction of test time required to | 0 | 1 | 1 | | | | First "0" to "1" transition on In 2, Out 2 node. | | exercise all 24 counter stages. This test function | | 0 | 0 | | | | 255 "0" to "1" transitions | | divides the counter into three 8-stage sections, | | 1 | 1 | | | | are clocked into this In 2, | | and 255 counts are loaded in each of the | | | _ | | | | Out 2 node. | | 8-stage sections in parallel. All flip-flops are now at a logic "1". The counter is now returned | | _ | _ | | | | | | to the normal 24–stages in series configuration. One more pulse is entered into Input 2 (In 2) | | 1 | 1 | | | 1 | The 255th "0" to "1" transition. | | which will cause the counter to ripple from an all | | 0 | 0 | | | 1 | | | "1" state to an all "0" state. | | 0 | 0 | ₩<br>Gnd | | 1 | | | | | 1 | 0 | Gila | V <sub>DD</sub> | 1 | Counter converted back to 24–stages in series mode. | | | | 1 | 0 | | | 1 | Out 2 converts back to an output. | | | ▼ | 0 | 1 | | | 0 | Counter ripples from an all "1" state to an all "0" stage. | ## LOGIC DIAGRAM ## **PACKAGE DIMENSIONS** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | |-----|-------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | С | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.70 | 1.02 | 1.77 | | G | 0.100 | BSC | 2.54 | BSC | | Н | 0.050 | BSC | 1.27 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | M | 0° | 10 ° | 0 ° | 10 ° | | S | 0.020 | 0.040 | 0.51 | 1.01 | ## **PACKAGE DIMENSIONS** ## SOIC-16 **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751B-05 - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | ) BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ## **PACKAGE DIMENSIONS** ## SOEIAJ-16 **F SUFFIX** PLASTIC EIAJ SOIC PACKAGE CASE 966-01 ISSUE O - OTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIMETERS | | INC | CHES | | | |----------------|-------------|--------------------|-------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | | 2.05 | | 0.081 | | | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | | | b | 0.35 | 0.50 | 0.014 | 0.020 | | | | С | 0.18 | 0.27 | 0.007 | 0.011 | | | | D | 9.90 | 10.50 | 0.390 | 0.413 | | | | Ε | 5.10 | 5.45 | 0.201 | 0.215 | | | | е | 1.27 | 1.27 BSC 0.050 BSC | | ) BSC | | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | | | L | 0.50 | 0.85 | 0.020 | 0.033 | | | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | | | M | 0 ° | 10 ° | 0 ° | 10° | | | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | | | Z | | 0.78 | | 0.031 | | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support **German Phone**: (+1) 303–308–7140 (M–F 1:00pm to 5:00pm Munich Time) Email: ONlit-german@hibbertco.com Phone: (+1) 303-308-7141 (M-F 1:00pm to 5:00pm Toulouse Time) Email: ONlit-french@hibbertco.com English Phone: (+1) 303-308-7142 (M-F 12:00pm to 5:00pm UK Time) Email: ONlit@hibbertco.com EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, England, Ireland CENTRAL/SOUTH AMERICA: **Spanish Phone**: 303–308–7143 (Mon–Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549 Phone: 81-3-5740-2745 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.