# Dual D Flip-Flop with Set and Reset with LSTTL Compatible Inputs

# **High-Performance Silicon-Gate CMOS**

The MC74HCT74A is identical in pinout to the LS74. This device may be used as a level converter for interfacing TTL or NMOS outputs to High Speed CMOS inputs.

This device consists of two D flip–flops with individual Set, Reset, and Clock inputs. Information at a D–input is transferred to the corresponding Q output on the next positive going edge of the clock input. Both Q and  $\overline{Q}$  outputs are available from each flip–flop. The Set and Reset inputs are asynchronous.

- Output Drive Capability: 10 LSTTL Loads
- TTL NMOS Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 4.5 to 5.5 V
- Low Input Current: 1.0 μA
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 136 FETs or 34 Equivalent Gates

#### LOGIC DIAGRAM



| Design Criteria                 | Value | Units |
|---------------------------------|-------|-------|
| Internal Gate Count*            | 34    | ea.   |
| Internal Gate Propagation Delay | 1.5   | ns    |
| Internal Gate Power Dissipation | 5.0   | μW    |
| Speed Power Product             | .0075 | рЈ    |

<sup>\*</sup>Equivalent to a two-input NAND gate.



#### ON Semiconductor

http://onsemi.com



= Assembly Location

WL or L = Wafer Lot YY or Y = Year WW or W = Work Week

#### **PIN ASSIGNMENT**

| RESET 1 | 1• | 14 | □ v <sub>CC</sub> |
|---------|----|----|-------------------|
| DATA 1  | 2  | 13 | RESET 2           |
| CLOCK 1 | 3  | 12 | DATA 2            |
| SET 1   | 4  | 11 | CLOCK 2           |
| Q1 [    | 5  | 10 | SET 2             |
| Q1 [    | 6  | 9  | <b>0</b> 2        |
| GND [   | 7  | 8  | <u> </u>          |

#### **FUNCTION TABLE**

|     | Inputs |               |      |       | puts  |
|-----|--------|---------------|------|-------|-------|
| Set | Reset  | Clock         | Data | Q     | Q     |
| L   | Н      | Χ             | Χ    | Н     | Г     |
| Н   | L      | Χ             | Χ    | L     | Н     |
| L   | L      | Χ             | Χ    | H*    | H*    |
| Н   | Н      | _             | Н    | Н     | L     |
| Н   | Н      | $\mathcal{L}$ | L    | L     | Н     |
| Н   | Н      | L             | X    | No Cl | nange |
| Н   | Н      | Н             | X    | No Cl | nange |
| Н   | Н      | ~             | Χ    | No Cl | nange |

<sup>\*</sup>Both outputs will remain high as long as Set and Reset are low, but the output states are unpredictable if Set and Reset go high simultaneously.

#### **ORDERING INFORMATION**

| Device        | Package | Shipping    |
|---------------|---------|-------------|
| MC74HCT74AN   | PDIP-14 | 2000 / Box  |
| MC74HCT74AD   | SOIC-14 | 55 / Rail   |
| MC74HCT74ADR2 | SOIC-14 | 2500 / Reel |

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                     | Value                          | Unit |
|------------------|-------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                         | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                          | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                         | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| lin              | DC Input Current, per Pin                                                     | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                    | ± 25                           | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                               | ± 50                           | mA   |
| PD               | Power Dissipation in Still Air Plastic DIP† SOIC Package†                     | 750<br>500                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                           | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) | 260                            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ).

Unused outputs must be left open.

Functional operation should be restricted to the Recommended Operating Conditions.

SOIC Package:  $-7mW/^{\circ}C$  from  $65^{\circ}$  to  $125^{\circ}C$ 

For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                                                               | Min  | Max   | Unit |
|------------------------------------|-----------------------------------------------------------------------------------------|------|-------|------|
| VCC                                | DC Supply Voltage (Referenced to GND)                                                   | 4.5  | 5.5   | V    |
| V <sub>in</sub> , V <sub>out</sub> | V <sub>in</sub> , V <sub>out</sub> DC Input Voltage, Output Voltage (Referenced to GND) |      |       |      |
| TA                                 | Operating Temperature, All Package Types                                                | - 55 | + 125 | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 1)                                                     | 0    | 500   | ns   |

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                    |            | Gu              | aranteed Li | mit        |      |
|-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------|------------|-----------------|-------------|------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                    | v<br>VCC   | – 55 to<br>25°C | ≤ 85°C      | ≤ 125°C    | Unit |
| VIH             | Minimum High–Level Input<br>Voltage               | $V_{Out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20  \mu\text{A}$             | 4.5<br>5.5 | 2.0<br>2.0      | 2.0<br>2.0  | 2.0<br>2.0 | V    |
| VIL             | Maximum Low–Level Input<br>Voltage                | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$            | 4.5<br>5.5 | 0.8<br>0.8      | 0.8<br>0.8  | 0.8<br>0.8 | V    |
| VOH             | Minimum High–Level Output<br>Voltage              | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                           | 4.5<br>5.5 | 4.4<br>5.4      | 4.4<br>5.4  | 4.4<br>5.4 | V    |
|                 |                                                   | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$<br>$ I_{\text{Out}}  \le 4.0 \text{ mA}$ | 4.5        | 3.98            | 3.84        | 3.7        |      |
| VOL             | Maximum Low–Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                             | 4.5<br>5.5 | 0.1<br>0.1      | 0.1<br>0.1  | 0.1<br>0.1 | V    |
|                 |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{Out}  \le 4.0 \text{ mA}$                             | 4.5        | 0.26            | 0.33        | 0.4        |      |
| l <sub>in</sub> | Maximum Input Leakage<br>Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                           | 5.5        | ± 0.1           | ± 1.0       | ± 1.0      | μА   |
| ICC             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                       | 5.5        | 2.0             | 20          | 80         | μА   |

|   | ΔICC | Additional Quiescent Supply<br>Current | V <sub>in</sub> = 2.4 V, Any One Input<br>V <sub>in</sub> = V <sub>CC</sub> or GND, Other Inputs |     | ≥-55°C | 25°C to 125°C |    |
|---|------|----------------------------------------|--------------------------------------------------------------------------------------------------|-----|--------|---------------|----|
| ı |      | Carron                                 | I <sub>out</sub> = 0 μA                                                                          | 5.5 | 2.9    | 2.4           | mA |

NOTE: Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur.

<sup>†</sup>Derating — Plastic DIP: -10mW/°C from 65° to 125°C

## AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, C<sub>L</sub> = 50 pF, Input $t_f$ = $t_f$ = 6.0 ns)

|                                        |                                                                                    | Guaranteed Limit |        |         |      |
|----------------------------------------|------------------------------------------------------------------------------------|------------------|--------|---------|------|
| Symbol                                 | Parameter                                                                          | – 55 to<br>25°C  | ≤ 85°C | ≤ 125°C | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 4)                         | 30               | 24     | 20      | MHz  |
| tpLH,<br>tpHL                          | Maximum Propagation Delay, Clock to Q or $\overline{\mathbb{Q}}$ (Figures 1 and 4) | 24               | 30     | 36      | ns   |
| tpLH,<br>tpHL                          | Maximum Propagation Delay, Set or Reset to Q or $\overline{Q}$ (Figures 2 and 4)   |                  | 30     | 36      | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 4)                       | 15               | 19     | 22      | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                          | 10               | 10     | 10      | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

|          |                                                     | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|-----------------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Enabled Output)* | 32                                      | pF |

<sup>\*</sup> Used to determine the no-load dynamic power consumption: PD = CPD VCC<sup>2</sup>f + ICC VCC. For load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

#### **TIMING REQUIREMENTS** (V<sub>CC</sub> = 5.0 V $\pm$ 10%, C<sub>L</sub> = 50 pF, Input t<sub>f</sub> = t<sub>f</sub> = 6.0 ns)

|                                 |                                                       |      | G               |     | Guaranteed Limit |     |            |     |       |
|---------------------------------|-------------------------------------------------------|------|-----------------|-----|------------------|-----|------------|-----|-------|
|                                 |                                                       |      | – 55 to<br>25°C |     | ≤ 85°C           |     | °C ≤ 125°C |     |       |
| Symbol                          | Parameter                                             | Fig. | Min Max         |     | Min              | Max | Min        | Max | Units |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock                     | 3    | 15              |     | 19               |     | 22         |     | ns    |
| th                              | Minimum Hold Time, Clock to Data                      |      | 3               |     | 3                |     | 3          |     | ns    |
| t <sub>rec</sub>                | Minimum Recovery Time, Set or Reset Inactive to Clock |      | 6               |     | 8                |     | 9          |     | ns    |
| t <sub>W</sub>                  | Minimum Pulse Width, Clock                            | 1    | 15              |     | 19               |     | 22         |     | ns    |
| t <sub>W</sub>                  | Minimum Pulse Width, Set or Reset                     | 2    | 15              |     | 19               |     | 22         |     | ns    |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times                     | 1    |                 | 500 |                  | 500 |            | 500 | ns    |

#### **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



\*Includes all probe and jig capacitance

Figure 4.



#### **PACKAGE DIMENSIONS**

PDIP-14 **N SUFFIX** CASE 646-06 ISSUE L





- NOTES:
  1. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION.
  2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  4. ROUNDED CORNERS OPTIONAL.

|     | INCHES MILLIM |       | IETERS |       |
|-----|---------------|-------|--------|-------|
| DIM | MIN           | MAX   | MIN    | MAX   |
| Α   | 0.715         | 0.770 | 18.16  | 19.56 |
| В   | 0.240         | 0.260 | 6.10   | 6.60  |
| С   | 0.145         | 0.185 | 3.69   | 4.69  |
| D   | 0.015         | 0.021 | 0.38   | 0.53  |
| F   | 0.040         | 0.070 | 1.02   | 1.78  |
| G   | 0.100         | BSC   | 2.54   | BSC   |
| Н   | 0.052         | 0.095 | 1.32   | 2.41  |
| J   | 0.008         | 0.015 | 0.20   | 0.38  |
| K   | 0.115         | 0.135 | 2.92   | 3.43  |
| L   | 0.300         | BSC   | 7.62   | BSC   |
| M   | 0°            | 10°   | 0°     | 10°   |
| N   | 0.015         | 0.039 | U 30   | 1.01  |

SOIC-14 **D SUFFIX** CASE 751A-03 ISSUE F



- OTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 8.55        | 8.75 | 0.337     | 0.344 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| С   | 1.35        | 1.75 | 0.054     | 0.068 |
| D   | 0.35        | 0.49 | 0.014     | 0.019 |
| F   | 0.40        | 1.25 | 0.016     | 0.049 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| J   | 0.19        | 0.25 | 0.008     | 0.009 |
| K   | 0.10        | 0.25 | 0.004     | 0.009 |
| M   | 0 °         | 7°   | 0 °       | 7°    |
| Р   | 5.80        | 6.20 | 0.228     | 0.244 |
| R   | 0.25        | 0.50 | 0.010     | 0.019 |

# **Notes**

# **Notes**

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

**German Phone**: (+1) 303–308–7140 (M–F 1:00pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com

Phone: (+1) 303-308-7141 (M-F 1:00pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303-308-7142 (M-F 12:00pm to 5:00pm UK Time)

Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, England, Ireland

CENTRAL/SOUTH AMERICA:

**Spanish Phone**: 303–308–7143 (Mon–Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore: 001-800-4422-3781

Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center

4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549

Phone: 81-3-5740-2745 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.