# **MOTOROLA** SEMICONDUCTOR TECHNICAL DATA

# **Quad 2-Input OR Gate**

The MC10103 is a quad 2–input OR gate. The MC10103 provides one gate with OR/NOR outputs.

$$\begin{split} P_D &= 25 \text{ mW typ/gate (No Load)} \\ t_{pd} &= 2.0 \text{ ns typ} \\ t_r, t_f &= 2.0 \text{ ns typ } (20\%\text{--}80\%) \end{split}$$

LOGIC DIAGRAM







MC10103



Pin assignment is for Dual–in–Line Package. For PLCC pin assignment, see the Pin Conversion Tables on page 6–11 of the Motorola MECL Data Book (DL122/D).

<u>3/9</u>3

## ELECTRICAL CHARACTERISTICS

|                                    |                                         |                      | Test Limits      |                  |                  |            |                  |                  |                  |      |
|------------------------------------|-----------------------------------------|----------------------|------------------|------------------|------------------|------------|------------------|------------------|------------------|------|
|                                    | Symbol                                  | Pin<br>Under<br>Test | –30°C            |                  | +25°C            |            |                  | +85°C            |                  | 1    |
| Characteristic                     |                                         |                      | Min              | Max              | Min              | Тур        | Max              | Min              | Max              | Unit |
| Power Supply Drain Current         | ١E                                      | 8                    |                  | 29               |                  | 21         | 26               |                  | 29               | mAdc |
| Input Current                      | linH                                    | 4*                   |                  | 390              |                  |            | 245              |                  | 245              | μAdc |
|                                    | l <sub>inL</sub>                        | 4*                   | 0.5              |                  | 0.5              |            |                  | 0.3              |                  | μAdc |
| Output Voltage Logic 1             | Vон                                     | 2<br>9               | -1.060<br>-1.060 | -0.890<br>-0.890 | 0.960<br>0.960   |            | -0.810<br>-0.810 | -0.890<br>-0.890 | -0.700<br>-0.700 | Vdc  |
| Output Voltage Logic 0             | VOL                                     | 2<br>9               | -1.890<br>-1.890 | -1.675<br>-1.675 | -1.850<br>-1.850 |            | -1.650<br>-1.650 | -1.825<br>-1.825 | -1.615<br>-1.615 | Vdc  |
| Threshold Voltage Logic 1          | VOHA                                    | 2<br>9               | -1.080<br>-1.080 |                  | -0.980<br>-0.980 |            |                  | -0.910<br>-0.910 |                  | Vdc  |
| Threshold Voltage Logic 0          | V <sub>OLA</sub>                        | 2<br>9               |                  | -1.655<br>-1.655 |                  |            | -1.630<br>-1.630 |                  | -1.595<br>-1.595 | Vdc  |
| Switching Times (50 $\Omega$ Load) |                                         |                      |                  |                  |                  |            |                  |                  |                  | ns   |
| Propagation Delay                  | t <sub>4+2+</sub><br>t <sub>12+9–</sub> | 2<br>9               | 1.0<br>1.0       | 3.1<br>3.1       | 1.0<br>1.0       | 2.0<br>2.0 | 2.9<br>2.9       | 1.0<br>1.0       | 3.3<br>3.3       |      |
| Rise Time (20 to 80%)              | t <sub>2+</sub>                         | 2                    | 1.1              | 3.6              | 1.1              | 2.0        | 3.3              | 1.1              | 3.7              |      |
| Fall Time (20 to 80%)              | t2-                                     | 2                    | 1.1              | 3.6              | 1.1              | 2.0        | 3.3              | 1.1              | 3.7              |      |

\* Individually test each input applying VIH or VIL to input under test.

|                            |                    | @ Test Temperature<br>–30°C             |               | V <sub>IHmax</sub>                        | V <sub>ILmin</sub> | VIHAmin  | VILAmax   | VEE    |                           |  |
|----------------------------|--------------------|-----------------------------------------|---------------|-------------------------------------------|--------------------|----------|-----------|--------|---------------------------|--|
|                            | -0.890             |                                         |               | -1.890                                    | -1.205             | -1.500   | -5.2      |        |                           |  |
|                            |                    |                                         | +25°C         | -0.810                                    | -1.850             | -1.105   | -1.475    | -5.2   |                           |  |
|                            |                    |                                         | +85°C         | -0.700                                    | -1.825             | -1.035   | -1.440    | -5.2   |                           |  |
|                            |                    |                                         | Pin           | TEST VOLTAGE APPLIED TO PINS LISTED BELOW |                    |          |           |        |                           |  |
| Characteristic             |                    | Symbol                                  | Under<br>Test | V <sub>IHmax</sub>                        | V <sub>ILmin</sub> | VIHAmin  | VILAmax   | VEE    | (V <sub>CC</sub> )<br>Gnd |  |
| Power Supply Drain Current |                    | ΙE                                      | 8             |                                           |                    |          |           | 8      | 1, 16                     |  |
| Input Current              |                    | l <sub>inH</sub>                        | 4*            | 4*                                        |                    |          |           | 8      | 1, 16                     |  |
|                            |                    | l <sub>inL</sub>                        | 4*            |                                           | 4*                 |          |           | 8      | 1, 16                     |  |
| Output Voltage             | Logic 1            | VOH                                     | 2<br>9        | 4.5                                       |                    |          |           | 8<br>8 | 1, 16<br>1, 16            |  |
| Output Voltage             | Logic 0            | V <sub>OL</sub>                         | 2<br>9        | 12, 13                                    |                    |          |           | 8<br>8 | 1, 16<br>1, 16            |  |
| Threshold Voltage          | Logic 1            | Vона                                    | 2<br>9        |                                           |                    | 4, 5     | 12, 13    | 8<br>8 | 1, 16<br>1, 16            |  |
| Threshold Voltage          | Logic 0            | V <sub>OLA</sub>                        | 2<br>9        |                                           |                    | 12, 13   | 4, 5      | 8<br>8 | 1, 16<br>1, 16            |  |
| Switching Times            | (50 $\Omega$ Load) |                                         |               |                                           |                    | Pulse In | Pulse Out | –3.2 V | +2.0 V                    |  |
| Propagation Delay          |                    | t <sub>4+2+</sub><br>t <sub>12+9–</sub> | 2<br>9        |                                           |                    | 4<br>12  | 2<br>9    | 8<br>8 | 1, 16<br>1, 16            |  |
| Rise Time                  | (20 to 80%)        | t <sub>2+</sub>                         | 2             |                                           |                    | 4        | 2         | 8      | 1, 16                     |  |
| Fall Time                  | (20 to 80%)        | t2-                                     | 2             |                                           |                    | 4        | 2         | 8      | 1, 16                     |  |

#### ELECTRICAL CHARACTERISTICS (continued)

 $^{\ast}$  Individually test each input applying VIH or VIL to input under test.

Each MECL 10,000 series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts. Test procedures are shown for only one gate. The other gates are tested in the same manner.

### **OUTLINE DIMENSIONS**



## MC10103

#### **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and its officers, list and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and its officers, employees,

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–800–441–2447

Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://Design–NET.com

 $\Diamond$ 

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MC10103/D