# **MN86063** High-Speed CODEC LSI for Facsimile Images

### Overview

The MN86063 is a high-speed LSI codec for compressing and decompressing facsimile images. Features include real-time printing to laser printers, built-in line memory, enlargement and reduction, and code conversion.

- Features
- Pixels per line:
- between 16 and 4864 bits, in word (16-bit) increments.Processing time per line:
- Individual pixels are processed within two system clock cycles. For a machine cycle of 10 MHz, processing the worst-case pattern for a 4096-bit line takes no more than 1 ms.
- Time-shared, multiplex processing Support for time-shared, multiplex processing allows image I/O, enlargement/reduction processing, and coding/decoding to proceed concurrently for a group of lines. Image bus DMA transfers can also proceed concurrently with command processing.
- Multiple channels

If lines consist of 2432 bits or fewer, commands can be processed simultaneously on two channels using time-sharing. These commands may be issued asynchronously.

• Bus configuration

There are separate system and image buses. The latter features two independent master DMA channels; the former, four slave DMA channel pins.

- Image data I/O Image data I/O can use either the image or system bus.
- Byte conversion When the system bus is 16 bits wide, the chip can swap the upper and lower bytes of image or coded data. It

can also swap the MSB and LSB.

- Memory management The chip includes pointer management for the image buffer connected to the image bus.
- Machine cycle
  - The limit is 10 MHz. This means that the maximum input clock is twice this, or 20 MHz.

## Function

- Message coding: MH, MR, MMR, and MG3. The chip also supports data transfers on the image and system buses and DMA
  - transfers on the image bus alone.
- Coding conversion The chip converts between all supported message coding systems: MH, MR, MMR, and MG3.
- Enlargement/reduction These may be added to coding, decoding, code conversion, and data transfer operations.
- In the primary scan direction, the chip uses multiplication on the change point address. The scaling factor can be anywhere between approximately 0.1% and 200% in increments of approximately 0.1%. Integral multiplication is also available beyond this
- (2) In the subscanning direction, the chip uses decimation and replication. The scaling factor can be anywhere between approximately 0.0015% and 200% in increments of approximately 0.0015%. Integral multiplication is also available from 2 to 65,535.
- White masks for both edges

These may be added to coding, decoding, code conversion, and data transfer operations. They change all pixels within the margins, specified in bit increments, to white.

- Decoding error processing The chip offers a choice of replacing with the previous line or a white line.
- Applications
- Facsimile equipment

Pin Assignment



QFP100-P-1818

#### Pin Configuration

The MN86063 features two buses: the system bus, which is primarily used for transferring coded data to and from a microprocessor and other components and the image bus, which is used for transferring image data to or from a scanner, printer, or the like.

#### Pin Function Chart

The chip has a total of 100 pins: 39 for the system bus, 49 for the image bus, and 12 for testing, power supply, and other purposes.



## Pin Descriptions

## System Bus

| Pin No. | Symbol                   | I/O       | Function Description                                                         |
|---------|--------------------------|-----------|------------------------------------------------------------------------------|
| 35      | A3                       | Ι         | Address. Address bus for accessing internal registers                        |
| 36      | A2                       |           |                                                                              |
| 37      | A1                       |           |                                                                              |
| 38      | A0                       |           |                                                                              |
| 9       | D15                      | I/O       | Data. Data bus for bidirectional transfers over system bus                   |
| 10      | D14                      | Tristate  |                                                                              |
| 11      | D13                      |           |                                                                              |
| 12      | D12                      |           |                                                                              |
| 13      | D11                      |           |                                                                              |
| 14      | D10                      |           |                                                                              |
| 15      | D9                       |           |                                                                              |
| 16      | D8                       |           |                                                                              |
| 17      | D7                       |           |                                                                              |
| 18      | D6                       |           |                                                                              |
| 19      | D5                       |           |                                                                              |
| 20      | D4                       |           |                                                                              |
| 21      | D3                       |           |                                                                              |
| 22      | D2                       |           |                                                                              |
| 23      | D1                       |           |                                                                              |
| 24      | D0                       |           |                                                                              |
| 26      | UBE                      | Ι         | Upper byte enable. This input pin specifies whether the data from pins       |
|         |                          |           | D15–D8 is effective.                                                         |
| 6       | RD                       | Ι         | Read. This input pin specifies a read from the specified register.           |
| 7       | WR                       | Ι         | Write. This input pin specifies a write to the specified register.           |
| 25      | $\overline{\mathrm{CS}}$ | Ι         | Chip select. This input pin specifies access to a register.                  |
| 1       | HEX                      | Ι         | Data bus width selection. This input pin specifies the width of the system   |
|         |                          |           | data bus: "0" for 16 bits; "1" for 8 bits.                                   |
| 100     | RESET                    | Ι         | Reset. This input pin resets the internal circuitry, clearing all registers. |
| 2       | INTR0                    | 0         | Interrupt request 0. This output pin indicates an interrupt request          |
|         |                          | Open      | triggered by the cause given in interrupt register 0 (STIR0)                 |
|         |                          | corrector |                                                                              |
| 3       | INTR1                    | 0         | Interrupt request 1. This output pin indicates an interrupt request          |
|         |                          | Open      | triggered by the cause given in interrupt register 1 (STIR1)                 |
|         |                          | corrector |                                                                              |
| 4       | INTR2                    | 0         | Interrupt request 2. This output pin indicates an interrupt request          |
|         |                          | Open      | triggered by the cause given in DMA transfer interrupt register (DMIR).      |
|         |                          | corrector |                                                                              |
| 27      | REQC0                    | 0         | DMA transfer output request 0. This output pin indicates a request for       |
|         |                          |           | data output on DMA channel 0.                                                |
| 28      | REQC1                    | 0         | DMA transfer output request 1. This output pin indicates a request for       |
|         |                          |           | data output on DMA channel 1.                                                |

## ■ Pin Descriptions (continued)

• System Bus (continued)

| Pin No. | Symbol  | I/O | Function Description                                                       |
|---------|---------|-----|----------------------------------------------------------------------------|
| 29      | REQD0   | 0   | DMA transfer input request 0. This output pin indicates a request for data |
|         |         |     | input on DMA channel 0.                                                    |
| 30      | REQD1   | 0   | DMA transfer input request 1. This output pin indicates a request for data |
|         |         |     | input on DMA channel 1.                                                    |
| 31      | ACKC0   | Ι   | DMA transfer output acknowledge 0. This input pin accepts the response     |
|         |         |     | to a DMA transfer request with REQC0.                                      |
| 32      | ACKC1   | Ι   | DMA transfer output acknowledge 0. This input pin accepts the response     |
|         |         |     | to a DMA transfer request with REQC1.                                      |
| 33      | ACKD0   | Ι   | DMA transfer input acknowledge 0. This input pin accepts the response      |
|         |         |     | to a DMA transfer request with REQD0.                                      |
| 34      | ACKD1   | Ι   | DMA transfer input acknowledge 0. This input pin accepts the response      |
|         |         |     | to a DMA transfer request with REQD1.                                      |
| 5       | 2SYSCLK | Ι   | 2 system clock. This input pin accepts a clock signal with a frequency     |
|         |         |     | twice that of the system clock.                                            |
| 8       | SYSCLK  | 0   | System clock. This output pin provides a clock signal with half the        |
|         |         |     | frequency of 2SYSCLK.                                                      |

#### • Image Bus

| 0       |        |          |                                                                         |
|---------|--------|----------|-------------------------------------------------------------------------|
| Pin No. | Symbol | I/O      | Function Description                                                    |
| 60      | IA15   | 0        | Image address bus. These pins provide an address on the image data bus. |
| 61      | 1A14   | Tristate |                                                                         |
| 62      | IA13   |          |                                                                         |
| 63      | IA12   |          |                                                                         |
| 64      | IA11   |          |                                                                         |
| 65      | IA10   |          |                                                                         |
| 66      | IA9    |          |                                                                         |
| 67      | IA8    |          |                                                                         |
| 68      | IA7    |          |                                                                         |
| 69      | IA6    |          |                                                                         |
| 70      | IA5    |          |                                                                         |
| 71      | IA4    |          |                                                                         |
| 72      | IA3    |          |                                                                         |
| 73      | IA2    |          |                                                                         |
| 74      | IA1    |          |                                                                         |
| 75      | IA0    |          |                                                                         |

## Pin Descriptions (continued)

• Image Bus (continued)

| Pin No. | Symbol | I/O      | Function Description                                                         |
|---------|--------|----------|------------------------------------------------------------------------------|
| 78      | ID15   | I/O      | Image data. These pins form a bus for bidirectional transfers of image data. |
| 79      | ID14   | Tristate |                                                                              |
| 80      | ID13   |          |                                                                              |
| 81      | ID12   |          |                                                                              |
| 82      | ID11   |          |                                                                              |
| 83      | ID10   |          |                                                                              |
| 84      | ID9    |          |                                                                              |
| 85      | ID8    |          |                                                                              |
| 86      | ID7    |          |                                                                              |
| 87      | ID6    |          |                                                                              |
| 88      | ID5    |          |                                                                              |
| 89      | ID4    |          |                                                                              |
| 90      | ID3    |          |                                                                              |
| 91      | ID2    |          |                                                                              |
| 92      | ID1    |          |                                                                              |
| 93      | ID0    |          |                                                                              |
| 41      | IHREQ  | 0        | Image bus request. This output pin indicates a request for control of the    |
|         |        |          | image bus.                                                                   |
| 42      | IHACK  | Ι        | Image bus acknowledge. This input pin indicates when the chip can seize      |
|         |        |          | control of the image bus.                                                    |
| 49      | IREADY | Ι        | Image data acknowledge. This input pin indicates the end of the read/        |
|         |        |          | write operation.                                                             |
| 52      | IMUE   | 0        | Image memory upper byte enable. This output pin specifies whether the        |
|         |        | Tristate | data from pins ID15–ID8 is effective.                                        |
| 53      | IMLE   | 0        | Image memory lower byte enable. This output pin specifies whether the        |
|         |        | Tristate | data from pins ID7–ID0 is effective.                                         |
| 45      | IMR    | 0        | Image memory read. This output pin indicates a read from the address on      |
|         |        | Tristate | the image address bus.                                                       |
| 47      | IMW    | 0        | Image memory write. This output pin indicates a write to the address on      |
|         |        | Tristate | the image address bus.                                                       |
| 55      | DSTR0  | 0        | DMA start 0. This output indicates that the chip is ready for a DMA          |
|         |        | 0        | transfer from an I/O device to memory.                                       |
| 54      | DSTR1  | 0        | DMA start 1. This output indicates that the chip is ready for a DMA          |
|         |        |          | transfer from memory to an I/O device.                                       |
| 44      | DREQ0  | Ι        | DMA request 0. This input pin indicates a request for a DMA transfer         |
|         |        |          | from an I/O device to memory.                                                |
| 43      | DREQ1  | Ι        | DMA request 1. This input pin indicates a request for a DMA transfer         |
|         |        |          | from memory to an I/O device.                                                |
| 56      | DACK0  | 0        | DMA acknowledge 0. This output pin gives the response to the DREQ0           |
|         |        |          | signal, initiating a DMA transfer from an I/O device to memory.              |
| 57      | DACK1  | 0        | DMA acknowledge 1. This output pin gives the response to the DREQ1           |
|         |        |          | signal, initiating a DMA transfer from memory to an I/O device.              |

Panasonic

## Pin Descriptions (continued)

• Image Bus (continued)

| Pin No. | Symbol | I/O      | Function Description                                                   |
|---------|--------|----------|------------------------------------------------------------------------|
| 51      | DCMP0  | 0        | DMA complete 0. This output pin indicates the successful completion of |
|         |        |          | the DMA transfer of 1 line of data from an I/O device to memory.       |
| 50      | DCMP1  | 0        | DMA complete 1. This output pin indicates the successful completion of |
|         |        |          | the DMA transfer of 1 line of data from memory to an I/O device.       |
| 46      | IOR    | 0        | I/O device read. This output pin indicates a read from an I/O device   |
|         |        | Tristate | connected to the image address bus.                                    |
| 48      | IOW    | 0        | I/O device write. This output pin indicates a write to an I/O device   |
|         |        | Tristate | connected to the image address bus.                                    |

### • Power on Reset Circuit

| Pin No. | Symbol           | I/O | Function Description                                                  |
|---------|------------------|-----|-----------------------------------------------------------------------|
| 96      | TEST3            | Ι   | Test mode. Connect all these pins to the ground.                      |
| 97      | TEST2            |     |                                                                       |
| 98      | TEST1            |     |                                                                       |
| 99      | TEST0            |     |                                                                       |
| 40      | V <sub>DD1</sub> | Ι   | 5 volt power supply. Connect all these pins to a 5 volt power supply. |
| 59      | V <sub>DD2</sub> |     |                                                                       |
| 77      | V <sub>DD3</sub> |     |                                                                       |
| 95      | V <sub>DD4</sub> |     |                                                                       |
| 39      | V <sub>SS1</sub> | Ι   | Ground. Connect all these pins to the ground.                         |
| 58      | V <sub>SS2</sub> |     |                                                                       |
| 76      | V <sub>SS3</sub> |     |                                                                       |
| 94      | V <sub>SS4</sub> |     |                                                                       |



Application Circuit Example #1. Sample Connections to System Bus

Application Circuit Example #2. Sample Connections to Image Bus



Package Dimensions (Unit: mm)

### QFP100-P-1818

