# P4C150 ULTRA HIGH SPEED 1K X 4 RESETTABLE STATIC CMOS RAM

### 芯

### **FEATURES**

- Full CMOS, 6T Cell
- High Speed (Equal Access and Cycle Times)
  - 10/12/15/20/25 ns (Commercial)
  - 15/20/25/35 ns (Military)
- Chip Clear Function
- Low Power Operation
  - 713 mW Active -10 ns (Commercial)
  - 550 mW Active -25 ns (Commercial)

- Single 5V ± 10% Power Supply
- Separate Input and Output Ports
- Three-State Outputs
- Fully TTL Compatible Inputs and Outputs
- Standard Pinout (JEDEC Approved)
  - 24-Pin 300 mil DIP
  - 24-Pin 300 mil SOIC
  - 28-Pin LCC (350 x 550 mils)
  - 24-Pin CERPACK



### **DESCRIPTION**

The P4C150 is a 4,096-bit ultra high-speed static RAM organized as 1K x 4 for high speed cache applications. The RAM features a reset control to enable clearing all words to zero within two cycle times. The CMOS memory requires no clocks or refreshing, and has equal access and cycle times. Inputs and outputs are fully TTL-compatible. The RAM operates from a single 5V  $\pm$  10% tolerance power supply.

Access times as fast as 10 nanoseconds are available permitting greatly enhanced system operating speeds.

Time required to reset is only 20 ns for the 10 ns SRAM. CMOS is used to reduce power consumption to a low level.

The P4C150 is available in 24-pin 300 mil DIP and SOIC packages providing excellent board level densities. The device is also available in a 28-pin LCC package as well as a 24-pin FLATPACK for military applications.



### **FUNCTIONAL BLOCK DIAGRAM**



### PIN CONFIGURATIONS





Means Quality, Service and Speed

### MAXIMUM RATINGS(1)

| Symbol            | Parameter                                               | Value                         | Unit |
|-------------------|---------------------------------------------------------|-------------------------------|------|
| V <sub>cc</sub>   | Power Supply Pin with Respect to GND                    | -0.5 to +7                    | V    |
| V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | -0.5  to V <sub>cc</sub> +0.5 | V    |
| T <sub>A</sub>    | Operating Temperature                                   | -55 to +125                   | °C   |

| Symbol            | Parameter                 | Value       | Unit |
|-------------------|---------------------------|-------------|------|
| T <sub>BIAS</sub> | Temperature Under<br>Bias | -55 to +125 | °C   |
| T <sub>STG</sub>  | Storage Temperature       | -65 to +150 | °C   |
| P <sub>T</sub>    | Power Dissipation         | 1.0         | W    |
| I <sub>OUT</sub>  | DC Output Current         | 50          | mA   |

# RECOMMENDED OPERATING CONDITIONS

| Grade <sup>(2)</sup> | Ambient Temp    | Gnd | V <sub>cc</sub> |
|----------------------|-----------------|-----|-----------------|
| Commercial           | 0°C to 70°C     | 0V  | 5.0V ± 10%      |
| Military             | -55°C to +125°C | 0V  | 5.0V ± 10%      |

### CAPACITANCES<sup>(4)</sup>

 $(V_{CC} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz)$ 

| Symbol           | Parameter          | Conditions            | Тур. | Unit |
|------------------|--------------------|-----------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{IN} = 0V$         | 5    | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 7    | pF   |

### DC ELECTRICAL CHARACTERISTICS

Over recommended operating temperature and supply voltage (2)

| Symbol          | D                                 | Test Conditions                                                           | P40                 | Unit                  |       |
|-----------------|-----------------------------------|---------------------------------------------------------------------------|---------------------|-----------------------|-------|
| Symbol          | Parameter                         | rest Conditions                                                           | Min.                | Max.                  | Ullit |
| V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}.$                            | 2.4                 |                       | V     |
| V <sub>OL</sub> | Output Low Voltage<br>(TTL Load)  | $I_{OL} = +8 \text{ mA}, V_{CC} = \text{Min}$                             |                     | 0.4                   | V     |
| V <sub>IH</sub> | Input High Voltage                |                                                                           | 2.2                 | V <sub>CC</sub> =+0.5 | V     |
| V <sub>IL</sub> | Input Low Voltage                 |                                                                           | -0.5 <sup>(3)</sup> | 0.8                   | >     |
| I <sub>LI</sub> | Input Leakage Current             | $V_{CC} = Max., V_{IN} = GND \text{ to } V_{CC}$                          | <b>-</b> 5          | +5                    | μА    |
| I <sub>LO</sub> | Output Leakage Current            | $V_{CC} = Max., \overline{CS} = V_{IH}, V_{OUT} = GND \text{ to } V_{CC}$ | <b>-</b> 5          | +5                    | μА    |

### POWER DISSIPATION CHARACTERISTICS VS. SPEED

| Symbol          | Parameter                 | Temperature<br>Range   | -10        | -12        | -15        | -20        | -25        | -35        | Unit     |
|-----------------|---------------------------|------------------------|------------|------------|------------|------------|------------|------------|----------|
| I <sub>cc</sub> | Dynamic Operating Current | Commercial<br>Military | 130<br>N/A | 130<br>N/A | 120<br>145 | 115<br>135 | 100<br>125 | N/A<br>120 | mA<br>mA |

### Notes:

- 1. Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability.
- 2. Extended temperature operation guaranteed with 400 linear feet per minute of air flow.
- Transient inputs with V<sub>IL</sub> and I<sub>IL</sub> not more negative than −3.0V and −100mA, respectively, are permissible for pulse widths up to 20ns.
- 4. This parameter is sampled and not 100% tested.

### AC CHARACTERISTICS—READ CYCLE

 $(V_{cc} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ 

| Sym.             | Parameter                             | -10 |     | -12 |     | -1  | 15  | -2  | 20  | -2  | 25  | -35 |     | Unit  |
|------------------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|
| Oyiii.           | randio                                | Min | Max | Offic |
| t <sub>RC</sub>  | Read Cycle Time                       | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | ns    |
| t <sub>AA</sub>  | Address Access Time                   |     | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  | ns    |
| t <sub>AC</sub>  | Chip Select Access Time               |     | 8   |     | 10  |     | 12  |     | 14  |     | 15  |     | 35  | ns    |
| t <sub>oh</sub>  | Output Hold from<br>Address Change    | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | ns    |
| t <sub>LZ</sub>  | Chip Enable to<br>Output in Low Z     | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | ns    |
| t <sub>HZ</sub>  | Chip Disable to<br>Output in High Z   |     | 4   |     | 6   |     | 8   |     | 10  |     | 13  |     | 15  | ns    |
| t <sub>OE</sub>  | Output Enable to<br>Data Valid        |     | 7   |     | 9   |     | 10  |     | 14  |     | 15  |     | 20  | ns    |
| t <sub>OLZ</sub> | Output Enable to<br>Output in Low Z   | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | 2   |     | ns    |
| t <sub>OHZ</sub> | Output Disable to<br>Output in High Z |     | 5   |     | 7   |     | 9   |     | 11  |     | 13  |     | 16  | ns    |

## TIMING WAVEFORM OF READ CYCLE NO. 1(5,6)



# TIMING WAVEFORM OF READ CYCLE NO. 2 (CS CONTROLLED)(5, 7)



### Notes:

 $5.\overline{WE}$  is HIGH for READ cycle. 6. $\overline{CS}$  and  $\overline{OE}$  are LOW for READ cycle.

- 7.ADDRESS must be valid prior to, or concident with,  $\overline{\text{CS}}$  transition LOW,  $\text{t}_{\text{AA}}$  must still be met.
- Transition is measured ±200 mV from steady state voltage prior to change, with loading as specified in Figure 1.
- Read Cycle Time is measured from the last valid address to the first transitioning address.

# TIMING WAVEFORM OF READ CYCLE NO. 3 (OE Controlled)(5)



### AC CHARACTERISTICS—RESET CYCLE

 $(V_{CC}$  = 5V  $\pm$  10%, All Temperature Ranges)<sup>(2)</sup>

| Symbol           | Parameter                                  | -10 |     | -   | -12 |     | -15 |     | -20 |     | 25  | -35 |     | Unit |
|------------------|--------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|
| Symbol           | 1 didilicici                               | Min | Max |      |
| t <sub>RRC</sub> | Reset Cycle Time                           | 20  |     | 24  |     | 30  |     | 40  |     | 50  |     | 70  |     | ns   |
| t <sub>WER</sub> | Write Enable High to<br>Beginning of Reset | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>CR</sub>  | Chip Select Low to<br>Beginning of Reset   | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>RP</sub>  | Reset Pulse Width                          | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 30  |     | ns   |
| t <sub>HCR</sub> | Chip Select Hold after End of Reset        | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>HWR</sub> | Write Enable Hold after End of Reset       | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | ns   |
| t <sub>RLZ</sub> | Reset High to<br>Ourput in Low Z           | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>RHZ</sub> | Reset Low to<br>Output in High Z           | 0   | 8   | 0   | 10  | 0   | 12  | 0   | 16  | 0   | 20  | 0   |     | ns   |

### TIMING WAVEFORM OF RESET CYCLE



### **AC CHARACTERISTICS—WRITE CYCLE**

 $(V_{cc}$  = 5V  $\pm$  10%, All Temperature Ranges)<sup>(2)</sup>

|                 |                                        | -1  | 10  | -1  | 2   | -1  | 5   | -2  | 20  | -25 |     | -35 |     | 11!4 |
|-----------------|----------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|
| Sym.            | Parameter                              | Min | Max | Unit |
| t <sub>wc</sub> | Write Cycle Time                       | 10  |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | ns   |
| t <sub>cw</sub> | Chip Enable Time to End of Write       | 8   |     | 10  |     | 11  |     | 13  |     | 15  |     | 20  |     | ns   |
| t <sub>AW</sub> | Address Valid to End of Write          | 8   |     | 10  |     | 13  |     | 16  |     | 20  |     | 25  |     | ns   |
| t <sub>AS</sub> | Address Set-up Time                    | 0   |     | 1   |     | 1   |     | 1   |     | 2   |     | 2   |     | ns   |
| t <sub>WP</sub> | Write Pulse Width                      | 8   |     | 10  |     | 11  |     | 13  |     | 15  |     | 20  |     | ns   |
| t <sub>AH</sub> | Address Hold Time from<br>End of Write | 0   |     | 1   |     | 1   |     | 1   |     | 2   |     | 2   |     | ns   |
| t <sub>DW</sub> | Data Valid to End of Write             | 5   |     | 8   |     | 11  |     | 13  |     | 15  |     | 20  |     | ns   |
| t <sub>DH</sub> | Data Hold Time                         | 0   |     | 1   |     | 1   |     | 1   |     | 2   |     | 2   |     | ns   |
| t <sub>wz</sub> | Write Enable to Output in High Z       |     | 5   |     | 8   |     | 12  |     | 15  |     | 20  |     | 25  | ns   |
| t <sub>ow</sub> | Output Active from End of Write        | 2   |     | 2   |     | 2   |     | 3   |     | 3   |     | 3   |     | ns   |

## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED)(10)



# TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED)(10)



### Notes:

- 10. CS and WE must be LOW for WRITE cycle.
  11. If CS goes HIGH simultaneously with WE high, the output remains in a high impedance state.
- 12. Write Cycle Time is measured from the last valid address to the first transition address.

### **AC TEST CONDITIONS**

| Input Pulse Levels            | GND to 3.0V         |
|-------------------------------|---------------------|
| Input Rise and Fall Times     | 3ns                 |
| Input Timing Reference Level  | 1.5V                |
| Output Timing Reference Level | 1.5V                |
| Output Load                   | See Figures 1 and 2 |



Figure 1. Output Load

### **TRUTH TABLE**

| Mode            | RS | CS | ŌĒ | WE | Output           |
|-----------------|----|----|----|----|------------------|
| Not Selected    | Χ  | Н  | Х  | Х  | High Z           |
| RESET           | L  | L  | Х  | Н  | High Z           |
| Output Disabled | Н  | L  | Н  | Н  | High Z           |
| READ            | Н  | L  | L  | Н  | D <sub>OUT</sub> |
| WRITE           | Н  | L  | Х  | L  | High Z           |



Figure 2. Thevenin Equivalent

#### Note:

Due to the ultra-high speed of the P4C150, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the  $V_{\rm cc}$  and ground planes directly up to the contactor fingers. A 0.01  $\mu F$  high frequency capacitor is also required between  $V_{\rm cc}$  and ground. To avoid signal reflections,

proper termination must be used; for example, a  $50\Omega$  test environment should be terminated into a  $50\Omega$  load with 1.73V (Thevenin Voltage) at the comparator input, and a  $116\Omega$  resistor must be used in series with  $D_{\text{OUT}}$  to match  $166\Omega$  (Thevenin Resistance).

<sup>\*</sup> including scope and test fixture.

### **PACKAGE SUFFIX**

| Package<br>Suffix | Description                        |
|-------------------|------------------------------------|
| Р                 | Plastic DIP, 300 mil wide standard |
| D                 | CERDIP, 300 mil wide               |
| L                 | LCC                                |
| F                 | CERPACK                            |
| S                 | SOIC                               |

### **TEMPERATURE RANGE SUFFIX**

| Temperature<br>Range Suffix | Description                                                      |  |  |  |  |
|-----------------------------|------------------------------------------------------------------|--|--|--|--|
| С                           | Commercial Temperature Range, 0°C to +70°C.                      |  |  |  |  |
| М                           | Military Temperature Range, -55°C                                |  |  |  |  |
| МВ                          | to +125°C.<br>Mil. Temp. with MIL-STD-883<br>Class B Compliance. |  |  |  |  |

### ORDERING INFORMATION



The P4C150 is also available to SMD-5962-88588

### **SELECTION GUIDE**

The P4C150 is available in the following temperature, speed and package options.

| Temperature            | Speed (ns)                         |                   |                   |                            |                            |                            |                            |
|------------------------|------------------------------------|-------------------|-------------------|----------------------------|----------------------------|----------------------------|----------------------------|
| Range                  | Package                            | 10                | 12                | 15                         | 20                         | 25                         | 35                         |
| Commercial             | Plastic DIP<br>SOIC                | -10PC<br>- 10SC   | -12PC<br>-12SC    | -15PC<br>-15SC             | -20PC<br>-20SC             | −25PC<br>−25SC             | N/A<br>N/A                 |
| Military Temp.         | CERDIP (300 mil)<br>LCC<br>CERPACK | N/A<br>N/A<br>N/A | N/A<br>N/A<br>N/A | -15DM<br>-15LM<br>-15FM    | -20DM<br>-20LM<br>-20FM    | -25DM<br>-25LM<br>-25FM    | -35DM<br>-35LM<br>-35FM    |
| Military<br>Processed* | CERDIP (300 mil)<br>LCC<br>CERPACK | N/A<br>N/A<br>N/A | N/A<br>N/A<br>N/A | -15DMB<br>-15LMB<br>-15FMB | -20DMB<br>-20LMB<br>-20FMB | -25DMB<br>-25LMB<br>-25FMB | -35DMB<br>-35LMB<br>-35FMB |

<sup>\*</sup> Military temperature range with MIL-STD-883, Class B processing.

N/A = Not Available