## INTEGRATED CIRCUITS ## DATA SHEET For a complete data sheet, please also download: - The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications - The IC06 74HC/HCT/HCU/HCMOS Logic Package Information - The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines # **74HC/HCT670**4 x 4 register file; 3-state Product specification File under Integrated Circuits, IC06 December 1990 ## 4 x 4 register file; 3-state ## 74HC/HCT670 #### **FEATURES** - Simultaneous and independent read and write operations - Expandable to almost any word size and bit length - · Output capability: bus driver - · I<sub>CC</sub> category: MSI #### **GENERAL DESCRIPTION** The 74HC/HCT670 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT670 are 16-bit 3-state register files organized as 4 words of 4 bits each. Separated read and write address inputs ( $R_A$ , $R_B$ and $W_A$ , $W_B$ ) and enable inputs ( $\overline{RE}$ and $\overline{WE}$ ) are available, permitting simultaneous writing into one word location and reading from another location. The 4-bit word to be stored is presented to four data inputs ( $D_0$ to $D_3$ ). The $W_A$ and $W_B$ inputs determine the location of the stored word. When the $\overline{WE}$ input is LOW, the data is entered into the addressed location. The addressed location remains transparent to the data while the $\overline{WE}$ input is LOW. Data supplied at the inputs will be read out in true (non-inverting) form from the 3-state outputs (Q<sub>0</sub> to Q<sub>3</sub>). D<sub>n</sub> and W<sub>n</sub> inputs are inhibited when $\overline{WE}$ is HIGH. Direct acquisition of data stored in any of the four registers is made possible by individual read address inputs (R<sub>A</sub> and R<sub>B</sub>). The addressed word appears at the four outputs when the $\overline{\text{RE}}$ is LOW. Data outputs are in the high impedance OFF-state when $\overline{\text{RE}}$ is HIGH. This permits outputs to be tied together to increase the word capacity to very large numbers. Design of the read enable signals for the stacked devices must ensure that there is no overlap in the LOW levels which would cause more than one output to be active at the same time. Parallel expansion to generate n-bit words is accomplished by driving the enable and address inputs of each device in parallel. #### **QUICK REFERENCE DATA** GND = 0 V; $T_{amb} = 25 \, ^{\circ}C$ ; $t_r = t_f = 6 \, \text{ns}$ | SYMBOL | PARAMETER | CONDITIONS | TYP | UNIT | | | |-------------------------------------|----------------------------------------------------|-----------------------------------------------|-----|------|------|--| | STINIBUL | PARAMETER | CONDITIONS | НС | нст | ONIT | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay D <sub>n</sub> to Q <sub>n</sub> | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 23 | 23 | ns | | | Cı | input capacitance | | 3.5 | 3.5 | pF | | | C <sub>PD</sub> | power dissipation capacitance per package | notes 1 and 2 | 122 | 124 | pF | | #### **Notes** 1. $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ): $$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$ where: f<sub>i</sub> = input frequency in MHz f<sub>o</sub> = output frequency in MHz $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ $C_L$ = output load capacitance in pF $V_{CC}$ = supply voltage in V 2. For HC the condition is $V_I = GND$ to $V_{CC}$ ; for HCT the condition is $V_I = GND$ to $V_{CC} - 1.5$ V ## **ORDERING INFORMATION** See "74HC/HCT/HCU/HCMOS Logic Package Information". ## 4 x 4 register file; 3-state ## 74HC/HCT670 #### **PIN DESCRIPTION** | PIN NO. | SYMBOL | NAME AND FUNCTION | |-------------|----------------------------------|-----------------------------------------------| | 5, 4 | R <sub>A</sub> , R <sub>B</sub> | read address inputs | | 8 | GND | ground (0 V) | | 10, 9, 7, 6 | Q <sub>0</sub> to Q <sub>3</sub> | data outputs | | 11 | RE | 3-state output read enable input (active LOW) | | 12 | WE | write enable input (active LOW) | | 14, 13 | W <sub>A</sub> , W <sub>B</sub> | write address inputs | | 15, 1, 2, 3 | D <sub>0</sub> to D <sub>3</sub> | data inputs | | 16 | V <sub>CC</sub> | positive supply voltage | ## WRITE MODE SELECT TABLE | OPERATING | INP | UTS | INTERNAL | | | | | |--------------|-----|----------------|------------------------|--|--|--|--| | MODE | WE | D <sub>n</sub> | LATCHES <sup>(1)</sup> | | | | | | write data | L | L | L | | | | | | write data | L | Н | Н | | | | | | data latched | Н | Х | no change | | | | | #### Note 1. The write address ( $W_A$ and $W_B$ ) to the "internal latches" must be stable while $\overline{WE}$ is LOW for conventional operation. #### **READ MODE SELECT TABLE** | OPERATING | | OUTPUT | | | |-----------|----|---------------------------------|----|--| | MODE | RE | INTERNAL LATCHES <sup>(1)</sup> | Qn | | | rood | L | L | L | | | read | L | Н | Н | | | disabled | Н | Х | Z | | #### **Notes** 1. The selection of the "internal latches" by read address ( $R_A$ and $R_B$ ) are not constrained by $\overline{WE}$ or $\overline{RE}$ operation. H = HIGH voltage level L = LOW voltage level X = don't care Z = high impedance OFF-state ## 4 x 4 register file; 3-state ## 74HC/HCT670 ## 4 x 4 register file; 3-state 74HC/HCT670 ## DC CHARACTERISTICS FOR 74HC For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: bus driver I<sub>CC</sub> category: MSI ## **AC CHARACTERISTICS FOR 74HC** $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ | | PARAMETER | T <sub>amb</sub> (°C) | | | | | | | | TEST CONDITIONS | | |-------------------------------------|---------------------------------------------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|-------------------|-----------| | SYMBOL | | 74HC | | | | | | | | | | | | | +25 | | | -40 to +85 | | -40 to+125 | | UNIT | V <sub>CC</sub> | WAVEFORMS | | | | min. | typ. | max. | min. | max. | min. | max. | | (*) | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay R <sub>A</sub> , R <sub>B</sub> to Q <sub>n</sub> | | 58<br>21<br>17 | 195<br>39<br>33 | | 245<br>49<br>42 | | 295<br>59<br>50 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay WE to Q <sub>n</sub> | | 77<br>28<br>22 | 250<br>50<br>43 | | 315<br>63<br>54 | | 375<br>75<br>64 | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay D <sub>n</sub> to Q <sub>n</sub> | | 74<br>27<br>22 | 250<br>50<br>43 | | 315<br>63<br>54 | | 375<br>75<br>64 | ns | 2.0<br>4.5<br>6.0 | Fig.7 | | t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time RE to Q <sub>n</sub> | | 39<br>14<br>11 | 150<br>30<br>26 | | 190<br>38<br>33 | | 225<br>45<br>38 | ns | 2.0<br>4.5<br>6.0 | Fig.9 | | t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time RE to Q <sub>n</sub> | | 47<br>17<br>14 | 150<br>30<br>26 | | 190<br>38<br>33 | | 225<br>45<br>38 | ns | 2.0<br>4.5<br>6.0 | Fig.9 | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 14<br>5<br>4 | 60<br>12<br>10 | | 75<br>15<br>13 | | 90<br>18<br>15 | ns | 2.0<br>4.5<br>6.0 | Fig.6 | | t <sub>W</sub> | write enable pulse width LOW | 80<br>16<br>14 | 14<br>5<br>4 | | 100<br>20<br>17 | | 120<br>24<br>20 | | ns | 2.0<br>4.5<br>6.0 | Fig.8 | | t <sub>su</sub> | set-up time<br>D <sub>n</sub> to WE | 60<br>12<br>10 | 3<br>1<br>1 | | 75<br>15<br>13 | | 90<br>18<br>15 | | ns | 2.0<br>4.5<br>6.0 | Fig.8 | | t <sub>su</sub> | set-up time<br>W <sub>A</sub> , W <sub>B</sub> to WE | 60<br>12<br>10 | 6<br>2<br>2 | | 75<br>15<br>13 | | 90<br>18<br>15 | | ns | 2.0<br>4.5<br>6.0 | Fig.8 | | t <sub>h</sub> | hold time<br>D <sub>n</sub> to WE | 5<br>5<br>5 | 0<br>0<br>0 | | 5<br>5<br>5 | | 5<br>5<br>5 | | ns | 2.0<br>4.5<br>6.0 | Fig.8 | | t <sub>h</sub> | hold time $W_A$ , $W_B$ to $\overline{WE}$ | 5<br>5<br>5 | 0<br>0<br>0 | | 5<br>5<br>5 | | 5<br>5<br>5 | | ns | 2.0<br>4.5<br>6.0 | Fig.8 | | t <sub>latch</sub> | latch time<br>WE to R <sub>A</sub> , R <sub>B</sub> | 100<br>20<br>17 | 28<br>10<br>8 | | 125<br>25<br>21 | | 150<br>30<br>26 | | ns | 2.0<br>4.5<br>6.0 | Fig.8 | ## 4 x 4 register file; 3-state 74HC/HCT670 #### DC CHARACTERISTICS FOR 74HCT For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: bus driver I<sub>CC</sub> category: MSI ## Note to HCT types The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine $\Delta I_{CC}$ per input, multiply this value by the unit load coefficient shown in the table below. | INPUT | UNIT LOAD COEFFICIENT | |----------------|-----------------------| | D <sub>n</sub> | 0.25 | | WE, WA | 0.40 | | W <sub>B</sub> | 0.60 | | R <sub>A</sub> | 0.70 | | R <sub>B</sub> | 1.10 | | RE | 1.35 | ## 4 x 4 register file; 3-state ## 74HC/HCT670 ## **AC CHARACTERISTICS FOR 74HCT** $GND = 0 \ V; \ t_r = t_f = 6 \ ns; \ C_L = 50 \ pF$ | | PARAMETER | T <sub>amb</sub> (°C) | | | | | | | | TEST CONDITIONS | | |-------------------------------------|---------------------------------------------------------------------|-----------------------|------|------|------------|------|-------------|------|------|-----------------|-------| | SYMBOL | | 74HCT | | | | | | | | | | | STIMBUL | | +25 | | | -40 to +85 | | -40 to +125 | | UNIT | V <sub>CC</sub> | | | | | min. | typ. | max. | min. | max. | min. | max. | | (•) | | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay R <sub>A</sub> , R <sub>B</sub> to Q <sub>n</sub> | | 21 | 40 | | 50 | | 60 | ns | 4.5 | Fig.6 | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay WE to Q <sub>n</sub> | | 28 | 50 | | 63 | | 75 | ns | 4.5 | Fig.7 | | t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay D <sub>n</sub> to Q <sub>n</sub> | | 27 | 50 | | 63 | | 75 | ns | 4.5 | Fig.7 | | t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time RE to Q <sub>n</sub> | | 18 | 35 | | 44 | | 53 | ns | 4.5 | Fig.9 | | t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time RE to Q <sub>n</sub> | | 19 | 35 | | 44 | | 53 | ns | 4.5 | Fig.9 | | t <sub>THL</sub> / t <sub>TLH</sub> | output transition time | | 5 | 12 | | 15 | | 18 | ns | 4.5 | Fig.6 | | t <sub>W</sub> | write enable pulse width LOW | 18 | 9 | | 23 | | 27 | | ns | 4.5 | Fig.8 | | t <sub>su</sub> | set-up time<br>D <sub>n</sub> to WE | 12 | 4 | | 15 | | 18 | | ns | 4.5 | Fig.8 | | t <sub>su</sub> | set-up time $W_A$ , $W_B$ to $\overline{WE}$ | 12 | -2 | | 15 | | 18 | | ns | 4.5 | Fig.8 | | t <sub>h</sub> | hold time<br>D <sub>n</sub> to WE | 5 | -1 | | 5 | | 5 | | ns | 4.5 | Fig.8 | | t <sub>h</sub> | hold time<br>W <sub>A</sub> , W <sub>B</sub> to WE | 5 | 0 | | 5 | | 5 | | ns | 4.5 | Fig.8 | | t <sub>latch</sub> | latch time<br>WE to R <sub>A</sub> , R <sub>B</sub> | 25 | 11 | | 31 | | 38 | | ns | 4.5 | Fig.8 | ## 4 x 4 register file; 3-state ## 74HC/HCT670 #### **AC WAVEFORMS** Fig.6 Waveforms showing the read address input $(R_A, R_B)$ to output $(Q_n)$ propagation delays and output transition times. Fig.7 Waveforms showing the write enable input $\overline{(WE)}$ and data input $\overline{(D_n)}$ to output $\overline{(Q_n)}$ propagation delays, and the write enable pulse width. Fig.8 Waveforms showing the write address input $(W_A, W_B)$ and data input $(D_n)$ to write enable $(\overline{WE})$ set-up, hold and latch times. ## 4 x 4 register file; 3-state ## 74HC/HCT670 ## **PACKAGE OUTLINES** See "74HC/HCT/HCU/HCMOS Logic Package Outlines".