### INTEGRATED CIRCUITS

## DATA SHEET

# **74LVC10**Triple 3-input NAND gate

Product specification
Replaces data sheet of 1996 Feb
IC24 Data Handbook

1997 Apr 28





## **Triple 3-input NAND gate**

74LVC10

#### **FEATURES**

- Wide supply voltage range of 1.2 V to 3.6 V
- In accordance with JEDEC standard no. 8-1A.
- Inputs accept voltages up to 5.5 V
- CMOS low power consumption
- Direct interface with TTL levels
- Output capability: standard
- I<sub>CC</sub> category: SSI

#### **DESCRIPTION**

The 74LVC10 is a high performance, low power, low voltage, Si gate CMOS device and superior to most advanced CMOS compatible TTL families.

The 74LVC10 provides the 3-input NAND function.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f \le 2.5 \text{ ns}$ 

| SYMBOL                             | PARAMETER                              | CONDITIONS                                         | TYPICAL | UNIT |
|------------------------------------|----------------------------------------|----------------------------------------------------|---------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>nA, nB, nC to nY  | $C_L = 50 \text{ pF};$<br>$V_{CC} = 3.3 \text{ V}$ | 3.9     | ns   |
| C <sub>I</sub>                     | Input capacitance                      |                                                    | 5.0     | pF   |
| C <sub>PD</sub>                    | Power dissipation capacitance per gate | $V_I = GND \text{ to } V_{CC}^{-1}$                | 26      | pF   |

#### NOTE:

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ )

P<sub>D</sub> is discal to determine the dynamic power dissipation (i) in P<sub>D</sub> = C<sub>PD</sub> × V<sub>CC</sub><sup>2</sup> × f<sub>i</sub> +  $\sum$  (C<sub>L</sub> × V<sub>CC</sub><sup>2</sup> × f<sub>o</sub>) where: f<sub>i</sub> = input frequency in MHz; C<sub>L</sub> = output load capacity in pF; f<sub>o</sub> = output frequency in MHz; V<sub>CC</sub> = supply voltage in V;  $\sum$  (C<sub>L</sub> × V<sub>CC</sub><sup>2</sup> × f<sub>o</sub>) = sum of the outputs.

#### ORDERING INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| 14-Pin Plastic SO           | -40°C to +85°C    | 74LVC10 D             | 74LVC10 D     | SOT108-1   |
| 14-Pin Plastic SSOP Type II | -40°C to +85°C    | 74LVC10 DB            | 74LVC10 DB    | SOT337-1   |
| 14-Pin Plastic TSSOP Type I | -40°C to +85°C    | 74LVC10 PW            | 74LVC10PW DH  | SOT402-1   |

#### **PIN CONFIGURATION**



#### LOGIC SYMBOL



#### PIN DESCRIPTION

| PIN<br>NUMBER | SYMBOL          | NAME AND FUNCTION       |
|---------------|-----------------|-------------------------|
| 1, 3, 9       | 1A – 3A         | Data inputs             |
| 2, 4, 10      | 1B – 3B         | Data inputs             |
| 7             | GND             | Ground (0 V)            |
| 12, 6, 8      | 1Y – 3Y         | Data outputs            |
| 13, 5, 11     | 1C – 3C         | Data inputs             |
| 14            | V <sub>CC</sub> | Positive supply voltage |

## Triple 3-input NAND gate

74LVC10

#### LOGIC SYMBOL (IEEE/IEC)



#### **LOGIC DIAGRAM (ONE GATE)**



#### **FUNCTION TABLE**

|        | INPUTS |        | OUTPUTS |
|--------|--------|--------|---------|
| nA     | nB     | nC     | nY      |
| L      | L      | L<br>H | H       |
| L      | H<br>H | L<br>H | н<br>Н  |
| Н      | L      | L      | H       |
| H<br>H | L<br>H | H<br>L | H<br>H  |
| Н      | Н      | Н      | L       |

#### NOTES:

H = HIGH voltage level L = LOW voltage level

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL                          | PARAMETER                                        | CONDITIONS                                                         | LIM | ITS             | UNIT |
|---------------------------------|--------------------------------------------------|--------------------------------------------------------------------|-----|-----------------|------|
| STWIBUL                         | PARAMETER                                        | CONDITIONS                                                         | MIN | MAX             | UNII |
| V <sub>CC</sub>                 | DC supply voltage (for max. speed performance)   |                                                                    | 2.7 | 3.6             | V    |
| V <sub>CC</sub>                 | DC supply voltage (for low-voltage applications) |                                                                    | 1.2 | 3.6             | V    |
| V <sub>I</sub>                  | DC input voltage range                           |                                                                    | 0   | 5.5             | V    |
| V <sub>I/O</sub>                | DC input voltage range for I/Os                  |                                                                    | 0   | V <sub>CC</sub> | V    |
| Vo                              | DC output voltage range                          |                                                                    | 0   | V <sub>CC</sub> | V    |
| T <sub>amb</sub>                | Operating free-air temperature range             |                                                                    | -40 | +85             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                        | $V_{CC} = 1.2 \text{ to } 2.7V$<br>$V_{CC} = 2.7 \text{ to } 3.6V$ | 0   | 20<br>10        | ns/V |

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0V).

| SYMBOL                             | PARAMETER                                                                                            | CONDITIONS                                                                        | RATING                       | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>                    | DC supply voltage                                                                                    |                                                                                   | -0.5 to +6.5                 | V    |
| I <sub>IK</sub>                    | DC input diode current                                                                               | $V_I < 0$                                                                         | -50                          | mA   |
| VI                                 | DC input voltage                                                                                     | Note 2                                                                            | -0.5 to +5.5                 | V    |
| V <sub>I/O</sub>                   | DC input voltage range for I/Os                                                                      |                                                                                   | -0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>OK</sub>                    | DC output diode current                                                                              | $V_{O} > V_{CC}$ or $V_{O} < 0$                                                   | ±50                          | mA   |
| V <sub>OUT</sub>                   | DC output voltage                                                                                    | Note 2                                                                            | -0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>OUT</sub>                   | DC output source or sink current                                                                     | $V_O = 0$ to $V_{CC}$                                                             | ±50                          | mA   |
| I <sub>GND</sub> , I <sub>CC</sub> | DC V <sub>CC</sub> or GND current                                                                    |                                                                                   | ±100                         | mA   |
| T <sub>stg</sub>                   | Storage temperature range                                                                            |                                                                                   | -60 to +150                  | °C   |
| P <sub>TOT</sub>                   | Power dissipation per package  – plastic mini-pack (SO)  – plastic shrink mini-pack (SSOP and TSSOP) | above +70°C derate linearly with 8 mW/K above +60°C derate linearly with 5.5 mW/K | 500<br>500                   | mW   |

#### NOTES:

- 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

1997 Apr 28

## Triple 3-input NAND gate

74LVC10

#### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions. Voltages are referenced to GND (ground = 0V).

|                                    |                                                   |                                                                      | L                     | IMITS            |       |                       |
|------------------------------------|---------------------------------------------------|----------------------------------------------------------------------|-----------------------|------------------|-------|-----------------------|
| SYMBOL                             | PARAMETER                                         | TEST CONDITIONS                                                      | Temp = -              | 40°C to ⋅        | +85°C | UNIT                  |
|                                    |                                                   |                                                                      | MIN                   | TYP <sup>1</sup> | MAX   |                       |
| V                                  | HICH level Input voltege                          | V <sub>CC</sub> = 1.2V                                               | V <sub>CC</sub>       |                  |       | V                     |
| V <sub>IH</sub>                    | HIGH level Input voltage                          | V <sub>CC</sub> = 2.7 to 3.6V                                        | 2.0                   |                  |       | V                     |
|                                    | LOW lovel land voltage                            | V <sub>CC</sub> = 1.2V                                               |                       |                  | GND   | V                     |
| V <sub>IL</sub>                    | LOW level Input voltage                           | V <sub>CC</sub> = 2.7 to 3.6V                                        |                       |                  | 0.8   | V                     |
|                                    |                                                   | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -12mA$         | V <sub>CC</sub> - 0.5 |                  |       |                       |
|                                    | HICH level output voltage                         | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -100\mu A$     | V <sub>CC</sub> - 0.2 | V <sub>CC</sub>  |       | $\mid \ \ _{ee} \mid$ |
| V <sub>OH</sub>                    | HIGH level output voltage                         | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -12mA$         | V <sub>CC</sub> -0.6  |                  |       | ]                     |
|                                    |                                                   | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -24$ mA        | V <sub>CC</sub> - 1.0 |                  |       | ]                     |
|                                    |                                                   | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 12mA$          |                       |                  | 0.40  |                       |
| V <sub>OL</sub>                    | LOW level output voltage                          | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL}; I_O = 100 \mu A$    |                       |                  | 0.20  | ٧                     |
|                                    |                                                   | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL;} I_O = 24\text{mA}$  |                       |                  | 0.55  | ]                     |
| l <sub>l</sub>                     | Input leakage current                             | $V_{CC} = 3.6V$ ; $V_I = 5.5V$ or GND Not for I/O pins               |                       | ±0.1             | ±5    | μΑ                    |
| I <sub>IHZ</sub> /I <sub>ILZ</sub> | Input current for common I/O pins                 | $V_{CC} = 3.6V$ ; $V_I = V_{CC}$ or GND                              |                       | ±0.1             | ± 15  | μΑ                    |
| l <sub>OZ</sub>                    | 3-State output OFF-state current                  | $V_{CC} = 3.6V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $V_O = V_{CC}$ or GND |                       | 0.1              | ±10   | μΑ                    |
| Icc                                | Quiescent supply current                          | $V_{CC} = 3.6V; V_I = V_{CC} \text{ or GND}; I_O = 0$                |                       | 0.1              | 20    | μΑ                    |
| Δl <sub>CC</sub>                   | Additional quiescent supply current per input pin | $V_{CC} = 2.7V \text{ to } 3.6V; V_I = V_{CC} - 0.6V; I_O = 0$       |                       | 5                | 500   | μА                    |

#### NOTE:

#### **AC CHARACTERISTICS**

GND = 0 V;  $t_{\text{r}}$  =  $t_{\text{f}} \leq$  2.5 ns;  $C_{\text{L}}$  = 50 pF

|                                        |                                       |              | LIMITS                     |                  |     |                     |     |                        |      |
|----------------------------------------|---------------------------------------|--------------|----------------------------|------------------|-----|---------------------|-----|------------------------|------|
| SYMBOL                                 | PARAMETER                             | WAVEFORM     | M $V_{CC} = 3.3V \pm 0.3V$ |                  |     | V <sub>CC</sub> = 2 |     | V <sub>CC</sub> = 1.2V | UNIT |
|                                        |                                       |              | MIN                        | TYP <sup>1</sup> | MAX | MIN                 | MAX | TYP                    |      |
| t <sub>PHL</sub> /<br>t <sub>PLH</sub> | Propagation delay<br>nA, nB, nC to nY | Figures 1, 2 | -                          | 3.9              | 6.4 | _                   | 7.5 | -                      | ns   |

#### NOTE:

#### **AC WAVEFORMS**

 $V_M$  = 1.5 V at  $V_{CC} \ge 2.7$  V  $V_M$  = 0.5 •  $V_{CC}$  at  $V_{CC} < 2.7$  V

 $V_{\mbox{\scriptsize OL}}$  and  $V_{\mbox{\scriptsize OH}}$  are the typical output voltage drop that occur with the output load.



Figure 1. Input (nA, nB, nC) to output (nY) propagation delays.

#### **TEST CIRCUIT**



Figure 2. Load circuitry for switching times.

<sup>1.</sup> All typical values are at  $V_{CC} = 3.3V$  and  $T_{amb} = 25$ °C.

<sup>1.</sup> These typical values are at  $V_{CC}$  = 3.3V and  $T_{amb}$  = 25°C.

## Triple 3-input NAND gate

74LVC10

#### SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | Α1               | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE           | L     | Lp             | Ø          | v    | w    | у     | Z <sup>(1)</sup> | θ  |
|--------|-----------|------------------|----------------|-----------------------|--------------|------------------|------------------|------------------|-------|--------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10     | 1.45<br>1.25   | 0.25                  | 0.49<br>0.36 | 0.25<br>0.19     | 8.75<br>8.55     | 4.0<br>3.8       | 1.27  | 6.2<br>5.8   | 1.05  | 1.0<br>0.4     | 0.7<br>0.6 | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.0098<br>0.0039 | 0.057<br>0.049 | 0.01                  |              | 0.0098<br>0.0075 | 0.35<br>0.34     | 0.16<br>0.15     | 0.050 | 0.24<br>0.23 | 0.041 | 0.039<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  | OUTLINE REFERENCES |          |      |  |            | ISSUE DATE                      |
|----------|--------------------|----------|------|--|------------|---------------------------------|
| VERSION  | IEC                | JEDEC    | EIAJ |  | PROJECTION | ISSUE DATE                      |
| SOT108-1 | 076E06S            | MS-012AB |      |  |            | <del>91-08-13</del><br>95-01-23 |

## Triple 3-input NAND gate

74LVC10

#### SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

SOT337-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | c            | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | HE         | L    | Lp           | ø          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05   | 1.80<br>1.65   | 0.25                  | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES |  | EUROPEAN   | ISSUE DATE                      |
|----------|-----|----------|--------|--|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ   |  | ISSUE DATE |                                 |
| SOT337-1 |     | MO-150AB |        |  |            | <del>95-02-04</del><br>96-01-18 |

## Triple 3-input NAND gate

74LVC10

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1











#### DIMENSIONS (mm are the original dimensions)

| UN | ΙΙΤ | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | рb           | c          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Ø          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|----|-----|-----------|--------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mı | m   | 1.10      | 0.15<br>0.05 | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

|         | OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |
|---------|----------|-----|--------|----------|------------|------------|----------------------------------|--|
| VERSION |          | IEC | JEDEC  | EIAJ     |            | PROJECTION | ISSUE DATE                       |  |
|         | SOT402-1 |     | MO-153 |          |            |            | <del>-94-07-12</del><br>95-04-04 |  |

## Triple 3-input NAND gate

74LVC10

| DEFINITIONS               |                        |                                                                                                                                                                                                                                                          |  |  |  |  |  |
|---------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                               |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                       |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philip Semiconductors reserves the right to make changes at any time without notice in order to improve desig and supply the best possible product. |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                    |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1997 All rights reserved. Printed in U.S.A.

Let's make things better.





