# INTEGRATED CIRCUITS

# DATA SHEET

# **74LVC544A**

Octal D-type registered transceiver, inverting (3-State)

**Product specification** 





# Octal D-type registered transceiver, inverting (3-State)

**74LVC544A** 

#### **FEATURES**

- Wide supply voltage range of 1.2V to 3.6V
- In accordance with JEDEC standard no. 8-1A
- CMOS low power consumption
- Direct interface with TTL levels
- Combines 74LVC640 and 74LVC533 type functions in one chip
- Octal transceiver with D-type latch
- Back-to-back registers for storage
- Separate controls for data flow in each direction
- 3-State inverting outputs for bus oriented applications
- 5 Volt tolerant inputs/outputs, for interfacing with 5 Volt logic

### DESCRIPTION

The 74LVC544A is a high performance, low-power, low-voltage Si-gate CMOS device and superior to most advanced CMOS compatible TTL families.

Inputs can be driven from either 3.3V or 5.0V devices. In 3-State operation, outputs can handle 5V. This feature allows the use of these devices as translators in a mixed 3.3V/5V environment.

The 74LVC544A is an octal registered inverting transceiver containing two sets of D-type latches for temporary storage of the data flow in either direction. Separate latch enable (LEAB, LEBA) and output enable (OEAB, OEBA) inputs are provided for each register to permit independent control of inputting and outputting in either direction of the data flow.

The '544A' contains eight D-type latches with separate inputs and controls for each set. For data flow from A to B, for example, the A-to-B enable (EAB) input must be LOW in order to enter data from  $\overline{A0}$ – $\overline{A7}$  or take data from  $\overline{B0}$ – $\overline{B7}$ , as indicated in the function table.

With EAB LOW, a LOW signal on the A-to-B latch enable (LEAB) input makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the LEAB signal puts the A data into the latches where it is stored and the B outputs no longer change with the A inputs. With EAB and OEAB both LOW, the 3-State B output buffers are active and display the data present at the outputs of the A latches.

### QUICK REFERENCE DATA

GND = 0V;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f \le 2.5 \text{ ns}$ 

| SYMBOL                             | PARAMETER                               | CONDITIONS                      | TYPICAL | UNIT |
|------------------------------------|-----------------------------------------|---------------------------------|---------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>An to Bn           | $C_L = 50pF$<br>$V_{CC} = 3.3V$ | 4       | ns   |
| C <sub>I</sub>                     | Input capacitance                       |                                 | 5.0     | pF   |
| C <sub>I/O</sub>                   | Input/output capacitance                |                                 | 10      | pF   |
| $C_{PD}$                           | Power dissipation capacitance per latch | Notes 1, 2                      | 30      | pF   |

### NOTES:

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_{D}$  in  $\mu W$ )

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:  $f_i$  = input frequency in MHz;  $C_L$  = output load capacitance in pF;

 $f_0$  = output frequency in MHz;  $V_{CC}$  = supply voltage in V;

 $\Sigma (C_L \times V_{CC}^2 \times f_0) = \text{sum of the outputs.}$ 

2. The condition is  $V_I = GND$  to  $V_{CC}$ 

### ORDERING AND PACKAGE INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH<br>AMERICA | NORTH AMERICA | PKG. DWG. # |
|-----------------------------|-------------------|--------------------------|---------------|-------------|
| 24-Pin Plastic SO           | –40°C to +85°C    | 74LVC544A D              | 74LVC544A D   | SOT137-1    |
| 24-Pin Plastic SSOP Type II | -40°C to +85°C    | 74LVC544A DB             | 74LVC544A DB  | SOT340-1    |
| 24-Pin Plastic TSSOP Type I | –40°C to +85°C    | 74LVC544A PW             | 7LVC544APW DH | SOT355-1    |

# Octal D-type registered transceiver, inverting (3-State)

74LVC544A

### **PIN DESCRIPTION**

| PIN NUMBER                        | SYMBOL                        | FUNCTION                                    |
|-----------------------------------|-------------------------------|---------------------------------------------|
| 1                                 | LEBA                          | 'B' to 'A' latch enable input (active LOW)  |
| 2                                 | ŌĒBA                          | 'B' to 'A' output enable input (active LOW) |
| 3, 4, 5, 6,<br>7, 8, 9, 10        | <del>A0</del> – <del>A7</del> | 'A' data inputs/outputs                     |
| 11                                | ĒBA                           | 'B' to 'A' enable input (active LOW)        |
| 12                                | GND                           | Ground (0V)                                 |
| 22, 21, 20, 19,<br>18, 17, 16, 15 | B0-B7                         | 'B' data inputs/outputs                     |
| 13                                | ŌĒAB                          | 'A' to 'B' output enable input (active LOW) |
| 14                                | LEAB                          | 'A' to 'B' latch enable input (active LOW)  |
| 23                                | ĒAB                           | 'A' to 'B' enable input (active LOW)        |
| 24                                | VCC                           | Positive supply voltage                     |

### **PIN CONFIGURATION**



### **FUNCTION TABLE**

|        | INP                    | UTS          |        | OUTPUTS | STATUS           |
|--------|------------------------|--------------|--------|---------|------------------|
| ŌĒXX   | EXX                    | <b>LE</b> XX | DATA   | 0017013 | 314103           |
| Н      | Х                      | Х            | Х      | Z       | Disabled         |
| Х      | Н                      | Х            | Х      | Z       | Disabled         |
| L<br>L | $\uparrow \\ \uparrow$ | L<br>L       | h<br>I | Z<br>Z  | Disabled + Latch |
| L<br>L | L<br>L                 | <b>↑</b>     | h<br>I | L<br>H  | Latch + Display  |
| L<br>L | L<br>L                 | L<br>L       | H<br>L | L<br>H  | Transparent      |
| L      | L                      | Н            | Х      | NC      | Hold             |

 $\overline{XX}$ = AB for A-to-B direction, BA for B-to-A direction

Н = HIGH voltage level

= LOW voltage level

= HIGH state must be present one set-up time before the LOW-to-HIGH transition of LEAB, LEBA, EAB, EBA = LOW state must be present one set-up time before the LOW-to-HIGH transition of LEAB, LEBA, EAB, EBA

= Don't care

= LOW-to-HIGH level transition

NC = No change

= High impedance OFF-state

# Octal D-type registered transceiver, inverting (3-State)

# 74LVC544A

### **LOGIC SYMBOL**



## LOGIC SYMBOL (IEEE/IEC)



## **LOGIC DIAGRAM**



# Octal D-type registered transceiver, inverting (3-State)

74LVC544A

### RECOMMENDED OPERATING CONDITIONS

| SYMBOL                          | PARAMETER                                         | CONDITIONS                                                         | LIM    | ITS             | UNIT |
|---------------------------------|---------------------------------------------------|--------------------------------------------------------------------|--------|-----------------|------|
| STWIBOL                         | FARAMETER                                         | CONDITIONS                                                         | MIN    | MAX             | UNIT |
| V <sub>CC</sub>                 | DC supply voltage (for max. speed performance)    |                                                                    | 2.7    | 3.6             | V    |
| , CC                            | DC supply voltage (for low-voltage applications)  |                                                                    | 1.2    | 3.6             | V    |
| VI                              | DC input voltage range                            |                                                                    | 0      | 5.5             | V    |
| Vo                              | DC output voltage range; output HIGH or LOW state |                                                                    | 0      | V <sub>CC</sub> | V    |
| \ \frac{1}{2}                   | DC output voltage range; output 3-State           |                                                                    | 0      | 5.5             | v    |
| T <sub>amb</sub>                | Operating free-air temperature range              |                                                                    | -40    | +85             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                         | $V_{CC} = 1.2 \text{ to } 2.7V$<br>$V_{CC} = 2.7 \text{ to } 3.6V$ | 0<br>0 | 20<br>10        | ns/V |

### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>**

In accordance with the Absolute Maximum Rating System (IEC 134) Voltages are referenced to GND (ground = 0V)

| SYMBOL                             | PARAMETER                                                                                            | CONDITIONS                                                                        | RATING                       | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>                    | DC supply voltage                                                                                    |                                                                                   | -0.5 to +6.5                 | V    |
| I <sub>IK</sub>                    | DC input diode current                                                                               | V <sub>1</sub> < 0                                                                | -50                          | mA   |
| VI                                 | DC input voltage                                                                                     | Note 2                                                                            | -0.5 to +6.5                 | V    |
| I <sub>OK</sub>                    | DC output diode current                                                                              | $V_{O} > V_{CC}$ or $V_{O} < 0$                                                   | ±50                          | mA   |
| \/                                 | DC output voltage; output HIGH or LOW                                                                | Note 2                                                                            | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Vo                                 | DC output voltage; output 3-State                                                                    | Note 2                                                                            | -0.5 to 6.5                  | V    |
| IO                                 | DC output source or sink current                                                                     | $V_{O} = 0$ to $V_{CC}$                                                           | ±50                          | mA   |
| I <sub>GND</sub> , I <sub>CC</sub> | DC V <sub>CC</sub> or GND current                                                                    |                                                                                   | ±100                         | mA   |
| T <sub>stg</sub>                   | Storage temperature range                                                                            |                                                                                   | -65 to +150                  | °C   |
| Р <sub>ТОТ</sub>                   | Power dissipation per package  – plastic mini-pack (SO)  – plastic shrink mini-pack (SSOP and TSSOP) | above +70°C derate linearly with 8 mW/K above +60°C derate linearly with 5.5 mW/K | 500<br>500                   | mW   |

#### NOTES

1998 Jul 29 5

<sup>1.</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# Octal D-type registered transceiver, inverting (3-State)

74LVC544A

### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions voltages are referenced to GND (ground = 0V)

|                  |                                                   |                                                                      | L                    | IMITS            |      |     |
|------------------|---------------------------------------------------|----------------------------------------------------------------------|----------------------|------------------|------|-----|
| SYMBOL           | PARAMETER                                         | TEST CONDITIONS                                                      | Temp = -             | +85°C            | UNIT |     |
|                  |                                                   |                                                                      | MIN                  | TYP <sup>1</sup> | MAX  |     |
| V                | LHCL level leput veltere                          | V <sub>CC</sub> = 1.2V                                               | V <sub>CC</sub>      |                  |      | V   |
| $V_{IH}$         | HIGH level Input voltage                          | V <sub>CC</sub> = 2.7 to 3.6V                                        | 2.0                  |                  |      | ]   |
|                  | L COM level leave training                        | V <sub>CC</sub> = 1.2V                                               |                      |                  | GND  | V   |
| $V_{IL}$         | LOW level Input voltage                           | V <sub>CC</sub> = 2.7 to 3.6V                                        |                      |                  | 0.8  | 1 ° |
|                  |                                                   | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -12mA$         | V <sub>CC</sub> -0.5 |                  |      |     |
| \ <i>I</i>       | LUCLUS and autout valtage                         | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -100\mu A$     | V <sub>CC</sub> -0.2 | V <sub>CC</sub>  |      | ] , |
| V <sub>OH</sub>  | HIGH level output voltage                         | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -18$ mA        | V <sub>CC</sub> -0.6 |                  |      | 1 ° |
|                  |                                                   | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -24$ mA        | V <sub>CC</sub> -0.8 |                  |      | 1   |
|                  |                                                   | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 12mA$          |                      |                  | 0.40 |     |
| $V_{OL}$         | LOW level output voltage                          | $V_{CC} = 3.0V; \ V_I = V_{IH} \text{ or } V_{IL}; I_O = 100 \mu A$  |                      | GND              | 0.20 | V   |
|                  |                                                   | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 24mA$          |                      |                  | 0.55 | 1   |
| I <sub>I</sub>   | Input leakage current                             | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = 5.5V or GND                 |                      | ±0.1             | ±5   | μΑ  |
| I <sub>OZ</sub>  | 3-State output OFF-state current                  | $V_{CC} = 3.6V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $V_O = 5.5V$ or GND   |                      | 0.1              | ±5   | μΑ  |
| I <sub>OFF</sub> | Power off leakage current                         | V <sub>CC</sub> = 0.0V; V <sub>I</sub> = 5.5V; V <sub>O</sub> = 5.5V |                      | 0.1              | ±10  | μΑ  |
| I <sub>CC</sub>  | Quiescent supply current                          | $V_{CC} = 3.6V; V_{I} = V_{CC} \text{ or GND}; I_{O} = 0$            |                      | 0.1              | 10   | μΑ  |
| Δl <sub>CC</sub> | Additional quiescent supply current per input pin | $V_{CC} = 2.7V \text{ to } 3.6V; V_I = V_{CC} -0.6V; I_O = 0$        |                      | 5                | 500  | μА  |

#### NOTES

### **AC CHARACTERISTICS**

GND = 0 V;  $t_r$  =  $t_f \leq$  2.5 ns;  $C_L$  = 50 pF

|                                    |                                                       |              |                |                        | LIMITS |                   |        |      |  |
|------------------------------------|-------------------------------------------------------|--------------|----------------|------------------------|--------|-------------------|--------|------|--|
| SYMBOL                             | PARAMETER                                             | WAVEFORM     | V <sub>C</sub> | <sub>C</sub> = 3.3V ±0 | .3V    | V <sub>CC</sub> = | = 2.7V | UNIT |  |
|                                    |                                                       |              | MIN            | TYP <sup>1</sup>       | MAX    | MIN               | MAX    | 1    |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>An to Bn, Bn to An               | Figures 1, 5 | 1.5            | 4                      | 6.5    | 1.5               | 7.5    | ns   |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>LEBA to Ān, LEAB to Bn           | Figures 2, 5 | 1.5            | 4.3                    | 7.5    | 1.5               | 8.5    | ns   |  |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-State output enable time<br>OEBA to Ān, OEAB to Bn  | Figures 3, 5 | 1.5            | 4.5                    | 8.5    | 1.5               | 9.5    | ns   |  |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-State output disable time<br>OEBA to Ān, OEAB to Bn | Figures 3, 5 | 1.5            | 3.9                    | 6.5    | 1.5               | 7.5    | ns   |  |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-State output enable time<br>EBA to Ān, ĒAB to Bn    | Figures 3, 5 | 1.5            | 4.7                    | 8.9    | 1.5               | 9.9    | ns   |  |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-State output disable time<br>EBA to Ān, ĒAB to Bn   | Figures 3, 5 | 1.5            | 3.9                    | 6.9    | 1.5               | 7.9    | ns   |  |
| t <sub>W</sub>                     | LEXX pulse width HIGH                                 | Figure 2     | 2.0            | _                      | _      | 2.0               | _      | ns   |  |
| t <sub>su</sub>                    | Set-up time<br>An/Bn to LEXX, An/Bn to EXX            | Figure 4     | 2.0            | _                      | _      | 2.0               | -      | ns   |  |
| t <sub>h</sub>                     | Hold time<br>An/Bn to LEXX, An/Bn to EXX              | Figure 4     | 4.0            | -                      | _      | 1.0               | -      | ns   |  |

#### NOTE:

<sup>1.</sup> All typical values are at  $V_{CC}$  = 3.3V and  $T_{amb}$  = 25°C.

<sup>1.</sup> These typical values are at  $V_{CC}$  = 3.3V and  $T_{amb}$  = 25°C.

# Octal D-type registered transceiver, inverting (3-State)

74LVC544A

### **AC WAVEFORMS**

 $V_M$  = 1.5V at  $V_{CC} \ge 2.7V$  $V_M$  = 0.5V \*  $V_{CC}$  at  $V_{CC} < 2.7V$ 

V<sub>OL</sub> and V<sub>OH</sub> are the typical output voltage drop that occur with the

output load.

 $V_X = V_{OL} + 0.3V$  at  $V_{CC} \ge 2.7V$ 

 $V_X = V_{OL} + 0.1 V_{CC}$  at  $V_{CC} < 2.7 V$ 

 $V_Y = V_{OH} - 0.3V$  at  $V_{CC} \ge 2.7V$ 

 $V_Y = V_{OH} - 0.1V_{CC}$  at  $V_{CC} < 2.7V$ 



Figure 1. Input  $(\overline{A}n, \overline{B}n)$  to output  $(\overline{B}n, \overline{A}n)$  propagation delays.



Figure 2. Latch enable input ( $\overline{LEXX}$ ) pulse width, the latch enable input to output ( $\overline{A}n$ ,  $\overline{B}n$ ) propagation delays.



Figure 3. 3-State enable and disable times



Figure 4. Data set-up and hold times for the (Ān, Ēn) input to the LEXX and EXX inputs

### **TEST CIRCUIT**



Figure 5. Load circuitry for switching times

1998 Jul 29 7

# Octal D-type registered transceiver, inverting (3-State)

74LVC544A

## SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bр             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25 | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        |                | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|--------|----------------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC    | IEC JEDEC EIAJ |          |            | PROJECTION | ISSUE DATE                       |  |
| SOT137-1 | 075E05 | MS-013AD       |          |            |            | <del>-95-01-24</del><br>97-05-22 |  |

1998 Jul 29 8

# Octal D-type registered transceiver, inverting (3-State)

74LVC544A

SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm

SOT340-1



### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | А3   | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05 | 1.80<br>1.65   | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 8.4<br>8.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.8<br>0.4       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  |     | REFER    | ENCES |  | EUROPEAN   | ISSUE DATE                      |
|----------|-----|----------|-------|--|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ  |  | ISSUE DATE |                                 |
| SOT340-1 |     | MO-150AG |       |  |            | <del>93-09-08</del><br>95-02-04 |

# Octal D-type registered transceiver, inverting (3-State)

74LVC544A

#### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                            |
|---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                         |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 08-98

Document order number: 9397-750-04512

Let's make things better.

Philips Semiconductors



