#### INTEGRATED CIRCUITS # DATA SHEET # 74ABT16500C 74ABTH16500C 18-bit universal bus transceiver (3-State) Product specification Supersedes data of 1997 Jun 12 IC23 Data Handbook #### 18-bit universal bus transceiver (3-State) #### 74ABT16500C 74ABTH16500C #### **FEATURES** - 18-bit bidirectional bus interface - 3-State buffers - 74ABTH16500C incorporates bus-hold data inputs which eliminate the need for external pull-up resistors to hold unused inputs - Output capability: +64mA/-32mA - TTL input and output switching levels - Live insertion/extraction permitted - Power-up reset - Power-up 3-State - Negative edge-triggered clock inputs - Latch-up protection exceeds 500mA per JEDEC Std 17 - ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model - Flexible operation permits 18 embedded D-type latches or flip-flops to operate in clocked, transparent, or latched modes. #### **DESCRIPTION** The 74ABT16500C is a high-performance BiCMOS Device which combines low static and dynamic power dissipation with high speed and high output drive. This device is an 18-bit universal transceiver featuring non-inverting 3-State bus compatible outputs in both send and receive directions. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is High. When LEAB is Low, the A data is latched if CPAB is held at a High or Low logic level. If LEAB is Low, the A-bus data is stored in the latch/flip-flop on the High-to-Low transition of CPAB. When OEAB is High, the outputs are active. When OEAB is Low, the outputs are in the high-impedance state. Data flow for B-to-A is similar to that of A-to-B but uses $\overline{\text{OEBA}}$ , LEBA and $\overline{\text{CPBA}}$ . The output enables are complimentary (OEAB is active High, and $\overline{\text{OEBA}}$ is active Low). Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Two options are available, 74ABT16500C which does not have the bus-hold feature and 74ABTH16500C which incorporates the bus-hold feature. #### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL | UNIT | |--------------------------------------|-------------------------------------------|-------------------------------------------------|------------|------| | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | $C_L = 50pF;$<br>$V_{CC} = 5V$ | 2.1<br>1.7 | ns | | C <sub>IN</sub> | Input capacitance (Control pins) | $V_I = 0V \text{ or } V_{CC}$ | 3 | pF | | C <sub>I/O</sub> | I/O pin capacitance | Outputs disabled; $V_{I/O} = 0V$ or $V_{CC}$ | 7 | pF | | I <sub>CCZ</sub> | Quiescent supply current | Outputs disabled; V <sub>CC</sub> = 5.5V | 500 | μΑ | | I <sub>CCL</sub> | Quioscont supply culterit | Outputs low; V <sub>CC</sub> = 5.5V | 8 | mA | #### ORDERING INFORMATION | PACKAGES | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER | |------------------------------|-------------------|-----------------------|---------------|------------| | 56-Pin Plastic SSOP Type III | -40°C to +85°C | 74ABT16500C DL | BT16500C DL | SOT371-1 | | 56-Pin Plastic TSSOP Type II | -40°C to +85°C | 74ABT16500C DGG | BT16500C DGG | SOT364-1 | | 56-Pin Plastic SSOP Type III | -40°C to +85°C | 74ABTH16500C DL | BH16500C DL | SOT371-1 | | 56-Pin Plastic TSSOP Type II | -40°C to +85°C | 74ABTH16500C DGG | BH16500C DGG | SOT364-1 | # 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C #### **LOGIC SYMBOL** #### **PIN CONFIGURATION** #### LOGIC SYMBOL (IEEE/IEC) # 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C #### **PIN DESCRIPTION** | PIN NUMBER | SYMBOL | NAME AND FUNCTION | |-----------------------------------------------------------------------------|-----------------|-------------------------------------------------| | 1 | OEAB | A-to-B Output enable input | | 27 | OEBA | B-to-A Output enable input (active low) | | 2, 28 | LEAB/LEBA | A-to-B/B-to-A Latch enable input | | 55,30 | CPAB/CPBA | A-to-B/B-to-A Clock input (active falling edge) | | 3, 5, 6, 8, 9, 10, 12, 13, 14, 15,<br>16, 17, 19, 20, 21, 23, 24, 26 A0-A17 | | Data inputs/outputs (A side) | | 54, 52, 51, 49, 48, 47, 45, 44, 43,<br>42, 41, 40, 38, 37, 36, 34, 33, 31 | B0-B17 | Data inputs/outputs (B side) | | 4, 11, 18, 25, 32, 39, 46, 53 | GND | Ground (0V) | | 7, 22, 35, 50 | V <sub>CC</sub> | Positive supply voltage | #### **FUNCTION TABLE** | | INP | UTS | | Internal OUTPUTS | | OPERATING MODE | |------|--------------|--------------|----|------------------|----|-------------------------| | OEAB | LEAB | СРАВ | An | Registers | Bn | | | L | Н | Х | Х | Х | Z | Disabled | | L | $\downarrow$ | Х | h | Н | Z | Disabled, Latch data | | L | $\downarrow$ | Х | I | L | Z | Disabled, Latch data | | L | L | H or L | Х | NC | Z | Disabled, Hold data | | L | L | $\downarrow$ | h | Н | Z | Dischlad Clask data | | L | L | $\downarrow$ | ı | L | Z | Disabled, Clock data | | Н | Н | Х | Н | Н | Н | T | | Н | Н | Х | L | L | L | Transparent | | Н | $\downarrow$ | Х | h | Н | Н | l stab data O discolar. | | Н | $\downarrow$ | Х | I | L | L | Latch data & display | | Н | L | $\downarrow$ | h | Н | Н | Clask data & diaplay | | Н | L | $\downarrow$ | I | L | L | Clock data & display | | Н | L | H or L | Х | Н | Н | Hold data 9 diaplay | | Н | L | H or L | Х | L | L | Hold data & display | **NOTE:** A-to-B data flow is shown; B-to-A flow is similar but uses $\overline{\text{OEBA}}$ , LEBA, and $\overline{\text{CPBA}}$ . H = High voltage level h = High voltage level one set-up time prior to the Enable or Clock transition L = Low voltage level = Low voltage level one set-up time prior to the Enable or Clock transition NC= No Change X = Don't care Z = High Impedance "off" state ↓ = High-to-Low Enable or Clock transition # 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C #### **LOGIC DIAGRAM** # 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C #### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>** | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |------------------|--------------------------------|-----------------------------|--------------|-------| | V <sub>CC</sub> | DC supply voltage | | -0.5 to +7.0 | V | | I <sub>IK</sub> | DC input diode current | V <sub>I</sub> < 0 | -18 | mA | | VI | DC input voltage <sup>3</sup> | | -1.2 to +7.0 | V | | lok | DC output diode current | V <sub>O</sub> < 0 | -50 | mA | | V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +5.5 | V | | | DC output ourront | Output in Low state | 128 | | | lout | DC output current | Output in High state | -64 | mA mA | | T <sub>stg</sub> | Storage temperature range | | -65 to +150 | °C | #### NOTES: - Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction - temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. #### **RECOMMENDED OPERATING CONDITIONS** | SYMBOL | PARAMETER | LIM | ITS | UNIT | |------------------|-----------------------------------------------------|-----|-----------------|------| | STWIBOL | | MIN | MAX | UNIT | | V <sub>CC</sub> | DC supply voltage | 4.5 | 5.5 | V | | VI | Input voltage | 0 | V <sub>CC</sub> | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | | V | | V <sub>IL</sub> | Input voltage | | 0.8 | V | | I <sub>OH</sub> | High-level output current | | -32 | mA | | I <sub>OL</sub> | Low-level output current | | 64 | mA | | Δt/Δν | Input transition rise or fall rate; Outputs enabled | | 10 | ns/V | | T <sub>amb</sub> | Operating free-air temperature range | -40 | +85 | °C | # 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C #### DC ELECTRICAL CHARACTERISTICS | | | | | | | LIMITS | | | | |------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------|----------------|----------------------|--------|--------------------|---------------|------| | SYMBOL | PARAMETER | TEST CONDITION | IS | T <sub>a</sub> | <sub>amb</sub> = +25 | °C | T <sub>amb</sub> = | -40°C<br>85°C | UNIT | | | | | | MIN | TYP | MAX | MIN | MAX | | | V <sub>IK</sub> | Input clamp voltage | $V_{CC} = 4.5V; I_{IK} = -18mA$ | | | -0.8 | -1.2 | | -1.2 | V | | | | $V_{CC} = 4.5V; I_{OH} = -3mA; V_{I} =$ | V <sub>IL</sub> or V <sub>IH</sub> | 2.5 | 2.9 | | 2.5 | | V | | $V_{OH}$ | High-level output voltage | $V_{CC} = 5.0V; I_{OH} = -3mA; V_{I} =$ | V <sub>IL</sub> or V <sub>IH</sub> | 3.0 | 4.0 | | 3.0 | | V | | | | $V_{CC} = 4.5V; I_{OH} = -32mA; V_{I} =$ | = V <sub>IL</sub> or V <sub>IH</sub> | 2.0 | 2.4 | | 2.0 | | V | | V <sub>OL</sub> | Low-level output voltage | $V_{CC} = 4.5V; I_{OL} = 64mA; V_{I} = 7$ | | 0.35 | 0.55 | | 0.55 | V | | | V <sub>RST</sub> | Power-up output voltage <sup>3</sup> | $V_{CC} = 5.5V; I_{O} = 1mA; V_{I} = GN$ | ND or V <sub>CC</sub> | | 0.13 | 0.55 | | 0.55 | V | | I <sub>I</sub> | Input leakage current | $V_{CC} = 5.5V; V_I = GND \text{ or } S.5V$ Control pins | | | ± 0.01 | ±1.0 | | ±1.0 | μΑ | | | | V <sub>CC</sub> = 4.5V; V <sub>I</sub> = 0.8V | | 35 | | | 35 | | | | $I_{HOLD}$ | Bus Hold current A and B<br>Ports <sup>6</sup> 74ABTH16500C | $V_{CC} = 4.5V; V_I = 2.0V$ | | -75 | | | -75 | | μΑ | | | | $V_{CC} = 5.5V; V_I = 0 \text{ to } 5.5V$ | | ±800 | | | | | | | I <sub>OFF</sub> | Power-off leakage current | $V_{CC} = 0.0V; V_{O} \text{ or } V_{I} \le 4.5V$ | | | ±2 | ±100 | | ±100 | μΑ | | I <sub>PU/PD</sub> | Power-up/down 3-State output current <sup>4</sup> | $V_{CC}$ = 2.1V; $V_{O}$ = 0.0V or $V_{CC}$<br>$V_{OE}$ = Don't care | ; | | ±2 | ±50 | | ±50 | μΑ | | I <sub>IH</sub> + I <sub>OZH</sub> | 3-State output High current | $V_{CC} = 5.5V; V_{O} = 5.5V; V_{I} = V$ | <sub>L</sub> or V <sub>IH</sub> | | 1.0 | 10 | | 10 | μΑ | | I <sub>IL</sub> + I <sub>OZL</sub> | 3-State output Low current | $V_{CC} = 5.5V; V_O = 0.0V; V_I = V$ | L or V <sub>IH</sub> | | -1.0 | -10 | | -10 | μΑ | | I <sub>CEX</sub> | Output High leakage current | $V_{CC} = 5.5V; V_{O} = 5.5V; V_{I} = G$ | ND or V <sub>CC</sub> | | 2 | 50 | | 50 | μΑ | | I <sub>O</sub> | Output current <sup>1</sup> | $V_{CC} = 5.5V; V_{O} = 2.5V$ | | -50 | -80 | -180 | -50 | -180 | mA | | Іссн | | $V_{CC}$ = 5.5V; Outputs High, $V_{I}$ = $V_{CC}$ | = GND or | | 0.5 | 2 | | 2 | mA | | I <sub>CCL</sub> | Quiescent supply current | $V_{CC}$ = 5.5V; Outputs Low, $V_I$ = | GND or V <sub>CC</sub> | | 8 | 19 | | 19 | mA | | I <sub>CCZ</sub> | | $V_{CC}$ = 5.5V; Outputs 3–State; $V_{I}$ = GND or $V_{CC}$ | | 0.5 | 2 | | 2 | mA | | | Δl <sub>CC</sub> | Additional supply current per input pin <sup>2</sup> 74ABT16500C | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND | | | 5.0 | 50 | | 50 | μΑ | | $\Delta I_{CC}$ | Additional supply current per input pin <sup>2</sup> 74ABTH16500C | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND | | | 200 | 500 | | 500 | μΑ | #### NOTES: - Not more than one output should be tested at a time, and the duration of the test should not exceed one second. This is the increase in supply current for each input at 3.4V. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power. This parameter is valid for any V<sub>CC</sub> between 0V and 2.1V, with a transition time of up to 10msec. From V<sub>CC</sub> = 2.1V to V<sub>CC</sub> = 5V ± 10% a transition time of up to 100µsec is permitted. - 5. Unused pins at V<sub>CC</sub> or GND. 6. This is the bus hold overdrive current required to force the input to the opposite logic state. #### **AC CHARACTERISTICS** GND = 0V, $t_R$ = $t_F$ = 2.5ns, $C_L$ = 50pF, $R_L$ = 500 $\Omega$ | SYMBOL | PARAMETER | WAVEFORM | 1 | Γ <sub>amb</sub> = +25 <sup>o</sup><br>V <sub>CC</sub> = +5.0\ | C<br>/ | T <sub>amb</sub> = -4<br>V <sub>CC</sub> = +5 | UNIT | | |--------------------------------------|-----------------------------------------------|----------|------------|----------------------------------------------------------------|------------|-----------------------------------------------|------------|-----| | | | | MIN | TYP | MAX | MIN | MAX | | | f <sub>max</sub> | Maximum clock frequency | 1 | 150 | 225 | | 150 | | MHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | 2 | 1.0<br>1.0 | 2.1<br>1.7 | 3.0<br>2.5 | 1.0<br>1.0 | 3.4<br>3.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>LEAB to Bn or LEBA to An | 3 | 1.0<br>1.0 | 3.2<br>2.8 | 4.3<br>3.7 | 1.0<br>1.0 | 4.9<br>4.0 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CPAB to Bn or CPBA to An | 1 | 1.0<br>1.0 | 3.4<br>2.6 | 4.5<br>3.5 | 1.0<br>1.0 | 5.3<br>4.6 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to HIGH and LOW level | 5<br>6 | 1.0<br>1.5 | 3.3<br>2.4 | 4.4<br>3.2 | 1.0<br>1.5 | 5.0<br>3.9 | ns | | t <sub>PHZ</sub> | Output disable time from HIGH and LOW level | 5<br>6 | 1.5<br>1.4 | 3.3<br>2.5 | 4.3<br>3.3 | 1.5<br>1.4 | 5.3<br>3.9 | ns | #### **AC SETUP REQUIREMENTS** GND = 0V, $t_R$ = $t_F$ = 2.5ns, $C_L$ = 50pF, $R_L$ = 500 $\Omega$ | | | | | LIN | IITS | | | |------------------------------------------|-----------------------------------------------------|----------|-----------------------------------------|--------------------|------------------------------------------------------|------|--| | SYMBOL | PARAMETER | WAVEFORM | T <sub>amb</sub> =<br>V <sub>CC</sub> = | : +25°C<br>: +5.0V | $T_{amb}$ = -40 to +85°C $V_{CC}$ = +5.0V $\pm$ 0.5V | UNIT | | | | | | MIN | TYP | MIN | | | | t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time, HIGH or LOW<br>An to CPAB or Bn to CPBA | 4 | 2.0<br>2.0 | 0.7<br>0.6 | 2.0<br>2.0 | ns | | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, HIGH or LOW<br>An to CPAB or Bn to CPBA | 4 | 0.7<br>0.7 | -0.5<br>-0.8 | 0.7<br>0.7 | ns | | | t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time, HIGH or LOW<br>An to LEAB or Bn to LEBA | 4 | 2.0<br>2.0 | 0.1<br>0.1 | 2.0<br>2.0 | ns | | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time HIGH or LOW<br>An to LEAB or Bn to LEBA | 4 | 0.7<br>0.7 | -0.1<br>-0.1 | 0.7<br>0.7 | ns | | | t <sub>w</sub> | Pulse width, HIGH or LOW CPAB or CPBA | 1 | 3 | 1.2 | 3 | ns | | | t <sub>w</sub> (H) | Pulse width, HIGH<br>LEAB or LEBA | 3 | 3 | 1.2 | 3 | ns | | #### **AC WAVEFORMS** $V_{M} = 1.5V$ , $V_{IN} = GND$ to 3.0V Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency Waveform 2. Propagation Delay, Transparent Mode ### 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C #### **AC WAVEFORMS (Continued)** $V_{M} = 1.5V$ , $V_{IN} = GND \text{ to } 3.0V$ Waveform 3. Propagation Delay, Enable to Output, and Enable Pulse Width Waveform 5. 3-State Output Enable Time to High Level and Output Disable Time from High Level Waveform 4. Data Setup and Hold Times Waveform 6. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level #### **TEST CIRCUIT AND WAVEFORMS** #### **DEFINITIONS** t<sub>PZL</sub> All other closed open R<sub>I</sub> = Load resistor; see AC CHARACTERISTICS for value. C<sub>L</sub> = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value. $R_T$ = Termination resistance should be equal to $Z_{OUT}$ of pulse generators. | FAMILY | INPUT PULSE REQUIREMENTS | | | | | | | | | | |-----------|--------------------------|-----------|----------------|---------|----------------|--|--|--|--|--| | PAWILI | Amplitude | Rep. Rate | t <sub>W</sub> | $t_{R}$ | t <sub>F</sub> | | | | | | | 74ABT/H16 | 3.0V | 1MHz | 500ns | 2.5ns | 2.5ns | | | | | | SA00018 # 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C #### SSOP56: plastic shrink small outline package; 56 leads; body width 7.5 mm SOT371-1 | | | | 9 | | | , | | | | | | | | | | | | | |------|-----------|----------------|----------------|----------------|------------|--------------|------------------|------------------|-------|--------------|-----|------------|------------|------|------|-----|------------------|----------| | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | | mm | 2.8 | 0.4<br>0.2 | 2.35<br>2.20 | 0.25 | 0.3<br>0.2 | 0.22<br>0.13 | 18.55<br>18.30 | 7.6<br>7.4 | 0.635 | 10.4<br>10.1 | 1.4 | 1.0<br>0.6 | 1.2<br>1.0 | 0.25 | 0.18 | 0.1 | 0.85<br>0.40 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|----------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT371-1 | | MO-118AB | | | | <del>93-11-02</del><br>95-02-04 | # 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1mm SOT364-1 14.4 13.9 10.1 SOT364-1 10.5 1.05 1.05 0.15 1.05 0.15 1.05 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0. ## 18-bit universal bus transceiver (3-State) 74ABT16500C 74ABTH16500C #### Data sheet status | Data sheet status | Product<br>status | Definition [1] | |---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. #### Definitions **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. **Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A. print code Date of release: 05-96 Document order number: 9397-750-03493 Let's make things better. Philips Semiconductors