# INTEGRATED CIRCUITS



Product specification Supersedes data of 2000 Apr 11 2000 Apr 20



Philips Semiconductors



# 14-bit SSTL\_2 registered driver with differential clock inputs

# SSTL16877

#### **FEATURES**

- Stub-series terminated logic for 2.5 V VDDQ (SSTL\_2)
- Optimized for DDR (Double Data Rate) SDRAM applications
- Supports SSTL\_2 signal inputs and outputs
- Flow-through architecture optimizes PCB layout
- Meets SSTL\_2 class I and class II specifications
- Latch-up protection exceeds 500mA per JEDEC Std 17
- ESD protection exceeds 2000 V per MIL STD 833 Method 3015 and 200 V per Machine Model
- Full DDR solution provided when used with PCK877 and CBT3867

#### DESCRIPTION

The SSTL16877 is a 14-bit SSTL\_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. V<sub>DDQ</sub> must not exceed V<sub>CC</sub>. Inputs are SSTL\_2 type with V<sub>REF</sub> normally at 0.5\*V<sub>DDQ</sub>. The outputs support class I which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.

The SSTL16877 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM or SDRAM II Memory Modules. Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 166 MHz will have a burst rate of 333 MHz. The modules require between 23 and 27 registered control and address lines, so two 14-bit wide devices will be used on each module. The SSTL16877 is intended to be used for SSTL\_2 input and output signals.

The device data inputs consist of differential receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.

The clock input is fully differential to be compatible with DRAM devices that are installed on the DIMM. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CLK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device must support an asynchronous input pin (reset), which when held to the LOW state will assume that all registers are reset to the LOW state and all outputs drive a LOW signal as well.

#### **PIN CONFIGURATION** 48 D1 Q1 1 Q2 2 47 D2 GND 3 46 GND VDDQ 4 45 VCC Q3 44 D3 43 D4 Q4 6 42 D5 Q5 41 D6 GND 8 VDDQ 40 D7 Q6 10 39 CLK-Q7 11 38 CLK+ VDDQ 12 37 VCC 36 GND GND 13 35 VREF Q8 14 34 RESET Q9 15 VDDQ 16 33 D8 32 D9 GND 17 Q10 18 31 D10 30 D11 Q11 19 29 D12 Q12 20 VDDQ 21 28 VCC GND 22 27 GND 26 D13 Q13 23 25 D14 Q14 24 SW00311

#### QUICK REFERENCE DATA

GND = 0 V;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f \le 2.5$  ns

| SYMBOL                             | PARAMETER                    | CONDITIONS                                     | TYPICAL | UNIT |
|------------------------------------|------------------------------|------------------------------------------------|---------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay; CLK to Qn | $C_L = 30 \text{ pF}; V_{DDQ} = 2.5 \text{ V}$ | 2.4     | ns   |
| Cl                                 | Input capacitance            | V <sub>CC</sub> = 2.5 V                        | 2.9     | pF   |

NOTES:

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu$ W)  $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:  $f_i = input$  frequency in MHz;  $C_L = output$  load capacity in pF;  $f_o = output$  frequency in MHz;  $V_{CC} = supply$  voltage in V;

 $\sum (C_L \times V_{CC}^2 \times f_0)$  = sum of the outputs.

#### **ORDERING INFORMATION**

| PACKAGES                    | TEMPERATURE RANGE | ORDER CODE    | DWG NUMBER |
|-----------------------------|-------------------|---------------|------------|
| 48-Pin Plastic TSSOP Type I | 0°C to +70°C      | SSTL16877 DGG | SOT362-1   |

# 14-bit SSTL\_2 registered driver with differential clock inputs

# SSTL16877

#### **PIN DESCRIPTION**

| PIN NUMBER                                                      | SYMBOL           | NAME AND FUNCTION                                   |
|-----------------------------------------------------------------|------------------|-----------------------------------------------------|
| 34                                                              | RESET            | LVCMOS asynchronous master<br>reset<br>(Active LOW) |
| 48, 47, 44, 43,<br>42, 41, 40, 33,<br>32, 31, 30, 29,<br>26, 25 | D1 – D14         | SSTL_2 data inputs                                  |
| 1, 2, 5, 6, 7, 10,<br>11, 14, 15, 18,<br>19, 20, 23, 24         | Q1 – Q14         | SSTL_2 data outputs                                 |
| 35                                                              | VREF             | SSTL_2 input reference level                        |
| 3, 8, 13, 17, 22,<br>27, 36, 46                                 | GND              | Ground (0 V)                                        |
| 28, 37, 45                                                      | V <sub>CC</sub>  | Positive supply voltage                             |
| 4, 9, 12, 16, 21                                                | V <sub>DDQ</sub> | Output supply voltage                               |
| 38<br>39                                                        | CLK+<br>CLK–     | Differential clock inputs                           |

#### **FUNCTION TABLE**

|       | INPUTS       |        |   |                |  |
|-------|--------------|--------|---|----------------|--|
| RESET | CLK          | CLK    | D | Q              |  |
| L     | Х            | Х      | Х | L              |  |
| Н     | $\downarrow$ | ↑      | Н | Н              |  |
| Н     | $\downarrow$ | ↑      | L | L              |  |
| Н     | L or H       | L or H | Х | Q <sub>0</sub> |  |

H = High voltage level

L = High voltage level

 $\downarrow$  = High-to-Low transition

 $\uparrow$  = Low-to-High transition

X = Don't care

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

| SYMBOL           | PARAMETER                       | CONDITION                                   | L    | IMITS                  | UNIT |
|------------------|---------------------------------|---------------------------------------------|------|------------------------|------|
| STWIDOL          | PARAMETER                       | CONDITION                                   |      | MAX                    | UNIT |
| V <sub>CC</sub>  | DC supply voltage               |                                             | -0.5 | +4.6                   | V    |
| I <sub>IK</sub>  | DC input diode current          | V <sub>1</sub> < 0                          |      | -50                    | mA   |
| VI               | DC input voltage <sup>3</sup>   |                                             | -0.5 | V <sub>DDQ</sub> + 0.5 | V    |
| I <sub>ОК</sub>  | DC output diode current         | V <sub>O</sub> < 0                          |      | -50                    | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup>  | Note 3                                      | -0.5 | V <sub>DDQ</sub> + 0.5 | V    |
|                  | DC output current               | $V_{O} = 0$ to $V_{DDQ}$                    |      | ±50                    | mA   |
| ЮЛТ              | Continuous current <sup>4</sup> | V <sub>CC</sub> , V <sub>DDQ</sub> , or GND |      | ±100                   | ША   |
| T <sub>STG</sub> | Storage temperature range       |                                             | -65  | +150                   | °C   |

NOTES:

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 3.

4. The continuous current at V<sub>CC</sub>, V<sub>DDQ</sub>, or GND should not exceed ±100 mÅ.



# 14-bit SSTL\_2 registered driver with differential clock inputs

## SSTL16877

#### **RECOMMENDED OPERATING CONDITIONS<sup>1</sup>**

| SYMBOL           | PARAMETER                                                         | TEST CONDITIONS | MIN                       | ТҮР              | MAX                       | UNIT |
|------------------|-------------------------------------------------------------------|-----------------|---------------------------|------------------|---------------------------|------|
| V <sub>CC</sub>  | Supply voltage                                                    |                 | 2.3                       | 2.5              | 2.7                       | V    |
| V <sub>DDQ</sub> | Output supply voltage                                             |                 | 2.3                       | 2.5              | 2.7                       | V    |
| $V_{REF}$        | Reference voltage<br>(V <sub>REF</sub> = 0.5 x V <sub>DDQ</sub> ) |                 | 1.15                      | 1.25             | 1.35                      | V    |
| V <sub>TT</sub>  | Termination voltage                                               |                 | V <sub>REF</sub> – 40 mV  | V <sub>REF</sub> | V <sub>REF</sub> + 40 mV  | V    |
| VI               | Input voltage                                                     |                 | 0                         |                  | V <sub>CC</sub>           | V    |
| V <sub>IH</sub>  | AC HIGH-level input voltage                                       | All inputs      | V <sub>REF</sub> + 350 mV |                  |                           | V    |
| V <sub>IL</sub>  | AC LOW-level input voltage                                        | All inputs      |                           |                  | V <sub>REF</sub> – 350 mV | V    |
| V <sub>IH</sub>  | DC HIGH-level input voltage                                       | All inputs      | V <sub>REF</sub> + 180 mV |                  | V <sub>DDQ</sub> + 0.5 V  | V    |
| VIL              | DC LOW-level input voltage                                        | All inputs      | V <sub>SS</sub> – 0.5 V   |                  | V <sub>REF</sub> – 180 mV | V    |
| I <sub>ОН</sub>  | HIGH-level output current                                         |                 |                           |                  | -20                       | mA   |
| I <sub>OL</sub>  | LOW-level output current                                          |                 |                           |                  | 20                        | mA   |
| Tamb             | Operating free-air temperature range                              |                 | 0                         |                  | 70                        | °C   |

NOTE:

1. Unused control inputs must be held HIGH or LOW to prevent them from floating.

#### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

|                  |                                                                                                                                                                                         |                                                                 |                                                  | L                     | IMITS            |      |            |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----------------------|------------------|------|------------|
| SYMBOL           | PARAMETER                                                                                                                                                                               | TEST CONDITIONS                                                 |                                                  | Temp = 0°C to +70°C   |                  |      |            |
|                  |                                                                                                                                                                                         |                                                                 |                                                  | MIN                   | TYP <sup>2</sup> | MAX  | 1          |
| V <sub>IK</sub>  | I/O supply voltage                                                                                                                                                                      | $V_{CC} = 2.3 \text{ V}; \text{ I}_{\text{I}} = -18 \text{ mA}$ |                                                  |                       |                  | -1.2 |            |
|                  |                                                                                                                                                                                         | $V_{CC}$ = 2.3 V to 2.7 V; $I_{OH}$ = $-100$                    | μΑ                                               | V <sub>CC</sub> - 0.2 | 2.3              |      | v          |
| V <sub>OH</sub>  | HIGH level output voltage                                                                                                                                                               | $V_{CC} = 2.3 \text{ V}; I_{OH} = -8 \text{ mA}$                |                                                  | 1.95                  | 2.2              |      | V          |
|                  |                                                                                                                                                                                         | $V_{CC} = 2.3 \text{ V}; I_{OH} = -16 \text{ mA}$               |                                                  | 1.95                  | 2.1              |      | 1          |
|                  |                                                                                                                                                                                         | $V_{CC}$ = 2.3 V to 2.7 V; $I_{OL}$ = -100 µ                    | μA                                               |                       | 0.002            | 0.2  |            |
| V <sub>OL</sub>  | V <sub>OL</sub> LOW level output voltage                                                                                                                                                | $V_{CC} = 2.3 \text{ V}; \text{ I}_{OL} = -8 \text{ mA}$        |                                                  |                       | 0.14             | 0.35 | V          |
|                  |                                                                                                                                                                                         | $V_{CC} = 2.3 \text{ V}; \text{ I}_{OL} = -16 \text{ mA}$       |                                                  |                       | 0.30             | 0.35 |            |
| V <sub>CMR</sub> | CLK, CLK                                                                                                                                                                                | Common mode range for reliable performance                      |                                                  | 0.97                  |                  | 1.53 | V          |
| V <sub>PP</sub>  | CLK, CLK                                                                                                                                                                                | Minimum peak-to-peak input to er                                | Minimum peak-to-peak input to ensure logic state |                       |                  |      | mV         |
|                  |                                                                                                                                                                                         | $V_{CC}$ = 2.7 V ; V <sub>I</sub> = 1.7 V or 0.8 V              | \/ 1 45\/ or 1 25\/                              |                       | 0.01             | ±5   | μΑ         |
|                  | Data inputs, RESET                                                                                                                                                                      | $V_{CC}$ = 2.7 V ; V <sub>I</sub> = 2.7 V or 0 V                | V <sub>REF</sub> = 1.15V or 1.35V                |                       | 0.01             | ±5   |            |
| li li            |                                                                                                                                                                                         | $V_{CC} = 2.7 \text{ V}$ ; $V_{I} = 1.7 \text{ V}$ or 0.8 V     |                                                  |                       | 0.05             | ±5   |            |
|                  | CLK, $\overline{\text{CLK}}$ $V_{\text{CC}} = 2.7 \text{ V}; \text{ V}_{\text{I}} = 2.7 \text{ V} \text{ or } 0 \text{ V}$ $V_{\text{REF}} = 1.15 \text{ V} \text{ or } 1.35 \text{ V}$ |                                                                 |                                                  | 0.05                  | ±5               | μA   |            |
|                  | V <sub>REF</sub>                                                                                                                                                                        | V <sub>CC</sub> = 2.7 V                                         | V <sub>REF</sub> = 1.15V or 1.35V                |                       | 0.05             | ±5   | μΑ         |
|                  | Quiescent supply current<br>CLK and CLK in opposite                                                                                                                                     | $V_{CC}$ = 2.7 V ; $V_{I}$ = 1.7 V or 0.8 V                     |                                                  |                       | 12               | 25   | <b>m</b> A |
| Icc              | state <sup>1</sup>                                                                                                                                                                      | $V_{CC}$ = 2.7 V ; $V_{\rm I}$ = 2.7 V or 0 V                   |                                                  |                       | 10               | 25   | mA         |

NOTES:

1. When CLK and  $\overline{\text{CLK}}$  are HIGH, typical I<sub>CC</sub> = 25 mA. 2. All typical values are at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25°C (unless otherwise specified).

# 14-bit SSTL\_2 registered driver with differential clock inputs

# SSTL16877

#### TIMING REQUIREMENTS

Over recommended operating conditions;  $T_{amb} = 0^{\circ}C$  to +70°C (unless otherwise noted) (see Figure 1)

|                    |                                      |                                                       | LIMITS<br>V <sub>CC</sub> = 2.5 V ±0.2 V |     |      |  |
|--------------------|--------------------------------------|-------------------------------------------------------|------------------------------------------|-----|------|--|
| SYMBOL             | PARAMETER                            | TEST CONDITIONS                                       |                                          |     | UNIT |  |
|                    |                                      |                                                       |                                          | МАХ |      |  |
| f <sub>clock</sub> | Clock frequency                      |                                                       |                                          | 200 | MHz  |  |
| tw                 | Pulse duration, CLK, CLK HIGH or LOW |                                                       | 1.0                                      |     | ns   |  |
|                    | Catur time                           | Data before CLK↑, CLK↓                                | 0.2                                      |     |      |  |
| t <sub>su</sub>    | Setup time                           | RESET HIGH before CLK <sup>↑</sup> , $\overline{CLK}$ | 0.8                                      |     | ns   |  |
| t <sub>h</sub>     | Hold time                            |                                                       | 1.2                                      |     | ns   |  |

### SWITCHING CHARACTERISTICS

Over recommended operating conditions;  $T_{amb} = 0^{\circ}C$  to  $+70^{\circ}C$ ;  $V_{DDQ} = 2.3 - 2.7$  V and  $V_{DDQ}$  does not exceed  $V_{CC.}$ Class I,  $V_{REF} = V_{TT} = V_{DDQ} \times 0.5$  and  $C_L = 10$  pF (unless otherwise noted) (see Figure 1)

|                                    |                         |                                    |                       | LIMITS     |      |  |
|------------------------------------|-------------------------|------------------------------------|-----------------------|------------|------|--|
| SYMBOL                             | FROM<br>(INPUT)         | TO<br>(OUTPUT) V <sub>CC</sub> = 2 | V <sub>CC</sub> = 2.5 | 5 V ±0.2 V | UNIT |  |
|                                    | (                       | (                                  | MIN                   | МАХ        |      |  |
| f <sub>max</sub>                   | Maximum clock frequency |                                    | 200                   |            | MHz  |  |
| t <sub>PLH</sub> /t <sub>PHL</sub> | CLK and CLK             | Q                                  | 1.0                   | 3.5        | ns   |  |
| t <sub>PHL</sub>                   | RESET                   | Q                                  | 2.0                   | 4.0        | ns   |  |



# SSTL16877

### PARAMETER MEASUREMENT INFORMATION

#### **AC WAVEFORMS**







Waveform 2. Propagation delay RESET to output.







Waveform 4. Setup and hold times

#### **TEST CIRCUIT**



Figure 1. Load circuitry



# 14-bit SSTL\_2 registered driver with differential clock inputs

### SSTL16877



## 14-bit SSTL\_2 registered driver with differential clock inputs

#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition [1]                                                                                                                                                                                                                                                   |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                             |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make changes at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                             |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition - Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

**Philips Semiconductors** 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381

© Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A.

Date of release: 04-00

Document order number:

9397 750 07086

Let's make things better.



