## DATA SHEET

## 89C536/89C538

80C51 8-bit microcontroller family 16K/64K/512 FLASH

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## DESCRIPTION

The 89C536/89C538 are Single-Chip 8-Bit Microcontrollers manufactured in advanced CMOS process and are derivatives of the 80C51 microcontroller family. All the devices have the same instruction set as the 80C51.

The devices also have four 8-bit I/O ports, three 16-bit timer/event counters, a multi-source, two-priority-level, nested interrupt structure, UART and on-chip oscillator and timing circuits. For systems that require extra data memory capability up to 64 k bytes, each can be expanded using standard TTL-compatible memories and logic.

The 89C536/89C538 contain a non-volatile FLASH program memory (16k bytes in the 89C536, and 64k bytes in the 89C538). The devices have 512 bytes of RAM data memory.

## FEATURES

- 80C51 Central Processing Unit
- $16 \mathrm{k} \times 8$ (89C536) or $64 \mathrm{k} \times 8$ (89C538), FLASH EPROM Program Memory
- $512 \times 8$ RAM, externally expandable to $64 \mathrm{k} \times 8$ Data Memory
- Three 16-bit counter/timers
- Up to 3 external interrupt request inputs
- 6 interrupt sources with 2 priority levels
- Four 8-bit I/O ports
- Full-duplex UART
- Power control modes
- Idle mode
- Power down mode, with wakeup from power down using external interrupt
- 44-pin PLCC and QFP packages


## ORDERING INFORMATION

| PART NUMBER | MEMORY SIZE | TEMPERATURE RANGE ( ${ }^{\circ}$ C) AND PACKAGE | FREQ. <br> (MHz) | DRAWING <br> NUMBER |
| :---: | :---: | :---: | :---: | :---: |
| P89C536NBA A | 16 k bytes | 0 to $+70,44$-pin Plastic Leaded Chip Carrier | 33 | SOT187-2 |
| P89C536NBB B | 16 k bytes | 0 to $+70,44$-pin Plastic Quad Flat Package | 33 | SOT307-2 |
| P89C538NBA A | 64 k bytes | 0 to $+70,44$-pin Plastic Leaded Chip Carrier | 33 | SOT187-2 |
| P89C538NBB B | 64 k bytes | 0 to $+70,44-$ pin Plastic Quad Flat Package | 33 | SOT307-2 |

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## BLOCK DIAGRAM



## LOGIC SYMBOL



PROGRAMMING INFORMATION:
Programmers are provided by:

| Company | Phone Number | Internet Address |
| :--- | :--- | :--- |
| Advin | $1-800-627-2456$ |  |
| BP Microsystem | $1-800-225-2102$ | http://www.bpmicro.com |
| Data I/O | $1-206-881-6444$ | http://www.data-io.com |
| HiLo |  |  |

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS



PLASTIC QUAD FLAT PACK PIN FUNCTIONS


## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## PIN DESCRIPTIONS

| MNEMONIC | PIN NUMBER |  | TYPE | NAME AND FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
|  | LCC | QFP |  |  |
| $\mathrm{V}_{S S}$ | 1,22 | 16, 39 | 1 | Ground: OV reference. |
| $\mathrm{V}_{\text {CC }}$ | 23, 44 | 17, 38 | 1 | Power Supply: This is the power supply voltage for normal, idle, and power-down operation. |
| P0.0-0.7 | 43-36 | 37-30 | 1/O | Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1 s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification and received code bytes during EEPROM programming. External pull-ups are required during program verification. |
| P1.0-P1.7 | 2-9 | $\begin{gathered} 40-44, \\ 1-3 \end{gathered}$ | I/O | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1 s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $l_{\mathrm{LL}}$ ). Port 1 also receives the low-order address byte during program memory verification. <br> Alternate functions for Port 1 include: |
|  | 2 | 40 | I/O | T2 (P1.0): Timer/Counter 2 external count input |
|  | 3 | 41 | 1 | T2EX (P1.1): Timer/Counter 2 Reload/Capture |
| P2.0-P2.7 | 24-31 | 18-25 | 1/0 | Port 2: Port 2 is an 8 -bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1 s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $\left.I_{\mathrm{IL}}\right)$. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. Some Port 2 pins receive the high order address bits during EEPROM programming and verification. |
| P3.0-P3.7 | $\begin{gathered} \text { 11, } \\ 13-19 \end{gathered}$ | $\begin{gathered} 5, \\ 7-13 \end{gathered}$ | I/O | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1 s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{\mathrm{IL}}$ ). Port 3 also serves the special features of the 80C51 family, as listed below: |
|  | 11 | 5 | 1 | RxD (P3.0): Serial input port |
|  | 13 | 7 | 0 | TxD (P3.1): Serial output port |
|  | 14 | 8 | 1 | INT0 (P3.2): External interrupt |
|  | 15 | 9 | 1 | INT1 (P3.3): External interrupt |
|  | 16 | 10 | 1 | T0 (P3.4): Timer 0 external input |
|  | 17 | 11 | 1 | T1 (P3.5): Timer 1 external input |
|  | 18 | 12 | 0 | WR (P3.6): External data memory write strobe |
|  | 19 | 13 | 0 | $\overline{\mathrm{RD}}$ (P3.7): External data memory read strobe |
| RST | 10 | 4 | 1 | Reset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $\mathrm{V}_{\mathrm{SS}}$ permits a power-on reset using only an external capacitor to $\mathrm{V}_{\mathrm{CC}}$. |
| ALE/PROG | 33 | 27 | 0 | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of $1 / 6$ the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EEPROM programming. |
| PSEN | 32 | 26 | 0 | Program Store Enable: The read strobe to external program memory. When the processor is executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. |
| EA/ $/{ }_{\text {PP }}$ | 35 | 29 | 1 | External Access Enable/Programming Supply Voltage: EA must be externally held low to enable the device to fetch code from external program memory. If EA is held high, the device executes from internal program memory. This pin also receives the 12 V programming supply voltage $\left(\mathrm{V}_{\mathrm{PP}}\right)$ during EPROM programming. EA is internally latched on Reset. |
| XTAL1 | 21 | 15 | 1 | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. |
| XTAL2 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier. |

NOTE:
To avoid "latch-up" effect at power-on, the voltage on any pin at any time must not be higher than $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ or $\mathrm{V}_{S S}-0.5 \mathrm{~V}$, respectively.

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

Table 1. Special Function Registers

| SYMBOL | DESCRIPTION | DIRECT ADDRESS | BIT ADDRESS, SYMBOL, OR ALTERNATIVE PORT FUNCTION |  |  |  |  |  |  |  | RESET VALUE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ACC* | Accumulator | EOH | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | OOH |
| $B^{*}$ | B register | FOH | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | OOH |
| DPTR: | Data Pointer (2 bytes) |  |  |  |  |  |  |  |  |  |  |
| DPH | Data Pointer High | 83H |  |  |  |  |  |  |  |  | OOH |
| DPL | Data Pointer Low | 82 H |  |  |  |  |  |  |  |  | OOH |
|  |  |  | AF | AE | AD | AC | AB | AA | A9 | A8 |  |
| IE* | Interrupt Enable | A8H | EA | - | ET2 | ES | ET1 | EX1 | ET0 | EX0 | OOH |
|  |  |  | BF | BE | BD | BC | BB | BA | B9 | B8 |  |
| IP* | Interrupt Priority | B8H | - | - | PT2 | PS | PT1 | PX1 | PT0 | PX0 | x0000000B |
|  |  |  | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 |  |
| P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH |
|  |  |  | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 |  |
| P1* | Port 1 | 90 H | - | - | - | - | - | - | T2EX | T2 | FFH |
|  |  |  | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 |  |
| P2* | Port 2 | AOH | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH |
|  |  |  | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |  |
| P3* | Port 3 | BOH | RD | WR | T1 | T0 | INT1 | INTO | TxD | RxD | FFH |
|  |  |  |  |  |  |  |  |  |  |  |  |
| PCON\# | Power Control | 87H | SMOD | EXTRAM | - | - | GF1 | GF0 | PD | IDL | 00xx0000B |
|  |  |  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| PSW* | Program Status Word | DOH | CY | AC | F0 | RS1 | RS0 | OV | - | P | OOH |
| RACAP2H\# | Timer 2 Capture High | CBH |  |  |  |  |  |  |  |  | 00 H |
| RACAP2L\# | Timer 2 Capture Low | CAH |  |  |  |  |  |  |  |  | 00H |
| SBUF | Serial Data Buffer | 99 H |  |  |  |  |  |  |  |  | xxxxxxxxB |
|  |  |  | 9 F | 9 E | 9D | 9 C | 9B | 9A | 99 | 98 |  |
| SCON* | Serial Control | 98H | SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00H |
| SP | Stack Pointer | 81H |  |  |  |  |  |  |  |  | 07H |
|  |  |  | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 |  |
| TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | OOH |
|  |  |  | CF | CE | CD | CC | CB | CA | C9 | C8 |  |
| T2CON* | Timer 2 Control | C 8 H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | OOH |
| THO | Timer High 0 | 8CH |  |  |  |  |  |  |  |  | 00H |
| TH1 | Timer High 1 | 8DH |  |  |  |  |  |  |  |  | OOH |
| TH2\# | Timer High 2 | CDH |  |  |  |  |  |  |  |  | 00H |
| TLO | Timer Low 0 | 8AH |  |  |  |  |  |  |  |  | OOH |
| TL1 | Timer Low 1 | 8BH |  |  |  |  |  |  |  |  | 00H |
| TL2\# | Timer Low 2 | CCH |  |  |  |  |  |  |  |  | 00H |
| TMOD | Timer Mode | 89H | GATE | C/T | M1 | M0 | GATE | C/T | M1 | M0 | 00H |

[^0]
## OSCILLATOR CHARACTERISTICS

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator.

To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed.

## RESET

A reset is accomplished by holding the RST pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. To insure a good power-on reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-on, the voltage on $\mathrm{V}_{\mathrm{CC}}$ and RST must come up at the same time for a proper start-up. Ports 1, 2, and 3 will asynchronously be driven to their reset condition when a voltage above $\mathrm{V}_{\mathrm{IH} 1}$ (min.) is applied to RESET.

## LOW POWER MODES

## Idle Mode

In the idle mode (see Table 2), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the
interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

## Power-Down Mode

To save even more power, a Power Down mode (see Table 2) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2.0 V and care must be taken to return $\mathrm{V}_{\mathrm{Cc}}$ to the minimum specified operating voltages before the Power Down Mode is terminated.

Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values.

To properly terminate Power Down the reset or external interrupt should not be executed before $\mathrm{V}_{\mathrm{CC}}$ is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10 ms ).

With an external interrupt, INT0 and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down.

## Design Consideration

- To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to memory.

Table 2. External Pin Status During Idle and Power-Down Mode

| MODE | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Idle | Internal | 1 | 1 | Data | Data | Data | Data |
| Idle | External | 1 | 1 | Float | Data | Address | Data |
| Power-down | Internal | 0 | 0 | Data | Data | Data | Data |
| Power-down | External | 0 | 0 | Float | Data | Data | Data |

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## TIMER 2 OPERATION

## Timer 2

Timer 2 is a 16 -bit Timer/Counter which can operate as either an event timer or an event counter, as selected by $\mathrm{C} / \mathrm{T} 2^{*}$ in the special function register T2CON (see Figure 1). Timer 2 has three operating modes:Capture, Auto-reload, and Baud Rate Generator, which are selected by bits in the T2CON as shown in Table 3.

## Capture Mode

In the capture mode there are two options which are selected by bit EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16 -bit timer or counter (as selected by C/T2* in T2CON) which, upon overflowing sets bit TF2, the timer 2 overflow bit. This bit can be used to generate an interrupt (by enabling the Timer 2 interrupt bit in the IE register/SFR table). If EXEN2= 1, Timer 2 operates as described above, but with the added feature that a 1 - to -0 transition at external input T2EX causes the current value in the Timer 2 registers, TL2 and TH2, to be captured into registers RCAP2L and RCAP2H, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set, and EXF2 like TF2 can generate an interrupt (which vectors to the same location as Timer 2 overflow interrupt. The Timer 2 interrupt service routine can interrogate TF2 and EXF2 to determine which event caused the interrupt). The capture mode is
illustrated in Figure 2 (There is no reload value for TL2 and TH2 in this mode. Even when a capture event occurs from T2EX, the counter keeps on counting T2EX pin transitions or osc/12 pulses.).

## Auto-Reload Mode

In the 16-bit auto-reload mode, Timer 2 can be configured as either a timer or counter (C/T2* in T2CON).

Figure 3 shows the auto-reload mode of Timer 2. In this mode there are two options selected by bit EXEN2 in T2CON register. If EXEN2=0, then Timer 2 counts up to 0FFFFH and sets the TF2 (Overflow Flag) bit upon overflow. This causes the Timer 2 registers to be reloaded with the 16-bit value in RCAP2L and RCAP2H.

The values in RCAP2L and RCAP2H are preset by software. If EXEN2=1, then a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at input T2EX. This transition also sets the EXF2 bit. The Timer 2 interrupt, if enabled, can be generated when either TF2 or EXF2 are 1.

The external flag EXF2 toggles when Timer 2 underflows or overflows. This EXF2 bit can be used as a 17th bit of resolution if needed. The EXF2 flag does not generate an interrupt in this mode of operation.


Figure 1. Timer/Counter 2 (T2CON) Control Register
Table 3. Timer 2 Operating Modes

| RCLK + TCLK | CP/RL2 | TR2 | MODE |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 1 | 16 -bit Auto-reload |
| 0 | 1 | 1 | 16 -bit Capture |
| 1 | $X$ | 1 | Baud rate generator |
| $X$ | $X$ | 0 | (off) |

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH



Figure 2. Timer 2 in Capture Mode


Figure 3. Timer 2 in Auto-Reload Mode


Figure 4. Timer 2 in Baud Rate Generator Mode

Table 4. Timer 2 Generated Commonly Used Baud Rates

| Baud Rate | Osc Freq | Timer 2 |  |
| :---: | :---: | :---: | :---: |
|  |  | RCAP2H | RCAP2L |
| 375 K | 12 MHz | FF | FF |
| 9.6 K | 12 MHz | FF | D9 |
| 2.8 K | 12 MHz | FF | B2 |
| 2.4 K | 12 MHz | FF | 64 |
| 1.2 K | 12 MHz | FE | C8 |
| 300 | 12 MHz | FB | 1 E |
| 110 | 12 MHz | F2 | AF |
| 300 | 6 MHz | FD | 8 F |
| 110 | 6 MHz | F9 | 57 |

## Baud Rate Generator Mode

Bits TCLK and/or RCLK in T2CON (Table 3) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0 , Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates - one generated by Timer 1, the other by Timer 2.

Figure 4 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below:

$$
\text { Modes } 1 \text { and } 3 \text { Baud Rates }=\frac{\text { Timer } 2 \text { Overflow Rate }}{16}
$$

The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation ( $\mathrm{C} / \mathrm{T} 2^{*}=0$ ). Timer operation is different for Timer 2 when it is being used as a baud rate generator.
Usually, as a timer it would increment every machine cycle (i.e., 1/12 the oscillator frequency). As a baud rate generator, it increments every state time (i.e., $1 / 2$ the oscillator frequency). Thus the baud rate formula is as follows:

Modes 1 and 3 Baud Rates =

$$
\frac{\text { Oscillator Frequency }}{[32 \times[65536-(\text { RCAP2H, RCAP2L) })]}
$$

Where: (RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16 -bit unsigned integer.
The Timer 2 as a baud rate generator mode shown in Figure 4, is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed.

When Timer 2 is in the baud rate generator mode, one should not try to read or write TH2 and TL2. As a baud rate generator, Timer 2 is incremented every state time (osc/2) or asynchronously from pin T2; under these conditions, a read or write of TH2 or TL2 may not be accurate. The RCAP2 registers may be read, but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.

Table 4 shows commonly used baud rates and how they can be obtained from Timer 2.

## Summary Of Baud Rate Equations

Timer 2 is in baud rate generating mode. If Timer 2 is being clocked through pin T2(P1.0) the baud rate is:

Baud Rate $=\frac{\text { Timer 2 Overflow Rate }}{16}$

If Timer 2 is being clocked internally, the baud rate is:


Where $\mathrm{f}_{\mathrm{OSC}}=$ Oscillator Frequency
To obtain the reload value for RCAP2H and RCAP2L, the above equation can be rewritten as:

$$
\text { RCAP2H, RCAP2L }=65536-\left(\frac{\mathrm{f}_{\mathrm{OSc}}}{32 \times \text { Baud Rate }}\right)
$$

## Timer/Counter 2 Set-up

Except for the baud rate generator mode, the values given for T2CON do not include the setting of the TR2 bit. Therefore, bit TR2 must be set, separately, to turn the timer on. see Table 5 for set-up of Timer 2 as a timer. Also see Table 6 for set-up of Timer 2 as a counter.

Table 5. Timer 2 as a Timer

| MODE | T2CON |  |
| :--- | :---: | :---: |
|  | INTERNAL CONTROL <br> (Note 1) | EXTERNAL CONTROL <br> (Note 2) |
| 16-bit Auto-Reload | 00 H | 08 H |
| 16-bit Capture | 01 H | 09 H |
| Baud rate generator receive and transmit same baud rate | 34 H | 36 H |
| Receive only | 24 H | 26 H |
| Transmit only | 14 H | 16 H |

Table 6. Timer 2 as a Counter

| MODE | TMOD |  |
| :--- | :---: | :---: |
|  | INTERNAL CONTROL <br> (Note 1) | EXTERNAL CONTROL <br> (Note 2) |
| 16-bit | 02 H | 0AH |
| Auto-Reload | 03 H | 0BH |

## NOTES:

1. Capture/reload occurs only on timer/counter overflow.
2. Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate generator mode.

## Serial Interface

The 89C538/536 has a standard 80C51 serial port. This serial port can operate in 4 modes:
Mode 0: Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received (LSB first). The baud rate is fixed at $1 / 12$ the oscillator frequency.

Mode 1: 10 bits are transmitted (through TxD) or received (through RxD): a start bit ( 0 ), 8 data bits (LSB first), and a stop bit (1). On receive, the stop bit goes into RB8 in Special Function Register SCON. The baud rate is variable.

Mode 2: 11 bits are transmitted (through TxD) or received (through RxD): start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). On Transmit, the 9th data bit (TB8 in SCON) can be assigned the value of 0 or 1 , Or, for example, the parity bit ( P , in the PSW) could be moved into TB8. On receive, the 9th data bit goes into RB8 in Special Function Register SCON, while the stop bit is ignored. The baud rate is programmable to either $1 / 32$ or $1 / 64$ the oscillator frequency.

Mode 3: 11 bits are transmitted (through TxD) or received (through $j R x D$ ): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). In fact, Mode 3 is the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable.
In all four modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in Mode 0 by the condition $\mathrm{RI}=0$ and $\mathrm{REN}=1$. Reception is initiated in the other modes by the incoming start bit if REN $=1$.

## Serial Port Control Register

The serial port control and status register is the Special Function Register SCON, shown in Figure 5. This register contains not only the mode selection bits, but also the 9th data bit for transmit and receive (TB8 and RB8), and the serial port interrupt bits (TI and RI).
Additional details of serial port operation may be found in the 80C51 Family Hardware Description found in the Philips 80C51-Based 8-Bit Microcontroller Data Handbook, IC20.


Figure 5. SCON: Serial Port Control Register

## Interrupt Priority Structure

The 89C536/538 has a 6-source two-level interrupt structure (see Table 7). There are 2 SFRs associated with the interrupts on the 89C536/538. They are the IE and IP. (See Figures 6 and 7.)

The function of the IPH SFR is simple and when combined with the IP SFR determines the priority of each interrupt. The priority of each interrupt is determined as shown in the following table:

| PRIORITY BITS | INTERRUPT PRIORITY LEVEL |
| :---: | :--- |
| IP.x |  |
| 0 | Level 0 (lowest priority) |
| 1 | Level 1 (highest priority) |

An interrupt will be serviced as long as an interrupt of equal or higher priority is not already being serviced. If an interrupt of equal or higher level priority is being serviced, the new interrupt will wait until it is finished before being serviced. If a lower priority level interrupt is being serviced, it will be stopped and the new interrupt serviced. When the new interrupt is finished, the lower priority level interrupt that was stopped will be completed.

Table 7. Interrupt Table

| SOURCE | POLLING PRIORITY | REQUEST BITS | HARDWARE CLEAR? | VECTOR ADDRESS |
| :---: | :---: | :---: | :---: | :---: |
| X 0 | 1 | IE 0 | $\mathrm{~N}(\mathrm{~L})^{1} \mathrm{Y}(\mathrm{T})^{2}$ | 03 H |
| T 0 | 2 | TP 0 | Y | 0 BH |
| X 1 | 3 | IE 1 | $\mathrm{~N}(\mathrm{~L}) \mathrm{Y}(\mathrm{T})$ | 13 H |
| T 1 | 4 | TF 1 | Y | 1 BH |
| SP | 5 | $\mathrm{R} 1, \mathrm{TI}$ | N | 23 H |
| T 2 | 6 | $\mathrm{TF2} 2, \mathrm{EXF} 2$ | N | 2 BH |

## NOTES:

1. $L=$ Level activated
2. $T=$ Transition activated

| IE (0A8H) |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | EA | - | ET2 | ES | ET1 | EX1 | ETO | EXO |  |
|  |  | Enable Bit = 1 enables the interrupt. <br> Enable Bit $=0$ disables it. |  |  |  |  |  |  |  |  |
| BIT | SYM | FUNCTION <br> Global disable bit. If $\mathrm{EA}=0$, all interrupts are disabled. If $\mathrm{EA}=1$, each interrupt can be individually enabled or disabled by setting or clearing its enable bit. |  |  |  |  |  |  |  |  |
| IE. 7 |  |  |  |  |  |  |  |  |  |  |
| IE. 6 | - | Not implemented. |  |  |  |  |  |  |  |  |
| IE. 5 | ET2 | Timer 2 interrupt enable bit. |  |  |  |  |  |  |  |  |
| IE. 4 | ES | Serial Port interrupt enable bit. |  |  |  |  |  |  |  |  |
| IE. 3 | ET1 | Timer 1 interrupt enable bit. |  |  |  |  |  |  |  |  |
| IE. 2 | EX1 | External interrupt 1 enable bit. |  |  |  |  |  |  |  |  |
| IE. 1 | ETO | Timer 0 interrupt enable bit. |  |  |  |  |  |  |  |  |
| IE. 0 | EXO | External interrupt 0 enable bit. |  |  |  |  |  |  |  | SU00571 |

Figure 6. IE Registers

|  |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IP (0B8H) |  | - | - | PT2 | PS | PT1 | PX1 | PT0 | PXO |
| Priority Bit = 1 assigns higher priority <br> Priority Bit $=0$ assigns lower priority |  |  |  |  |  |  |  |  |  |
| BIT | SYM | FUNCTION |  |  |  |  |  |  |  |
| IP. 7 | - | Not implemented, reserved for future use. |  |  |  |  |  |  |  |
| IP. 6 | - | Not implemented, reserved for future use. |  |  |  |  |  |  |  |
| IP. 5 | PT2 | Timer 2 interrupt priority bit. |  |  |  |  |  |  |  |
| IP. 4 | PS | Serial Port interrupt priority bit. <br> Timer 1 interrupt priority bit. |  |  |  |  |  |  |  |
| IP. 3 | PT1 |  |  |  |  |  |  |  |  |
| IP. 2 | PX1 | External interrupt 1 priority bit. |  |  |  |  |  |  |  |
| IP. 1 | PT0 | Timer 0 interrupt priority bit. |  |  |  |  |  |  |  |
| IP. 0 | PX0 | External interrupt 0 priority bit. |  |  |  |  |  |  | SU00572 |

Figure 7. IP Registers

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## Expanded Data RAM Addressing

The 89C536/538 has internal data memory that is mapped into four separate segments: the lower 128 bytes of RAM, upper 128 bytes of RAM, 128 bytes Special Function Register (SFR), and 256 bytes expanded RAM (ERAM).

The four segments are:

1. The Lower 128 bytes of RAM (addresses 00 H to 7 FH ) are directly and indirectly addressable.
2. The Upper 128 bytes of RAM (addresses 80 H to FFH ) are indirectly addressable only.
3. The Special Function Registers, SFRs, (addresses 80 H to FFH) are directly addressable only.
4. The 256 -bytes expanded RAM (ERAM, $00 \mathrm{H}-\mathrm{FFH}$ ) are indirectly accessed by move external instruction, MOVX.

The Lower 128 bytes can be accessed by either direct or indirect addressing. The Upper 128 bytes can be accessed by indirect addressing only. The Upper 128 bytes occupy the same address space as the SFRs. That means they have the same address, but are physically separate from SFR space.

When an instruction accesses an internal location above address 7FH, the CPU knows whether the access is to the upper 128 bytes of data RAM or to SFR space by the addressing mode used in the instruction. Instructions that use direct addressing access SFR space. For example:

MOV OAOH,\#data
accesses the SFR at location OAOH (which is P2). Instructions that use indirect addressing access the Upper 128 bytes of data RAM.

For example:
MOV @R0,\#data
where RO contains 0 AOH , accesses the data byte at address 0 AOH , rather than P2 (whose address is 0 AOH ).

The ERAM can be accessed by indirect addressing and MOVX instructions. This part of memory is physically located on-chip, logically occupies the first 256 -bytes of external data memory.

The ERAM is indirectly addressed, using the MOVX instruction in combination with any of the registers R0, R1 of the selected bank or DPTR. An access to ERAM will not affect ports P0, P3.6 (WR\#) and P3.7 (RD\#). P2 SFR is output during external addressing. For example,

MOVX @R0,\#data
where RO contains 0 AOH , accesses the ERAM at address 0 AOH rather than external memory. An access to external data memory locations higher than FFH (i.e., 0100 H to FFFFH) will be performed with the MOVX DPTR instructions in the same way as in the standard 80C51, so with P0 and P2 as data/address bus, and P3.6 and P3.7 as write and read timing signals. Refer to Figure 8.

External data memory cannot be accessed using the MOVX with R0 or R1. This will always access the ERAM.

The stack pointer (SP) may be located anywhere in the 256 bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the ERAM.


Figure 8. Internal and External Data Memory Address Space

ABSOLUTE MAXIMUM RATINGS ${ }^{1,2,3}$

| PARAMETER | RATING | UNIT |
| :--- | :---: | :---: |
| Operating temperature under bias | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Voltage on $\mathrm{EA} / \mathrm{V}_{\text {PP }}$ pin to $\mathrm{V}_{\text {SS }}$ | 0 to +13.0 | V |
| Voltage on any other pin to $\mathrm{V}_{\text {SS }}$ | -0.5 to +6.5 | V |
| Maximum IOL per I/O pin | 15 | mA |
| Power dissipation (based on package heat transfer limitations, not device power consumption) | 1 | W |

## NOTES:

1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied.
2. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima.
3. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to $V_{S S}$ unless otherwise noted.

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; 5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX |  |
| $\mathrm{V}_{\text {IL }}$ | Input low voltage | $4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.5 \mathrm{~V}$ | -0.5 | $0.2 \mathrm{~V}_{\mathrm{CC}}-0.1$ | V |
| $\mathrm{V}_{\text {IH }}$ | Input high voltage (ports 0, 1, 2, 3, EA) |  | $0.2 \mathrm{~V}_{\mathrm{CC}}+0.9$ | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IH} 1}$ | Input high voltage, XTAL1, RST |  | $0.7 \mathrm{~V}_{\text {CC }}$ | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output low voltage, ports 1, 2, 36 | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}^{1} \end{gathered}$ |  | 0.4 | V |
| $\mathrm{V}_{\text {OL1 }}$ | Output low voltage, port 0, ALE, PSEN 5, 6 | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}^{1} \end{gathered}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output high voltage, ports 1, 2, 32 | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{OH}}=-30 \mu \mathrm{~A} \end{gathered}$ | $\mathrm{V}_{\mathrm{CC}}-0.7$ |  | V |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Output high voltage (port 0 in external bus mode), $\mathrm{ALE}^{7}$, PSEN ${ }^{2}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{HH}}=-800 \mu \mathrm{~A} \end{gathered}$ | $\mathrm{V}_{\mathrm{CC}}-0.7$ |  | V |
| IIL | Logical 0 input current, ports 1, 2, 3 | $\mathrm{V}_{1 \mathrm{IN}}=0.4 \mathrm{~V}$ | -1 | -50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {TL }}$ | Logical 1-to-0 transition current, ports 1, 2, 3 | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ <br> See note 3 |  | -650 | $\mu \mathrm{A}$ |
| ILI | Input leakage current, port 0 | $0.45<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {CC }}-0.3$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Power supply current (see Figure 16): <br> Active mode <br> Idle mode <br> Power-down mode or clock stopped (see Figure 20 for conditions) | See note 4 $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ \mathrm{FREQ}=24 \mathrm{MHz} \\ \mathrm{~T}_{\mathrm{amb}}=0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \end{gathered}$ |  | $\begin{gathered} 60 \\ 25 \\ 100 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\mathrm{R}_{\mathrm{RST}}$ | Internal reset pull-down resistor |  | 40 | 225 | k $\Omega$ |

NOTES:

1. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the $V_{\text {OLS }}$ of ALE and ports 1 and 3 . The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading $>100 \mathrm{pF}$ ), the noise pulse on the ALE pin may exceed 0.8 V . In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IoL can exceed these conditions provided that no single output sinks more than 5 mA and no more than two outputs exceed the test conditions.
2. Capacitive loading on ports 0 and 2 may cause the $\mathrm{V}_{\mathrm{OH}}$ on ALE and PSEN to momentarily fall below the $\mathrm{V}_{\mathrm{CC}}-0.7$ specification when the address bits are stabilizing.
3. Pins of ports 1,2 and 3 source a transition current when they are being externally driven from 1 to 0 . The transition current reaches its maximum value when $\mathrm{V}_{1 N}$ is approximately 2 V .
4. See Figures 17 through 20 for ICC test conditions and Figure 15 for limits..
5. Load capacitance for port 0, ALE, and PSEN $=100 \mathrm{pF}$, load capacitance for all other outputs $=80 \mathrm{pF}$.
6. Under steady state (non-transient) conditions, lol must be externally limited as follows:

| Maximum loL per port pin: | 15 mA |
| :--- | :--- |
| Maximum loL per 8-bit port: | 26 mA |
| Maximum total loL for all outputs: | 71 mA |

If lol exceeds the test condition, $\mathrm{V}_{\text {OL }}$ may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.
7. ALE is tested to $\mathrm{V}_{\mathrm{OH} 1}$, except when ALE is off then $\mathrm{V}_{\mathrm{OH}}$ is the voltage specification.
8. Pin capacitance is characterized but not tested. Pin capacitance is less than 25 pF . Pin capacitance of ceramic package is less than 15 pF (except $E A$ is 25 pF ).

## AC ELECTRICAL CHARACTERISTICS

$T_{\mathrm{amb}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}^{1,2,3}$

| SYMBOL | FIGURE | PARAMETER | VARIABLE CLOCK |  | 33MHz CLOCK |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX |  |
| 1/t CLCL | 9 | Oscillator frequency Speed versions : N (33MHz) | 3.5 | 33 | 3.5 | 33 | MHz |
| tLHLL | 9 | ALE pulse width | $2 \mathrm{t}_{\text {CLCL }}$-40 |  | 21 |  | ns |
| $\mathrm{t}_{\text {AVLL }}$ | 9 | Address valid to ALE low | tclcl-25 |  | 5 |  | ns |
| tLLAX | 9 | Address hold after ALE low | $\mathrm{t}_{\text {CLCL-2 }}$ 25 |  | 5 |  | ns |
| tlliv | 9 | ALE low to valid instruction in |  | $4 \mathrm{t}_{\text {cLCL }} 65$ |  | 55 | ns |
| tLLPL | 9 | ALE low to PSEN low | $\mathrm{t}_{\text {CLCL-25 }}$ |  | 5 |  | ns |
| tPLPH | 9 | PSEN pulse width | $3 \mathrm{t}_{\text {CLCL }}$-45 |  | 45 |  | ns |
| tpliv | 9 | PSEN low to valid instruction in |  | $3 \mathrm{t}_{\mathrm{CLCL}}$-60 |  | 30 | ns |
| tpxix | 9 | Input instruction hold after PSEN | 0 |  | 0 |  | ns |
| tpxiz | 9 | Input instruction float after PSEN |  | tCLCL-25 |  | 5 | ns |
| $\mathrm{t}_{\text {AVIV }}$ | 9 | Address to valid instruction in |  | 5 t CLCL-80 |  | 70 | ns |
| tplaz | 9 | PSEN low to address float |  | 10 |  | 10 | ns |
| Data Memory |  |  |  |  |  |  |  |
| trLRH | 10, 11 | RD pulse width | $6 \mathrm{t}_{\text {CLCL }}$-100 |  | 82 |  | ns |
| tWLWH | 10, 11 | WR pulse width | $6 \mathrm{t}_{\text {CLCLL}}$-100 |  | 82 |  | ns |
| trLDV | 10, 11 | RD low to valid data in |  | 5tCLCL-90 |  | 60 | ns |
| trHDX | 10, 11 | Data hold after RD | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {RHDZ }}$ | 10, 11 | Data float after RD |  | 2tclcl-28 |  | 32 | ns |
| tLLDV | 10, 11 | ALE low to valid data in |  | 8tclcl-150 |  | 90 | ns |
| $\mathrm{t}_{\text {AVDV }}$ | 10, 11 | Address to valid data in |  | 9t $\mathrm{CLCLL}^{165}$ |  | 105 | ns |
| tLLWL | 10, 11 | ALE low to RD or WR low | 3tclcl-50 | 3tCLCL+50 | 40 | 140 | ns |
| $\mathrm{t}_{\text {AVWL }}$ | 10, 11 | Address valid to WR low or RD low | 4tcLCL-75 |  | 45 |  | ns |
| $\mathrm{t}_{\text {QVwx }}$ | 10, 11 | Data valid to WR transition | $\mathrm{t}_{\text {CLCL }}$-30 |  | 0 |  | ns |
| twhQx | 10, 11 | Data hold after WR | $\mathrm{t}_{\text {CLCL- }}$ 25 |  | 5 |  | ns |
| $\mathrm{t}_{\text {QVWH }}$ | 11 | Data valid to WR high | $7 \mathrm{t}_{\text {CLCL- }}$ 130 |  | 80 |  | ns |
| $\mathrm{t}_{\text {RLAZ }}$ | 10, 11 | RD low to address float |  | 0 |  | 0 | ns |
| ${ }^{\text {twhLH }}$ | 10, 11 | RD or WR high to ALE high | tclCL-25 | tclcL+25 | 5 | 55 | ns |
| External Clock |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CHCX}}$ | 13 | High time | 17 | $\mathrm{t}_{\text {CLCL }} \mathrm{t}_{\text {CLCX }}$ |  |  | ns |
| tCLCX | 13 | Low time | 17 | $\mathrm{t}_{\text {CLCL }}{ }^{\text {t }}$ CHCX |  |  | ns |
| $\mathrm{t}_{\text {CLCH }}$ | 13 | Rise time |  | 5 |  |  | ns |
| $\mathrm{t}_{\text {CHCL }}$ | 13 | Fall time |  | 5 |  |  | ns |
| Shift Register |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {XLXL }}$ | 12 | Serial port clock cycle time | 12 t CLCL |  | 360 |  | ns |
| $\mathrm{t}_{\text {QVXH }}$ | 12 | Output data setup to clock rising edge | 10tCLCL-133 |  | 167 |  | ns |
| ${ }^{\text {t }}$ HQQX | 12 | Output data hold after clock rising edge | $2 \mathrm{t}_{\text {CLCL }}$-80 |  | 50 |  | ns |
| $t_{\text {XHDX }}$ | 12 | Input data hold after clock rising edge | 0 |  | 0 |  | ns |
| tXHDV | 12 | Clock rising edge to input data valid |  | $10 \mathrm{tCLCL}-133$ |  | 167 | ns |

## NOTES:

1. Parameters are valid over operating temperature range unless otherwise specified.
2. Load capacitance for port $0, A L E$, and $\overline{P S E N}=100 \mathrm{pF}$, load capacitance for all other outputs $=80 \mathrm{pF}$.
3. Interfacing the microcontroller to devices with float times up to 45 ns is permitted. This limited bus contention will not cause damage to Port 0 drivers.

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## EXPLANATION OF THE AC SYMBOLS

Each timing symbol has five characters. The first character is always
' t ' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal.
The designations are:
A - Address
C - Clock
D - Input data
H - Logic level high
I - Instruction (program memory contents)
L - Logic level low, or ALE

P - PSEN
Q - Output data
$R$ - RD signal
t - Time
V - Valid
W- WR signal
X - No longer a valid logic level
Z - Float
Examples: $\mathrm{t}_{\mathrm{AVLL}}=$ Time for address valid to ALE low. $\mathrm{t}_{\mathrm{LIPL}}=$ Time for ALE low to PSEN Iow.


Figure 9. External Program Memory Read Cycle


Figure 10. External Data Memory Read Cycle


Figure 11. External Data Memory Write Cycle


Figure 12. Shift Register Mode Timing


Figure 13. External Clock Drive

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH



NOTE:
For timing purposes, a port is no longer floating when a 100 mV change from load voltage occurs, and begins to float when a 100 mV change from the loaded $\mathrm{V}_{\mathrm{OH}} / \mathrm{V}_{\mathrm{OL}}$ level occurs. $\mathrm{IOH}_{\mathrm{OH}} / \mathrm{I}_{\mathrm{OL}} \geq \pm 20 \mathrm{~mA}$.

Figure 14. AC Testing Input/Output
Figure 15. Float Waveform


Figure 16. I $I_{C C}$ vs. FREQ Valid only within frequency specifications of the device under test

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH



Figure 19. Clock Signal Waveform for Icc Tests in Active and Idle Modes

$$
\mathrm{t}_{\mathrm{CLCH}}=\mathrm{t}_{\mathrm{CHCL}}=5 \mathrm{~ns}
$$



Figure 20. I ICC Test Condition, Power Down Mode All other pins are disconnected. $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ to 5.5 V

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## FLASH EPROM PROGRAM MEMORY

## FEATURES

- 16K (89C536) or 64K (89C538) or electrically erasable internal program.
- Up to 64 Kilobyte external program memory if the internal program memory is switched off $(\overline{\mathrm{EA}}=0)$.
- Programming and erasing voltage $12 \mathrm{~V} \pm 5 \%$
- Command register architecture
- Byte Programming (10 $\mu$ s typical)
- Auto chip erase 5 seconds typical (including preprogramming time)
- Auto Erase and auto program
- DATA polling
- Toggle bit
- 100 minimum erase/program cycles
- Advanced CMOS FLASH EPROM memory technology


## GENERAL DESCRIPTION

The 89C536/538 FLASH EPROM memory augments EPROM functionality with In-circuit electrical erasure and programming. The 89C536/538 uses a command register to manage this functionality.

The FLASH EPROM reliably stores memory contents even after 100 erase and program cycles. The cell is designed to optimize the erase and programming mechanisms. In addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and programming operations produces reliable cycling. The $89 \mathrm{C} 536 / 538$ uses a $12.0 \mathrm{~V} \pm 5 \% \mathrm{~V}$ PP supply to perform the Auto Program/Erase algorithms.

## Automatic Programming

The 89C536/538 is byte programmable using the Automatic Programming algorithm. The Automatic Programming algorithm does not require the system to time out or verify the data programmed. The typical room temperature chip programming time of the 89C536/538 is less than 5 seconds.

## Automatic Chip Erase

The device may be erased using the automatic Erase algorithm. The automatic Erase algorithm automatically programs the entire array prior to electrical erase. The timing and verification of electrical erase are controlled internal to the device.

## Automatic Programming Algorithm

The 89C536/538 automatic Programming algorithm requires the user to only write a program set-up command and a program command (program data and address). The device automatically times the programming pulse width, provides the program verify, and counts the number of sequences. A status bit similar to DATA polling and a status bit toggling between consecutive read cycles, provide feedback to the user as to the status of the programming operation.

## AUTOMATIC ERASE ALGORITHM

The 89C536/538 Automatic Erase algorithm requires the user to only write an erase set-up command and erase command. The device will automatically pre-program and verify the entire array. Then the device automatically times the erase pulse width, provides the erase verify, and counts the number of sequences. A status bit similar to DATA polling and a status bit toggling between consecutive read cycles, provide feedback to the user as to the status of the erase operation.

Commands are written to the command register. Register contents serve as inputs to an internal state-machine which controls the erase and programming circuitry. During write cycles, the command register internally latches address and data needed for the programming and erase operations. For system design simplification, the 89C536/538 is designed to support either WE or $\overline{C E}$ controlled writes. During a system write cycle, addresses are latched on the falling edge of WE or $\overline{C E}$, whichever occurs last. Data is latched on the rising edge of $\overline{W E}$ or $\overline{C E}$, whichever occurs first. To simplify the following discussion, the WE pin is used as the write cycle control pin through the rest of this text. All setup and hold times are with respect to the WE signal.


Figure 21. Erase/Programming/Verification

Table 8. Pin Description

| PIN NAME | SYMBOL | FUNCTION |
| :--- | :--- | :--- |
| P1.0-P1.7 | A0-A7 | Input Low Order Address Bits |
| P2.0-P2.5, P3.4, P3.5 | I8-A13, A14-A15 | Input High Order Address Bits |
| P0.0-P0.7 | Q0-Q7 | Data Input/Output |
| P3.3 | CE | Chip Enable Input |
| P2.7 | OE | Output Enable Input |
| ALE/WE | WE | Write Enable Pin |
| EA | VPP | Program Supply Voltage |
| P2.6, P3.7, P3.1, P3.0 | FTEST3-FTEST0 | Flash Test Mode Selection |
| VCC | V $_{\text {CC }}$ | Power Supply Voltage $(+5 \mathrm{~V})$ |
| GND | GND | Ground Pin |

Table 9. Command Definitions

| COMMAND | BUS CYCLES | FIRST BUS CYCLE |  |  | SECOND BUS CYCLE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | OPERATION ADDRESS DATA |  |  | OPERATION ADDRESS DATA |  |  |
| Setup auto erase/auto erase (chip) | 2 | Write | X | 30 H | Write | X | 30 H |
| Setup auto program/program | 2 | Write | X | 40 H | Write | PA | PD |
| Reset | 2 | Write | X | FFH | Write | X | FFH |

## NOTES:

PA = Address of memory location to be programmed
PD = Data to be programmed at location

## Command Definitions

When low voltage is applied to the $\mathrm{V}_{\text {PP }}$ pin, the contents of the command register default to 00 H . Placing high voltage on the $\mathrm{V}_{\mathrm{PP}}$ pin enables read/write operations. Device operations are selected by writing specific data patterns into the command register. Table 9 defines these 89C536/538 register commands. Table 10 defines the bus operations of 89C536/538.

Table 10.

| OPERATION |  | $\mathrm{V}_{\mathrm{PP}}(1)$ | $\overline{\text { CE }}$ | $\overline{\text { OE }}$ | WE | D00-D07 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| READ/WRITE | Read(2) | $\mathrm{V}_{\mathrm{PPH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{VI}_{\mathrm{H}}$ | DATA OUT(3) |
|  | Standby(4) | $\mathrm{V}_{\mathrm{PPH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Tri-State |
|  | Write | $\mathrm{V}_{\mathrm{PPH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data $\ln (5)$ |

## NOTES:

1. $V_{P P H}$ is the programming voltage specified for the device.
2. Read operation with VPP $=\mathrm{V}_{\mathrm{PPH}}$ may access array data (if write command is preceded) or silicon ID codes.
3. With $\mathrm{V}_{\mathrm{PP}}$ at high voltage, the standby current equals $\mathrm{I}_{\mathrm{CC}}+\mathrm{I}_{\mathrm{PP}}$ (standby).
4. Refer to Table 38 for valid Data-In during a write operation.
5. $X$ can be $V_{\text {IL }}$ or $V_{\text {IH }}$.

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## Set-Up Automatic Chip Erase/Erase Commands

The automatic chip erase does not require the device to be entirely pre-programmed prior to executing the Automatic set-up erase command and automatic chip erase command. Upon executing the Automatic chip erase command, the device automatically will program and verify the entire memory for an all-zero data pattern. When the device is automatically verified to contain an all-zero pattern, a self-timed chip erase and verify begins. The erase and verify operations are complete when the data on DQ7 is"1" at which time the device returns to the standby mode. The system is not required to provide any control or timing during these operations.

When using the Automatic Chip Erase algorithm, note that the erase automatically terminates when adequate erase margin has been achieved for the memory array (no erase verify command is required). The margin voltages are internally generated in the same manner as when the standard erase verify command is used.

The Automatic set-up erase command is a command only operation that stages the device for automatic electrical erasure of all bytes in the array. Automatic set-up erase is performed by writing 30 H to the command register.

To command automatic chip erase, the command 30 H must be written again to the command register. The automatic chip erase begins on the rising edge of the WE and terminates when the data on DQ7 is "1 " and the data on DQ6 stops toggling for two consecutive read cycles, at which time the device returns to the standby mode.

## Set-Up Automatic Program/Program Commands

The Automatic Set-up Program is a command-only operation that stages the devices for automatic programming. Automatic Set-up Program is performed by writing 40 H to the command register.

Once the Automatic Set-up Program operation is performed, the next WE pulse causes a transition to an active programming operation. Addresses are internally latched on the falling edge of the WE pulse. Data is internally latched on the rising edge of the WE pulse. The rising edge of WE also begins the programming operation. The system is not required to provide further controls or timings. The device will automatically provide an adequate internally generated program pulse and verify margin. The automatic programming operation is completed when the data read on DQ6 stops toggling for two consecutive read cycles and the data on DQ7 and DQ6 are equivalent to data written to these two bits at which time the device returns to the Read mode (no program verify command is required; but data can be read out if OE is active low).

## Reset Command

A reset command is provided as a means to safely abort the eraseor program-command sequences. Following either set-up command (erase or program) with two consecutive writes of FFH
will safely abort the operation. Memory contents will not be altered. Should program-fail or erase-fail happen, two consecutive writes of FFH will reset the device to abort the operation. A valid command must then be written to place the device in the desired state.

## Write Operation Status

## Toggle Bit-DQ6

The 89C536/538 features a "Toggle Bit" as a method to indicate to the host system that the Auto Program/Erase algorithms are either in progress or completed.

While the Automatic Program or Erase algorithm is in progress, successive attempts to read data from the device will result in DQ6 toggling between one and zero. Once the Automatic Program or Erase algorithm is completed, DQ6 will stop toggling and valid data will be read. The toggle bit is valid after the rising edge of the second WE pulse of the two write pulse sequences.

## Data Polling-D07

The 89C536/538 also features DATA Polling as a method to indicate to the host system that the Automatic Program or Erase algorithms are either in progress or completed.

While the Automatic Programming algorithm is in operation an attempt to read the device will produce the complement data of the data last written to DQ7. Upon completion of the Automatic Program algorithm an attempt to read the device will produce the true data last written to DQ7. The Data Polling feature is valid after the rising edge of the second WE pulse of the two write pulse sequences.

While the Automatic Erase algorithm is in operation, DQ7 will read " 0 " until the erase operation is completed. Upon completion of the erase operation, the data on DQ7 will read " 1 ". The DATA Polling feature is valid after the rising edge of the second WE pulse of two writes pulse sequences.

The DATA Polling feature is active during Automatic Program/Erase algorithms.

## Write Operation

The data to be programmed into Flash should be inverted when programming. In other words to program the value ' 00 ', ' FF ' should be applied to port P0.

## System Considerations

During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a $0.1 \mu \mathrm{~F}$ ceramic capacitor (high frequency, low inherent inductance) should be used on each device between $\mathrm{V}_{\mathrm{CC}}$ and GND, and between $V_{\text {PP }}$ and GND to minimize transient effects.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | CONDITION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | $\mathrm{V}_{\text {PPH }}$ |  |  | 14 | pF | $\mathrm{VI}_{\mathrm{N}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ | $\mathrm{V}_{\text {PPH }}$ |  |  | 16 | pF | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |

## Command programming/Data programming/Erase Operation

## DC CHARACTERISTICS

$\mathrm{T}_{\text {amb }}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{PP}}=12.0 \mathrm{~V} \pm 5 \%$

| SYMBOL | PARAMETER | CONDITION | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{CC}}$ |  |  | 10 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{GND}$ to $\mathrm{V}_{\text {CC }}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{SB} 1} \\ & \mathrm{I}_{\mathrm{SB} 2} \end{aligned}$ | Standby V ${ }_{\text {CC }}$ Current | $\begin{aligned} & \hline \overline{\mathrm{CE}}=\mathrm{VI}_{\mathrm{H}} \\ & \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{CC}} \pm 0.3 \mathrm{~V} \end{aligned}$ |  | 1 | $\begin{aligned} & \hline 1 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| ICC1 (Read) <br> ICC2 <br> ICC3 (Program) <br> Icc4 (Erase) <br> ${ }^{\text {ICC5 }}$ (Program Verify) <br> ICc6 (Erase Verify) | Operating $\mathrm{V}_{\mathrm{CC}}$ Current | $\begin{aligned} & \text { lout }=0 \mathrm{~mA}, \mathrm{f}=1 \mathrm{MHz} \\ & \text { lout }=0 \mathrm{~mA}, \mathrm{~F}=11 \mathrm{MHz} \\ & \text { In Programming } \\ & \text { In Erase } \\ & \text { In Program Verify } \\ & \text { In erase Verify } \end{aligned}$ |  |  | $\begin{aligned} & 30 \\ & 50 \\ & 50 \\ & 50 \\ & 50 \\ & 50 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| IPP1 (Read) <br> IPP2 (Program) <br> IPP3 (Erase) <br> IPP4 (Program Verify) | $\mathrm{V}_{\text {PP }}$ Current | $\mathrm{V}_{\mathrm{PP}}=12.6 \mathrm{~V}$ <br> In Programming <br> In Erase <br> In Program Verify |  |  | $\begin{aligned} & 100 \\ & 50 \\ & 50 \\ & 50 \end{aligned}$ | $\mu \mathrm{A}$ <br> mA <br> mA <br> mA |
| Ipp5 (Erase Verify) |  | In Erase Verify |  |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Voltage |  | -0.5 (Note 5) |  | $0.2 \mathrm{~V}_{\mathrm{PP}}-0.3$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2.4 |  | $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ <br> (Note 6) | V |
| $\mathrm{V}_{\text {OL }}$ | Output Voltage Low | $\mathrm{l} \mathrm{OL}=2.1 \mathrm{~mA}$ |  |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage High | $\mathrm{IOH}_{\mathrm{OH}}=400 \mathrm{uA}$ | 2.4 |  |  | V |

NOTES:

1. $\mathrm{V}_{\mathrm{CC}}$ must be applied before $\mathrm{V}_{\mathrm{PP}}$ and removed after $\mathrm{V}_{\mathrm{PP}}$.
2. VPP must not exceed 14 V including overshoot.
3. An influence may be had upon device reliability if the device is installed or removed while $\mathrm{V}_{\mathrm{PP}}=12 \mathrm{~V}$.
4. Do not alter $\mathrm{V}_{\mathrm{PP}}$ from $\mathrm{V}_{\text {IL }}$ to 12 V or 12 V to $\mathrm{V}_{\text {IL }}$ when $\mathrm{CE}=\mathrm{V}_{\text {IL }}$
5. $\mathrm{V}_{\mathrm{IL}} \mathrm{min} .=-0.5 \mathrm{~V}$ for pulse width $\leqq 20 \mathrm{~ns}$.
6. If $\mathrm{V}_{I H}$ is over the specified maximum value, programming operation cannot be guaranteed.
7. All currents are in RMS unless otherwise noted. (Sampled, not $100 \%$ tested.).

## AC CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{PP}}=12 \mathrm{~V} \pm 5 \%$

| SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\tau_{\text {VPS }}$ | VPP setup time |  | 100 |  | ns |
| $\tau_{\text {OES }}$ | OE setup time |  | 100 |  | ns |
| $\tau_{\text {CWC }}$ | Command programming cycles |  | 150 |  | ns |
| $\tau_{\text {CEP }}$ | WE programming pulse width |  | 60 |  | ns |
| $\tau_{\text {EPH1 }}$ | WE programming pulse width High |  | 20 |  | ns |
| $\tau_{\text {CEPH2 }}$ | WE programming pulse width High |  | 100 |  | ns |
| $\tau_{\text {AS }}$ | Address setup time |  | 0 |  | ns |
| $\tau_{\text {AH1 }}$ | Address hold time for DATA Polling |  | 0 |  | ns |
| $\tau_{\text {DS }}$ | DATA setup time |  | 50 |  | ns |
| $\tau_{\text {DH }}$ | DATA hold time |  | 10 |  | ns |
| $\tau_{\text {CESP }}$ | CE setup time before DATA polling/toggle bit |  | 100 |  | ns |
| $\tau_{\text {CES }}$ | CE setup time |  | 0 |  | ns |
| $\tau_{\text {CESC }}$ | CE setup time before command write |  | 100 |  | ns |
| $\tau_{\text {VPH }}$ | $\mathrm{V}_{\text {PP }}$ hold time |  | 100 |  | ns |
| $\tau_{\text {DF }}$ | Output disable time (Note 2) |  |  | 35 | ns |
| $\tau_{\text {DPA }}$ | DATA polling/toggle bit access time |  |  | 150 | ns |
| $\tau_{\text {AETC }}$ | Total erase time in auto chip erase |  |  | 5(TYP) | S |
| $\tau_{\text {AVT }}$ | Total programming time in auto verify |  | 15 | 300 | $\mu s$ |

NOTES:

1. $\overline{C E}$ and $\overline{O E}$ must be fixed high during $\mathrm{V}_{\mathrm{PP}}$ transition from 5 V to 12 V or from 12 V to 5 V .
2. $\tau_{\mathrm{DF}}$ is defined as the time at which the output achieves the open circuit condition and data is no longer driven.

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## Timing Waveform

## Automatic Programming

One byte of data is programmed. Verifying in fast algorithm and additional programming by external control are not required because these operations are executed automatically by an internal control circuit. Programming completion can be verified by DATA polling and toggle bit checking after automatic verify starts. Device outputs DATA during programming and DATA after programming on Q7. Q0 to Q5(Q6 is for toggle bit; see toggle bit, DATA polling, timing waveform) are in high impedance.


Figure 22. Automatic Programming Timing Waveform

## 80C51 8-bit microcontroller family 16K/64K/512 FLASH

## Automatic Chip Erase

All data in the FLASH memory is erased. External erase verification is not required. Erasure completion can be verified by DATA polling and toggle bit checking after automatic erase starts. Device outputs 0 during erasure and 1 after erasure on Q7, Q0 to Q5 (Q6 is for toggle bit; see toggle bit, DATA polling, timing waveform) are in high impedance.


Figure 23. Automatic Chip Erase Timing Waveform
RESET


Figure 24. Reset Timing Waveform

## 80C51 8-bit microcontroller family

 16K/64K/512 FLASH
## Toggle Bit, Data Polling

Toggle bit appears in Q6, when program/erase is operating. DATA
polling appears in Q7 during programming or erase.


Figure 25. Toggle Bit, Data Polling Timing Waveform


detail X

DIMENSIONS (millimetre dimensions are derived from the original inch dimensions)

| UNIT | A | $\mathrm{A}_{1}$ min. | $\mathrm{A}_{3}$ | $\mathrm{A}_{4}$ max. | $\mathrm{b}_{\mathrm{p}}$ | $\mathrm{b}_{1}$ | $\mathrm{D}^{(1)}$ | $E^{(1)}$ | e | $e_{\text {d }}$ | $e_{E}$ | $H_{D}$ | $\mathrm{H}_{\mathrm{E}}$ | k | $\begin{gathered} \mathbf{k}_{1} \\ \max . \end{gathered}$ | $L_{p}$ | v | w | y | $\begin{array}{\|l} \hline Z_{D}{ }^{(1)} \\ \text { max. } \end{array}$ | $\begin{aligned} & Z_{E}^{(1)} \\ & \max . \end{aligned}$ | $\beta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | $\begin{aligned} & 4.57 \\ & 4.19 \end{aligned}$ | 0.51 | 0.25 | 3.05 | $\begin{aligned} & 0.53 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.81 \\ & 0.66 \end{aligned}$ | $\begin{aligned} & 16.66 \\ & 16.51 \end{aligned}$ | $\begin{aligned} & 16.66 \\ & 16.51 \end{aligned}$ | 1.27 | $\begin{aligned} & 16.00 \\ & 14.99 \end{aligned}$ | $\begin{aligned} & 16.00 \\ & 14.99 \end{aligned}$ | $\begin{aligned} & 17.65 \\ & 17.40 \end{aligned}$ | $\begin{aligned} & 17.65 \\ & 17.40 \end{aligned}$ | $\begin{aligned} & 1.22 \\ & 1.07 \end{aligned}$ | 0.51 | $\begin{aligned} & 1.44 \\ & 1.02 \end{aligned}$ | 0.18 | 0.18 | 0.10 | 2.16 | 2.16 |  |
| inches | $\begin{aligned} & 0.180 \\ & 0.165 \end{aligned}$ | 0.020 | 0.01 | 0.12 | $\begin{aligned} & 0.021 \\ & 0.013 \end{aligned}$ | $\left.\begin{aligned} & 0.032 \\ & 0.026 \end{aligned} \right\rvert\,$ | $\begin{array}{\|l\|l} 0.656 \\ 0.650 \end{array}$ | $\begin{aligned} & 0.656 \\ & 0.650 \end{aligned}$ | 0.05 | $\begin{aligned} & 0.630 \\ & 0.590 \end{aligned}$ | $\begin{aligned} & 0.630 \\ & 0.590 \end{aligned}$ | $\left.\begin{array}{\|l\|} 0.695 \\ 0.685 \end{array} \right\rvert\,$ | $\begin{array}{\|l\|} 0.695 \\ 0.685 \end{array}$ | $\begin{array}{\|l\|} \hline 0.048 \\ 0.042 \\ \hline \end{array}$ | 0.020 | $\begin{aligned} & 0.057 \\ & 0.040 \end{aligned}$ | 0.007 | 0.007 | 0.004 | 0.085 | 0.085 |  |

## Note

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  |  | EUROPEAN |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | ISSUE DATE |  |  |  |  |
| SOT187-2 | IEC | JEDEC | EIAJ |  |  |



detail $X$


DIMENSIONS (mm are the original dimensions)

| UNIT | $\mathbf{A}$ <br> $\mathbf{m a x}^{\prime}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{b}_{\mathbf{p}}$ | $\mathbf{c}$ | $\mathbf{D}^{(1)}$ | $\mathbf{E}^{(1)}$ | $\mathbf{e}$ | $\mathbf{H}_{\mathbf{D}}$ | $\mathbf{H}_{\mathbf{E}}$ | $\mathbf{L}$ | $\mathbf{L}_{\mathbf{p}}$ | $\mathbf{v}$ | $\mathbf{w}$ | $\mathbf{y}$ | $\mathbf{Z}_{\mathbf{D}}{ }^{(1)}$ | $\mathbf{Z}_{\mathbf{E}}{ }^{(1)}$ | $\boldsymbol{\theta}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 2.10 | 0.25 | 1.85 | 0.25 | 0.40 | 0.25 | 10.1 | 10.1 | 0.8 | 12.9 | 12.9 | 1.3 | 0.95 | 0.15 | 0.15 | 0.1 | 1.2 | 1.2 | $10^{0}$ |
| 0.05 | 1.65 | 0.20 | 0.14 | 9.9 | 9.9 | 0.8 | 12.3 | 12.3 |  | 0.55 | 0.8 |  |  |  |  |  |  |  |  |
| $0^{0}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | EIAJ |  |  |
| SOT307-2 |  |  |  | - ( | $-95-02-04$ 97-08-01 |

Data sheet status

| Data sheet <br> status | Product <br> status | Definition [1] |
| :--- | :--- | :--- |
| Objective <br> specification | Development | This data sheet contains the design target or goal specifications for product development. <br> Specification may change in any manner without notice. |
| Preliminary <br> specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. <br> Philips Semiconductors reserves the right to make chages at any time without notice in order to <br> improve design and supply the best possible product. |
| Product <br> specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make <br> changes at any time without notice in order to improve design and supply the best possible product. |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

## Definitions

Short-form specification - The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.
Limiting values definition - Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## Disclaimers

Life support - These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.
Right to make changes - Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## Philips Semiconductors

811 East Arques Avenue
P.O. Box 3409

Sunnyvale, California 94088-3409
Telephone 800-234-7381

All rights reserved. Printed in U.S.A.
Date of release: 05-98
Document order number:
939775003876

## Let's make things better.



PHILIPS


[^0]:    * SFRs are bit addressable.
    \# SFRs are modified from or added to the 80C51 SFRs.
    - Reserved bits.

