# INTEGRATED CIRCUITS

# DATA SHEET

# **SCN2681T**

Dual asynchronous receiver/transmitter (DUART)

Product specification
Supersedes data of 1995 May 01
IC19 Data Handbook





# **Dual asynchronous receiver/transmitter (DUART)**

**SCN2681T** 

#### **DESCRIPTION**

The Philips Semiconductors SCN2681 Dual Universal Asynchronous Receiver/Transmitter (DUART) is a single-chip MOS-LSI communications device that provides two independent full-duplex asynchronous receiver/transmitter channels in a single package. The SCN2681T features a faster bus cycle time than the standard SCN2681. The quick bus cycle eliminates or reduces the need for wait states with fast CPUs and permits high throughput in I/O intensive systems. Higher external clock rates may be used with the transmitter, receiver and counter timer which in turn provide greater versatility in baud rate generation. The SCN2681T interfaces directly with microprocessors and may be used in a polled or interrupt driven system.

The operating mode and data format of each channel can be programmed independently. Additionally, each receiver and transmitter can select its operating speed as one of eighteen fixed baud rates, a 16X clock derived from a programmable counter/timer, or an external 1X or 16X clock. The baud rate generator and counter/timer can operate directly from a crystal or from external clock inputs. The ability to independently program the operating speed of the receiver and transmitter make the DUART particularly attractive for dual-speed channel applications such as clustered terminal systems.

Each receiver is quadruple buffered to minimize the potential of receiver over-run or to reduce interrupt overhead in interrupt driven systems. In addition, a flow control capability is provided to disable a remote DUART transmitter when the receiver buffer is full.

Also provided on the SCN2681T are a multipurpose 7-bit input port and a multipurpose 8-bit output port. These can be used as general purpose I/O ports or can be assigned specific functions (such as clock inputs or status/interrupt outputs) under program control.

For a complete functional description and programming information for the SCN2681T, refer to the SCN2681 product specification.

### **FEATURES**

- Fast bus cycle times reduce or eliminate CPU wait states
- Dual full-duplex asynchronous receiver/transmitters
- Quadruple buffered receiver data registers
- Programmable data format
  - 5 to 8 data bits plus parity
- Odd, even, no parity or force parity
- 1, 1.5 or 2 stop bits programmable in 1/16-bit increments
- 16-bit programmable Counter/Timer

- Programmable baud rate for each receiver and transmitter selectable from:
- 22 fixed rates: 50 to 115.2k baud
- Non-standard rates to 115.2
- Non-standard user-defined rate derived from programmable counter/timer
- External 1X or 16X clock
- Parity, framing, and overrun error detection
- False start bit detection
- Line break detection and generation
- Programmable channel mode
- Normal (full-duplex)
- Automatic echo
- Local loopback
- Remote loopback
- Multi-function programmable 16-bit counter/timer
- Multi-function 7-bit input port
  - Can serve as clock or control inputs
  - Change of state detection on four inputs
- 100kΩ typical pull-up resistors
- Multi-function 8-bit output port
  - Individual bit set/reset capability
- Outputs can be programmed to be status/interrupt signals
- Versatile interrupt system
- Single interrupt output with eight maskable interrupting conditions
- Output port can be configured to provide a total of up to six separate wire-ORable interrupt outputs
- Maximum data transfer rates:
  - $1\mbox{X}-1\mbox{MB/sec}$  transmitter and receiver;  $16\mbox{X}-500\mbox{kB/sec}$  receiver and  $250\mbox{kB/sec}$  transmitter
- Automatic wake-up mode for multidrop applications
- Start-end break interrupt/status
- Detects break which originates in the middle of a character
- On-chip crystal oscillator
- Single +5V power supply
- Commercial and industrial temperature ranges available

### ORDERING INFORMATION

| DESCRIPTION                                           | $V_{CC} = +5V \pm 10\%, T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ | DWG#     |
|-------------------------------------------------------|--------------------------------------------------------------------|----------|
| 40-Pin Plastic Dual In-Line Package (600mil-wide DIP) | SCN2681TC1N40                                                      | SOT129-1 |
| 44-Pin Plastic Lead Chip Carrier (PLCC)               | SCN2681TC1A44                                                      | SOT187-2 |

**NOTE:** For a full register description and programming information see the SCN2681.

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 

### **PIN CONFIGURATIONS**



Figure 1. Pin Configurations

#### NOTE:

Refer to SCN2681 for functional description.

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 

#### **BLOCK DIAGRAM**



Figure 2. Block Diagram

# Dual asynchronous receiver/transmitter (DUART)

SCN2681T

### **PIN DESCRIPTION**

| MNEMONIC        | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                   |
|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-D7           | I/O  | <b>Data Bus:</b> Bidirectional three-state data bus used to transfer commands, data and status between the DUART and the CPU. D0 is the least significant bit.                                                                                                                                      |
| CEN             | I    | <b>Chip Enable:</b> Active low input signal. When low, data transfers between the CPU and the DUART are enabled on D0–D7 as controlled by the WRN, RDN, and A0–A3 inputs. When CEN is high, the DUART places the D0–D7 lines in the three-state condition.                                          |
| WRN             | I    | <b>Write Strobe:</b> When low and CEN is also low, the contents of the data bus is loaded into the addressed register. The transfer occurs on the rising edge of the signal.                                                                                                                        |
| RDN             | I    | <b>Read Strobe:</b> When low and CEN is also low, causes the contents of the addressed register to be presented on the data bus. The read cycle begins on the falling edge of RDN.                                                                                                                  |
| A0-A3           | I    | Address Inputs: Select the DUART internal registers and ports for read/write operations.                                                                                                                                                                                                            |
| RESET           | I    | Reset: A high level clears internal registers (SRA, SRB, IMR, ISR, OPR, OPCR), puts OP0–OP7 in the high state, stops the counter/timer, and puts channels A and B in the inactive state, with the TxDA and TxDB outputs in the mark (high) state. Clears Test modes, sets MR pointer to MR1.        |
| INTRN           | 0    | <b>Interrupt Request:</b> Active-low, open-drain output which signals the CPU that one or more of the eight maskable interrupting conditions are true.                                                                                                                                              |
| X1/CLK          | Ι    | <b>Crystal 1:</b> Crystal connection or an external clock input. A crystal of a clock the appropriate frequency (nominally 3.6864 MHz) must be supplied at all times. For crystal connections see Figure 7, Clock Timing.                                                                           |
| X2              | Ι    | <b>Crystal 2:</b> Crystal connection. See Figure 7. If a crystal is not used it is best to keep this pin not connected although it is permissible to ground it.                                                                                                                                     |
| RxDA            | I    | Channel A Receiver Serial Data Input: The least significant bit is received first. 'Mark' is high, 'space' is low.                                                                                                                                                                                  |
| RxDB            | I    | Channel B Receiver Serial Data Input: The least significant bit is received first. 'Mark' is high, 'space' is low.                                                                                                                                                                                  |
| TxDA            | 0    | Channel A Transmitter Serial Data Output: The least significant bit is transmitted first. This output is held in the 'mark' condition when the transmitter is disabled, idle, or when operating in local loopback mode. 'Mark' is high, 'space' is low.                                             |
| TxDB            | 0    | Channel B Transmitter Serial Data Output: The least significant bit is transmitted first. This output is held in the 'mark' condition when the transmitter is disabled, idle, or when operating in local loopback mode. 'Mark' is high, 'space' is low.                                             |
| OP0             | 0    | Output 0: General purpose output, or channel A request to send (RTSAN, active-low). Can be deactivated automatically on receive or transmit.                                                                                                                                                        |
| OP1             | 0    | Output 1: General purpose output, or channel B request to send (RTSBN, active-low). Can be deactivated automatically on receive or transmit.                                                                                                                                                        |
| OP2             | 0    | Output 2: General purpose output, or channel A transmitter 1X or 16X clock output, or channel A receiver 1X clock output.                                                                                                                                                                           |
| OP3             | 0    | Output 3: General purpose output, or open-drain, active-low counter/timer output, or channel B transmitter 1X clock output, or channel B receiver 1X clock output.                                                                                                                                  |
| OP4             | 0    | Output 4: General purpose output, or channel A open-drain, active-low, RxRDYA/FFULLA output.                                                                                                                                                                                                        |
| OP5             | 0    | Output 5: General purpose output, or channel B open-drain, active-low, RxRDYB/FFULLB output.                                                                                                                                                                                                        |
| OP6             | 0    | Output 6: General purpose output, or channel A open-drain, active-low, TxRDYA output.                                                                                                                                                                                                               |
| OP7             | 0    | Output 7: General purpose output, or channel B open-drain, active-low TxRDYB output.                                                                                                                                                                                                                |
| IP0             | _    | <b>Input 0:</b> General purpose input, or channel A clear to send active-low input (CTSAN). Pin has an internal $V_{CC}$ pull-up device supplying 1 to 4 $\mu$ A of current.                                                                                                                        |
| IP1             | _    | <b>Input 1:</b> General purpose input, or channel B clear to send active-low input (CTSBN). Pin has an internal $V_{CC}$ pull-up device supplying 1 to 4 $\mu$ A of current.                                                                                                                        |
| IP2             | Ι    | Input 2: General purpose input, or counter/timer external clock input. Pin has an internal $V_{CC}$ pull-up device supplying 1 to 4 $\mu$ A of current.                                                                                                                                             |
| IP3             | Ι    | <b>Input 3:</b> General purpose input, or channel A transmitter external clock input (TxCA). When the external clock is used by the transmitter, the transmitted data is clocked on the falling edge of the clock. Pin has an internal $V_{CC}$ pull-up device supplying 1 to 4 $\mu$ A of current. |
| IP4             | l    | <b>Input 4:</b> General purpose input, or channel A receiver external clock input (RxCA). When the external clock is used by the receiver, the received data is sampled on the rising edge of the clock. Pin has an internal $V_{CC}$ pull-up device supplying 1 to 4 $\mu$ A of current.           |
| IP5             | I    | Input 5: General purpose input, or channel B transmitter external clock input (TxCB). When the external clock is used by the transmitter, the transmitted data is clocked on the falling edge of the clock. Pin has an internal $V_{CC}$ pull-up device supplying 1 to 4 $\mu$ A of current.        |
| IP6             | Ι    | <b>Input 6:</b> General purpose input, or channel B receiver external clock input (RxCB). When the external clock is used by the receiver, the received data is sampled on the rising edge of the clock. Pin has an internal $V_{CC}$ pull-up device supplying 1 to 4 $\mu$ A of current.           |
| V <sub>CC</sub> | ı    | Power Supply: +5V supply input.                                                                                                                                                                                                                                                                     |
| GND             | I    | Ground                                                                                                                                                                                                                                                                                              |

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| SYMBOL           | PARAMETER                                        | RATING       | UNIT |
|------------------|--------------------------------------------------|--------------|------|
| T <sub>A</sub>   | Operating ambient temperature range <sup>2</sup> | 0 to +70     | °C   |
| T <sub>STG</sub> | Storage temperature range                        | -65 to +150  | °C   |
|                  | All voltages with respect to GND <sup>3</sup>    | -0.5 to +6.0 | V    |

#### NOTES:

- Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation section of this specification is not implied.
- 2. For operating at elevated temperatures, the device must be derated based on +150°C maximum junction temperature.
- 3. This product includes circuitry specifically designed for the protection of its internal devices from damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying any voltages larger than the rated maxima.

### DC ELECTRICAL CHARACTERISTICS<sup>1, 2, 3</sup>

| SYMBOL                                                | PARAMETER                                                                                     | TEST CONDITIONS                                                         |            |            | UNIT     |          |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------|------------|----------|----------|
| STWIBUL                                               | PARAWETER                                                                                     | TEST CONDITIONS                                                         | Min        | Тур        | Max      | UNII     |
| V <sub>IL</sub><br>V <sub>IH</sub>                    | Input low voltage<br>Input high voltage (except X1/CLK)<br>Input high voltage (X1/CLK)        |                                                                         | 2.0<br>3.5 |            | 0.8      | V        |
| V <sub>IH</sub><br>V <sub>OL</sub><br>V <sub>OH</sub> | Output low voltage Output high voltage Output high voltage (except o.c. outputs) <sup>4</sup> | I <sub>OL</sub> = 2.4mA<br>I <sub>OH</sub> = -400μA                     | 2.4        |            | 0.4      | V        |
| I <sub>IL</sub><br>I <sub>LL</sub>                    | Input leakage current<br>Data bus 3-state leakage current                                     | $V_{IN} = 0$ to $V_{CC}$<br>$V_O = 0.4$ to $V_{CC}$                     | -10<br>-10 |            | 10<br>10 | μΑ       |
| I <sub>X1L</sub>                                      | X1/CLK low input current                                                                      | $V_{IN} = 0$ , X2 grounded $V_{IN} = 0$ , X2 floated                    | -4<br>-3   | -2<br>-1.5 | 0<br>0   | mA<br>mA |
| I <sub>X1H</sub>                                      | X1/CLK high input current                                                                     | $V_{IN} = V_{CC}$ , $X2 = grounded$<br>$V_{IN} = V_{CC}$ , $X2 floated$ | -1<br>0    | 0.2<br>3.5 | 1<br>10  | mA<br>mA |
| I <sub>X2L</sub><br>I <sub>X2H</sub>                  | X2 low input current X2 high input current                                                    | $V_{IN} = 0$ , X1/CLK floated $V_{IN} = V_{CC}$ , X1/CLK floated        | -100<br>0  | -30<br>+30 | 0<br>100 | μA<br>μA |
| loc                                                   | Open-collector output leakage current                                                         | $V_O = 0.4 \text{ to } V_{CC}$                                          | -10        |            | 10       | μΑ       |
| I <sub>CC</sub>                                       | Power supply current <sup>5</sup>                                                             |                                                                         |            |            | 150      | mA       |

#### NOTES:

- Parameters are valid over specified temperature range. See Ordering information table for applicable operating temperature range and V<sub>CC</sub> supply range.
- 2. All voltage measurements are referenced to ground (GND). For testing, all inputs except X1/CLK swing between 0.4V and 2.4V with a transition time of 20ns maximum. For X1/CLK this swing is between 0.4V and 4.0V. All time measurements are referenced at input voltages of 0.8V and 2.0V and output voltages of 0.8V and 2.0V as appropriate.
- 3. Typical values are at +25°C, typical supply voltages, and typical processing parameters.
- Test conditions for outputs: C<sub>L</sub> = 150pF, except interrupt outputs. Test conditions for interrupt outputs: C<sub>L</sub> = 50pF, R<sub>L</sub> = 2.7kΩ to V<sub>CC</sub>.
- 5. For bus operations, CEN and RDN (also CEN and WRN) are ANDed internally. As a consequence, the signal asserted last initiates the cycle and the signal negated first terminates the cycle.

### AC ELECTRICAL CHARACTERISTICS1, 2, 3, 4



Figure 3. Reset Timing

### NOTES:

- Parameters are valid over specified temperature range. See Ordering information table for applicable operating temperature range and V<sub>CC</sub> supply range.
- 2. All voltage measurements are referenced to ground (GND). For testing, all inputs except X1/CLK swing between 0.4V and 2.4V with a transition time of 20ns maximum. For X1/CLK this swing is between 0.4V and 4.0V. All time measurements are referenced at input voltages of 0.8V and 2.0V and output voltages of 0.8V and 2.0V as appropriate.
- 3. Typical values are at +25°C, typical supply voltages, and typical processing parameters.
- 4. Test conditions for outputs:  $C_L = 150 pF$ , except interrupt outputs. Test conditions for interrupt outputs:  $C_L = 50 pF$ ,  $R_L = 2.7 k\Omega$  to  $V_{CC}$ .

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 

| SYMBOL           | PARAMETER         | LIM | UNIT |      |
|------------------|-------------------|-----|------|------|
|                  | TANAMETER         | Min | Max  | ONIT |
| t <sub>RES</sub> | Reset pulse width | 1.0 |      | μs   |



Figure 4. Bus Timing

| SYMBOL            | PARAMETER <sup>1</sup>                           | LIN | LIMITS |      |  |
|-------------------|--------------------------------------------------|-----|--------|------|--|
| 31WBOL            | PARAMETER.                                       | Min | Max    | UNIT |  |
| t <sub>AVEL</sub> | A0-A3 setup to RDN and CEN, or WRN and CEN low   | 0   |        | ns   |  |
| t <sub>ELAX</sub> | RDN and CEN, or WRN and CEN low to A0–A3 invalid | 100 |        | ns   |  |
| t <sub>RLRH</sub> | RDN and CEN low to RDN or CEN high               | 120 |        | ns   |  |
| t <sub>EHEL</sub> | CEN high to CEN low <sup>2, 3</sup>              | 110 |        | ns   |  |
| t <sub>RLDA</sub> | CEN and RDN low to data outputs active           | 15  |        | ns   |  |
| $t_{RLDV}$        | CEN and RDN low to data valid                    |     | 100    | ns   |  |
| t <sub>RHDI</sub> | CEN or RDN high to data invalid                  | 10  |        | ns   |  |
| t <sub>RHDF</sub> | CEN or RDN high to data outputs floating         |     | 65     | ns   |  |
| t <sub>WLWH</sub> | WRN and CEN low to WRN or CEN high               | 75  |        | ns   |  |
| t <sub>DVWH</sub> | Data input valid to WRN or CEN high              | 35  |        | ns   |  |
| t <sub>WHDI</sub> | WRN or CEN high to data invalid                  | 15  |        | ns   |  |

### NOTES:

- 1. For bus operations, CEN and RDN (also CEN and WRN) are ANDed internally. As a consequence, the signal asserted last initiates the cycle
- and the signal negated first terminates the cycle.

  2. If CEN is used as the 'strobing' input, the parameter defines the minimum high times between one CEN and the next. The RDN signal must be negated for t<sub>EHEL</sub> to guarantee that any status register changes are valid. As a consequence, this minimum time must be met for the RDN input even if the CEN is used as the strobing signal for bus operations.

3. Consecutive write operations to the same command register require at least three edges of the X1 clock between writes.

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 



Figure 5. Port Timing

| SYMBOL          | PARAMETER <sup>1</sup>               | LIM | UNIT |      |
|-----------------|--------------------------------------|-----|------|------|
| STWIBOL         | PARAMETER.                           | Min | Max  | UNII |
| t <sub>PS</sub> | Port input setup time before RDN low | 0   |      | ns   |
| t <sub>PH</sub> | Port input hold time after RDN high  | 0   |      | ns   |
| t <sub>PD</sub> | Port output valid after WRN high     |     | 200  | ns   |

#### NOTE:

1. For bus operations, CEN and RDN (also CEN and WRN) are ANDed internally. As a consequence, the signal asserted last initiates the cycle and the signal negated first terminates the cycle.



#### NOTES:

- INTRN or OP3-OP7 when used as interrupt outputs.

  The test for open drain outputs is intended to guarantee switching of the output transistor. Measurement of this response is referenced from the midpoint of the switching signal, V<sub>M</sub>, to a point 0.5V above V<sub>OL</sub>. This point represents noise margin that assures true switching has occurred. Beyond this level, the effects of external circuitry and test environment are pronounced and can greatly affect the resultant measurement.

  SD00102 SD00102

Figure 6. Interrupt Timing

| SVMPOL          | DADAMETED                                                                                                                                                                   | LIM | LIMITS |      |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|--|
| STWIBOL         | PARAMETER  Min  INTRN (or OP3–OP7 when used as interrupts) negated from: Read RHR (RxRDY/FFULL interrupt) Write THR (TxRDY interrupt) Reset command (delta break interrupt) | Min | Max    | UNIT |  |
|                 | INTRN (or OP3–OP7 when used as interrupts) negated from:                                                                                                                    |     |        |      |  |
|                 | Read RHR (RxRDY/FFULL interrupt)                                                                                                                                            |     | 200    | ns   |  |
|                 | Write THR (TxRDY interrupt)                                                                                                                                                 |     | 200    | ns   |  |
| t <sub>IR</sub> | Reset command (delta break interrupt)                                                                                                                                       |     | 200    | ns   |  |
|                 | Stop C/T command (counter interrupt)                                                                                                                                        |     | 200    | ns   |  |
|                 | Read IPCR (input port change interrupt)                                                                                                                                     |     | 200    | ns   |  |
|                 | Write IMR (clear of interrupt mask bit)                                                                                                                                     |     | 200    | ns   |  |

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 



Figure 7. Clock Timing

| SYMBOL           | PARAMETER                          |     | UNIT   |     |      |
|------------------|------------------------------------|-----|--------|-----|------|
| STWIBOL          | PARAMETER                          | Min | Тур    | Max | ONII |
|                  | X1/CLK high or low time            | 90  |        |     | ns   |
| t <sub>CLK</sub> | X1/CLK frequency                   | 2   | 1      | 4   | MHz  |
| $f_{CLK}$        | CTCLK (IP2) high or low time       | 55  | 1      |     | ns   |
| tctc             | CTCLK (IP2) frequency <sup>1</sup> | 0   | 1      | 8   | MHz  |
| f <sub>CTC</sub> | RxC high or low time               | 55  | 1      |     | ns   |
| $t_{RX}$         | RxC frequency (16X) <sup>1</sup>   | 0   | 3.6864 | 8   | MHz  |
| $f_{RX}$         | (1X) <sup>1</sup>                  | 0   |        | 1   | MHz  |
| $t_{TX}$         | TxC high or low time               | 110 |        |     | ns   |
| $f_{TX}$         | TxC frequency (16X) <sup>1</sup>   | 0   | 1      | 4   | MHz  |
|                  | $(1X)^1$                           | 0   | 1      | 1   | MHz  |

### NOTE:

1. Minimum frequencies are not tested but are guaranteed by design.



Figure 8. Transmit

| SYMBOL           | PARAMETER                                                | LIM | UNIT |      |
|------------------|----------------------------------------------------------|-----|------|------|
|                  | FARAMETER                                                | Min | Max  | UNII |
| t <sub>TXD</sub> | TxD output delay from TxC external clock input on IP pin |     | 300  | ns   |
| t <sub>TCS</sub> | Output delay from TxC low at OP pin to TxD data output   | 0   | 100  | ns   |

# Dual asynchronous receiver/transmitter (DUART)

SCN2681T



Figure 9. Receive

| SYMBOL           | PARAMETER                                                             | LIM | UNIT |      |
|------------------|-----------------------------------------------------------------------|-----|------|------|
|                  | FARAMEIER                                                             | Min | Max  | ONIT |
| t <sub>RXS</sub> | RxD data setup time before RxC high at external clock input on IP pin | 200 |      | ns   |
| t <sub>RXH</sub> | RxD data hold time after RxC high at external clock input on IP pin   | 25  |      | ns   |



Figure 10. Transmitter Timing

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 



Figure 11. Receiver Timing



Figure 12. Wake-Up Mode

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 

### DIP40: plastic dual in-line package; 40 leads (600 mil)

SOT129-1



### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME             | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|-------|--------------------------|
| mm     | 4.7       | 0.51                   | 4.0                    | 1.70<br>1.14   | 0.53<br>0.38   | 0.36<br>0.23   | 52.50<br>51.50   | 14.1<br>13.7     | 2.54 | 15.24          | 3.60<br>3.05 | 15.80<br>15.24 | 17.42<br>15.90 | 0.254 | 2.25                     |
| inches | 0.19      | 0.020                  | 0.16                   | 0.067<br>0.045 | 0.021<br>0.015 | 0.014<br>0.009 | 2.067<br>2.028   | 0.56<br>0.54     | 0.10 | 0.60           | 0.14<br>0.12 | 0.62<br>0.60   | 0.69<br>0.63   | 0.01  | 0.089                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER    | EUROPEAN | ISSUE DATE |            |                                 |
|----------|--------|----------|----------|------------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                      |
| SOT129-1 | 051G08 | MO-015AJ |          |            |            | <del>92-11-17</del><br>95-01-14 |

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 

PLCC44: plastic leaded chip carrier; 44 leads

SOT187-2



### DIMENSIONS (millimetre dimensions are derived from the original inch dimensions)

| UNIT   | А              | A <sub>1</sub><br>min. | A <sub>3</sub> | A <sub>4</sub><br>max. | bp           | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>D</sub> | еE             | H <sub>D</sub> | HE | k | k <sub>1</sub><br>max. | Lp             | v     | w     | у     | Z <sub>D</sub> <sup>(1)</sup><br>max. | Z <sub>E</sub> <sup>(1)</sup><br>max. | β               |
|--------|----------------|------------------------|----------------|------------------------|--------------|----------------|------------------|------------------|------|----------------|----------------|----------------|----|---|------------------------|----------------|-------|-------|-------|---------------------------------------|---------------------------------------|-----------------|
| mm     | 4.57<br>4.19   | 0.51                   | 0.25           | 3.05                   | 0.53<br>0.33 | 0.81<br>0.66   | 16.66<br>16.51   | 16.66<br>16.51   | 1.27 | ı              | 16.00<br>14.99 |                | 1  |   | 0.51                   | 1.44<br>1.02   | 0.18  | 0.18  | 0.10  | 2.16                                  | 2.16                                  | 45 <sup>0</sup> |
| inches | 0.180<br>0.165 | 0.020                  | 0.01           | 0.12                   |              |                | 0.656<br>0.650   |                  |      | ı              | 0.630<br>0.590 |                | 1  |   |                        | 0.057<br>0.040 | 0.007 | 0.007 | 0.004 | 0.085                                 | 0.085                                 | 40              |

### Note

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE  |        | REFER    | EUROPEAN | ISSUE DATE |            |                                 |
|----------|--------|----------|----------|------------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                      |
| SOT187-2 | 112E10 | MO-047AC |          |            |            | <del>95-02-25</del><br>97-12-16 |

# Dual asynchronous receiver/transmitter (DUART)

**SCN2681T** 

#### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                            |
|---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                         |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

Date of release: 09-98

Document order number: 9397 750 04363

Let's make things better.

Philips Semiconductors



