#### **Advance Information**

This document contains information on a product under development.

The parametric information contains target parameters that are subject to change.

# Bt878/879

# Single-Chip Video and Broadcast Audio Capture for the PCI Bus

The Bt878/879 is a complete, low cost, single-chip solution for analog broadcast signal capture on the PCI bus. The Bt878/879 takes advantage of the PCI-based system's high bandwidth and inherent multimedia capability. It is designed to be interoperable with any other PCI multimedia device at the component or board level.

The Bt878/879 has all the video capture features of Bt848A, plus integrated BTSC stereo decode, and FM radio capture data processing. The DMA capability is enhanced to allow for low latency, digitized audio stream transport. The chip enables dbx-compliment stereo, TV, FM radio, and base-band video and audio as input sources. In addition, the chip simplifies the computer/broadcast signal interface down to a single PCI connection.

#### **Functional Block Diagram**



#### **General Features**

- Supports NTSC/PAL/SECAM video decoding
- Supports image resolutions up to 768x576 (full PAL resolution)
- Supports complex clipping of video source
- · Zero wait state PCI burst writes
- Field/frame masking support to throttle bandwidth to target
- Multiple YCrCb and RGB pixel formats supported on output
- Image size scalable down to icon using vertical & horizontal interpolation filtering
- Multiple composite and S-video inputs
- Supports different program control for even and odd fields
- Supports different color space/scaling factors for even and odd fields
- Supports planar YUV data format
- Support for mapping of video to 225 color palette
- VBI data capture for closed captioning, teletext and Intercast data decoding
- Auxiliary GPIO port to support external control
- Fully PCI Rev. 2.1 compliant
- Integrated audio ADCs to digitize the composite audio spectrum
- Mono line level and mic level audio capture
- Audio capture without analog audio cable to sound card

#### **Bt879 Specific Features**

- Full stereo decoding for both TV audio (BTSC) and FM radio
- Full dbx noise reduction

#### **Applications**

- PC Television
- "Smart" PC Radio
- · Intercast receiver
- · Desktop video phone
- · Motion video capture
- Still frame capture
- VBI data services capture

#### **Related Documents**

- · Fusion Technical Reference Manual
- Fusion Programmers Guide

#### **Ordering Information**

| Model Number | Package      | Ambient Temperature Range |
|--------------|--------------|---------------------------|
| Bt878KPF     | 128-pin PQFP | 0° C to +70° C            |
| Bt879KPF     | 128-pin PQFP | 0° C to +70° C            |

Copyright © 1997 Rockwell Semiconductor Systems. All rights reserved.

Print date: March 1998

Rockwell reserves the right to make changes to its products or specifications to improve performance, reliability, or manufacturability. Information furnished by Rockwell Semiconductor Systems is believed to be accurate and reliable. However, no responsibility is assumed by Rockwell Semiconductor Systems for its use; nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by its implication or otherwise under any patent or patent rights of Rockwell Semiconductor Systems.

Rockwell products are not designed or intended for use in life support appliances, devices, or systems where malfunction of a Rockwell product can reasonably be expected to result in personal injury or death. Rockwell customers using or selling Rockwell products for use in such applications do so at their own risk and agree to fully indemnify Rockwell for any damages resulting from such improper use or sale.

Bt is a registered trademark of Rockwell Semiconductor Systems. Product names or services listed in this publication are for identification purposes only, and may be trademarks or registered trademarks of their respective companies. All other marks mentioned herein are the property of their respective holders.

Specifications are subject to change without notice.

PRINTED IN THE UNITED STATES OF AMERICA

# Table of Contents

| List of Figu | ıresix                                                |
|--------------|-------------------------------------------------------|
| List of Tabl | <b>es</b> xi                                          |
| Functional   | Description                                           |
| Func         | tional Overview                                       |
|              | Video Capture                                         |
|              | Audio Capture 3                                       |
|              | Analog Video and Digital Camera Capture               |
|              | Intel Intercast™ Support4                             |
|              | TV/Stereo Support (Bt897 Only)                        |
|              | FM Radio Stereo Support (Bt879 Only)                  |
|              | Video DMA Channels                                    |
|              | Audio DMA Channels                                    |
|              | Data Transport Engine                                 |
|              | PCI Bus Interface                                     |
|              | UltraLock™                                            |
|              | Scaling and Cropping                                  |
|              | Input Interface                                       |
|              | General Purpose I/O (GPIO) Port                       |
|              | Vertical Blanking Interval Data Capture               |
|              | Inter-Integrated Circuit (I <sup>2</sup> C) Interface |
| Pin D        | Descriptions                                          |
| Ultral       | <b>Lock™</b>                                          |
|              | The Challenge                                         |
|              | Operation Principles of UltraLock™                    |
| Com          | posite Video Input Formats                            |
| Y/C S        | Separation and Chroma Demodulation                    |
|              | Scaling, Cropping, and Temporal Decimation            |
|              | Horizontal and Vertical Scaling                       |
|              | Field Aligned Vertical Scaling                        |
|              | Luminance Scaling                                     |
|              | Peaking                                               |
|              | Chrominance Scaling                                   |

|       | Scaling Registers                                 |
|-------|---------------------------------------------------|
|       | Image Cropping                                    |
|       | Cropping Registers                                |
|       | Temporal Decimation                               |
| Video | Adjustments32                                     |
|       | The Hue Adjust Register (HUE)                     |
|       | The Contrast Adjust Register (CONTRAST)           |
|       | The Saturation Adjust Registers (SAT_U, SAT_V)    |
|       | The Brightness Register (BRIGHT)                  |
| Auto  | matic Chrominance Gain Control                    |
| Low   | Color Detection and Removal                       |
| Corir | ng33                                              |
|       | Data Output Interface                             |
|       | VBI Line Output Mode                              |
| Video | Data Format Conversion                            |
|       | Pixel Data Path                                   |
|       | Video Control Code Status Data                    |
|       | YCrCb to RGB Conversion                           |
|       | Gamma Correction Removal40                        |
|       | YCrCb Sub-sampling                                |
|       | Byte Swapping                                     |
| Video | o and Control Data FIFO                           |
|       | Logical Organization                              |
|       | FIFO Data Interface                               |
|       | Physical Implementation                           |
|       | FIFO Input/Output Rates44                         |
| DMA   | <b>Controller</b>                                 |
|       | Target Memory                                     |
|       | RISC Program Setup and Synchronization48          |
|       | RISC Instructions                                 |
|       | Complex Clipping                                  |
|       | Executing Instructions55                          |
|       | FIFO Overrun Conditions                           |
|       | FIFO Data Stream Resynchronization                |
| Multi | function Arbiter 58                               |
|       | Normal PCI Mode                                   |
|       | 430FX Compatibility Mode                          |
|       | Interfacing with Non-PCI 2.1 Compliant Core Logic |

### Single-Chip Video and Audio Capture for the PCI Bus

| Digital | Audio Packetizer                                            | 61 |
|---------|-------------------------------------------------------------|----|
|         | Audio FIFO Memory and Status Codes                          | 61 |
|         | PCI Bus Latency Tolerance for Audio Buffer                  | 61 |
|         | FIFO Interface                                              | 62 |
|         | Audio Packets and Data Capture                              | 63 |
|         | Digital Audio Input                                         | 65 |
|         | Digital Audio Input Mode                                    | 65 |
|         | Data Packet Mode                                            | 66 |
|         | Audio Data Formats                                          | 67 |
|         | Audio Dropout Detection                                     | 67 |
| Audio   | A/D                                                         | 69 |
|         | Muxing and Antialiasing Filtering                           | 69 |
|         | Input Gain Control                                          |    |
| Electri | ical Interfaces                                             | 71 |
|         | Input Interface                                             | 71 |
|         | Analog Signal Selection                                     | 71 |
|         | Multiplexer Considerations                                  | 73 |
|         | Flash A/D Converters                                        |    |
|         | A/D Clamping                                                |    |
|         | Power-up Operation                                          |    |
|         | Automatic Gain Controls                                     |    |
|         | Crystal Inputs and Clock Generation                         |    |
|         | PCI Bus Interface                                           |    |
|         | General Purpose I/O (GPIO) Port                             |    |
|         | GPIO Normal Mode                                            |    |
|         | GPIO Normal Mode                                            |    |
|         | Digital Video Input Support                                 |    |
|         | Asynchronous Data Parallel Port Interface: Raw Data Capture |    |
|         | I <sup>2</sup> C Interface                                  |    |
|         | JTAG Interface                                              |    |
|         | Need for Functional Verification                            |    |
|         | JTAG Approach to Testability                                |    |
|         | Optional Device ID Register                                 |    |
|         |                                                             | 93 |

| PC Board Layout Considerations                           | 95  |
|----------------------------------------------------------|-----|
| Layout Considerations                                    | 95  |
| Capacitors                                               | 95  |
| Components                                               | 96  |
| Split Planes and Voltage Regulators                      | 97  |
| Latchup Avoidance                                        |     |
| Eutonap Avoidance.                                       |     |
| Control Register Definitions–Function 0                  | 99  |
| PCI Configuration Space                                  | 99  |
| PCI Configuration Registers                              | 101 |
| Vendor and Device ID Register                            | 101 |
| Command and Status Register                              | 101 |
| Revision ID and Class Code Register                      |     |
| Header Type Register                                     |     |
| Latency Timer Register                                   |     |
| Base Address 0 Register                                  |     |
| Subsystem ID and Subsystem Vendor ID Register            |     |
| Interrupt Line, Interrupt Pin, Min_Gnt, Max_Lat Register |     |
| Local Registers                                          |     |
| -                                                        |     |
| Device Status Register                                   |     |
| Input Format Register                                    |     |
| Temporal Decimation Register                             |     |
| Vertical Delay Register, Lower Byte                      |     |
| Vertical Active Register, Lower Byte                     |     |
| Horizontal Delay Register, Lower Byte                    |     |
| Horizontal Active Register, Lower Byte                   |     |
| Horizontal Scaling Register, Upper Byte                  |     |
| Horizontal Scaling Register, Lower Byte                  |     |
| Brightness Control Register                              | 110 |
| Miscellaneous Control Register                           |     |
| Luma Gain Register, Lower Byte                           |     |
| Chroma (U) Gain Register, Lower Byte                     |     |
| Chroma (V) Gain Register, Lower Byte                     |     |
| Hue Control Register                                     |     |
| SC Loop Control Register                                 |     |
| White Crush Up Register (WC_UP)                          |     |
| Vertical Scaling Register, Upper Byte (Function 0)       |     |
| Vertical Scaling Register, Opper Byte (Function 0)       |     |
| Test Control Register                                    |     |
| AGC Delay Register                                       |     |
| Burst Delay Register                                     |     |
| ADC Interface Register                                   |     |
| Video Timing Control Register                            |     |
| Software Reset Register                                  | 123 |

|        | White Crush Down Register                                | 123 |
|--------|----------------------------------------------------------|-----|
|        | Timing Generator Load Byte                               | 123 |
|        | Timing Generator Control                                 | 124 |
|        | Total Line Count Register                                | 124 |
|        | Color Format Register                                    | 125 |
|        | Color Control Register                                   | 126 |
|        | Capture Control Register                                 | 127 |
|        | VBI Packet Size Register                                 | 127 |
|        | VBI Packet Size / Delay Register                         | 127 |
|        | Field Capture Counter-(FCAP) Register                    |     |
|        | PLL Reference Multiplier - PLL_F_LO Register             | 128 |
|        | PLL Reference Multiplier - PLL_F_HI Register             |     |
|        | Integer- PLL-XCI Register                                |     |
|        | Digital Video Signal Interface Format                    |     |
|        | Interrupt Status Register                                |     |
|        | Interrupt Mask Register                                  |     |
|        | GPIO and DMA Control Register                            |     |
|        | l <sup>2</sup> C Data/Control Register                   |     |
|        | RISC Program Start Address Register                      |     |
|        | GPIO Output Enable Control Register                      |     |
|        | RISC Program Counter Register                            |     |
|        | GPIO Data I/O Register                                   | 135 |
| _      |                                                          |     |
| Contro | ol Register Definitions–Function 1                       | 137 |
|        | PCI Configuration Space                                  | 137 |
|        | -                                                        |     |
|        | PCI Configuration Registers                              |     |
|        | Vendor and Device ID Register                            |     |
|        | Command and Status Register                              |     |
|        | Revision ID and Class Code Register                      |     |
|        | Header Type Register                                     |     |
|        | Latency Timer Register                                   |     |
|        | Base Address 0 Register                                  |     |
|        | Subsystem ID and Subsystem Vendor ID Register            |     |
|        | Interrupt Line, Interrupt Pin, Min_Gnt, Max_Lat Register | 141 |
|        | Local Registers                                          | 142 |
|        | Interrupt Status Register                                | 142 |
|        | Interrupt Mask Register                                  |     |
|        | Audio Control Register                                   |     |
|        | Audio Packet Lengths Register                            |     |
|        | RISC Program Start Address Register                      |     |
|        | RISC Program Counter Register                            |     |
|        |                                                          |     |

| Subsyst | Subsystem Vendor ID         |     |  |  |  |
|---------|-----------------------------|-----|--|--|--|
|         | I2C Serial EEPROM Interface |     |  |  |  |
| Paramet | etric Information           | 149 |  |  |  |
|         | OC Electrical Parameters    |     |  |  |  |
| A       | C Electrical Parameters     | 152 |  |  |  |
| Pa      | ackage Mechanical Drawing   | 155 |  |  |  |
| Append  | dix: Audio Signal Spectrums | 157 |  |  |  |
| В       | BTSC MTS Spectrum           | 157 |  |  |  |
| FI      | M Radio Spectrum            | 158 |  |  |  |

## **List of Figures**

| Figure 1.  | Bt879 Detailed Block Diagram                                                                 | . 2 |
|------------|----------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Bt879 Audio/Video Decoder and Scaler Block Diagram                                           | . 3 |
| Figure 3.  | Bt879 Pinout Diagram                                                                         | 12  |
| Figure 4.  | UltraLock™ Behavior for NTSC Square Pixel Output                                             | 14  |
| Figure 5.  | Y/C Separation and Chroma Demodulation for Composite Video                                   | 17  |
| Figure 6.  | Y/C Separation Filter Responses                                                              | 18  |
| Figure 7.  | Filtering and Scaling                                                                        | 18  |
| Figure 8.  | Optional Horizontal Luma Low-Pass Filter Responses                                           | 20  |
| Figure 9.  | Combined Luma Notch,<br>2x Oversampling and Optional Low-Pass Filter Response (NTSC) 20      |     |
| Figure 10. | Combined Luma Notch,<br>2x Oversampling and Optional Low-Pass Filter Response (PAL/SECAM) 21 |     |
| Ciaura 11  | ·                                                                                            | 24  |
| •          | Combined Luma Notch and 2x Oversampling Filter Response                                      |     |
| •          | Frequency Responses for the Four Optional Vertical Luma Low-Pass Filters                     |     |
| •          | Peaking Filters                                                                              |     |
|            | Luma Peaking Filters with 2x Oversampling Filter and Luma Notch                              |     |
| _          | Effect of the Cropping and Active Registers                                                  |     |
| J          | Regions of the Video Signal                                                                  |     |
| •          | Coring Map                                                                                   |     |
| _          | Regions of the NTSC Video Frame                                                              |     |
|            | Regions of the PAL Video Frame (Fields 1, 2, 5, and 6)                                       |     |
| _          | VBI Timing                                                                                   |     |
| _          | VBI Section Block Diagram                                                                    |     |
| •          | Video Data Format Converter                                                                  |     |
| _          | Data FIFO Block Diagram                                                                      |     |
|            | Audio/Video RISC Block Diagram                                                               |     |
| _          | Example of Bt879 Performing Complex Clipping                                                 |     |
| J          | FIFO Interface                                                                               |     |
| Figure 27. | Audio Input Timing                                                                           | 65  |
| Figure 28. | Data Packet Mode Timing                                                                      | 66  |
| Figure 29. | Audio Data Path                                                                              | 67  |
| Figure 30. | Typical External Circuitry                                                                   | 72  |
| Figure 31. | Clock Options                                                                                | 75  |
| Figure 32. | Luma and Chroma 2x Oversampling Filter                                                       | 76  |
| Figure 33. | PCI Video Block Diagram                                                                      | 78  |
| Figure 34. | PCI Audio Block Diagram                                                                      | 78  |
| Figure 35  | GPIO Normal Mode                                                                             | 70  |

| Figure 36. | GPIO SPI Input Mode                            | '9  |
|------------|------------------------------------------------|-----|
| Figure 37. | GPIO SPI Output Mode                           | 30  |
| Figure 38. | Digital Video Input Mode                       | 30  |
| Figure 39. | Asynchronous Data Parallel Port Interface      | 30  |
| Figure 40. | Video Timing in SPI Output Mode                | 34  |
| Figure 41. | Basic Timing Relationships for SPI Output Mode | 35  |
| Figure 42. | CCIR 656 Interface to Digital Input Port       | 37  |
| Figure 43. | The Relationship between SCL and SDA           | }9  |
| Figure 44. | I <sup>2</sup> C Typical Protocol Diagram      | 90  |
| Figure 45. | Instruction Register9                          | 93  |
| Figure 46. | Optional Regulator Circuitry                   | 98  |
| Figure 47. | Function 0 PCI Configuration Space Header      | )() |
| Figure 48. | Function 1 PCI Configuration Space Header      | 38  |
| Figure 49. | Clock Timing Diagram                           | 52  |
| Figure 50. | GPIO Timing Diagram                            | 53  |
| Figure 51. | JTAG Timing Diagram                            | 54  |
| Figure 52. | 128-pin PQFP Package Mechanical Drawing        | 5   |
| Figure 53. | BTSC MTS Spectrum                              | 57  |
| Figure 54. | FM Radio Spectrum                              | 58  |

### **List of Tables**

| Table 1.  | Audio/Video Capture Product Family                           | . 1 |
|-----------|--------------------------------------------------------------|-----|
| Table 2.  | Pin Descriptions Grouped by Pin Function                     | . 7 |
| Table 3.  | Video Input Formats Supported by the Bt879                   | 15  |
| Table 4.  | Register Values for Square Pixel Video Input Formats         | 16  |
| Table 5.  | Scaling Ratios for Popular Formats Using Frequency Values    | 27  |
| Table 6.  | Color Formats                                                | 39  |
| Table 7.  | Byte Swapping Map                                            | 41  |
| Table 8.  | Status Bits                                                  | 43  |
| Table 9.  | FIFO Full/Almost Full Counts                                 | 44  |
| Table 10. | Table of PCI Bus Access Latencies                            | 45  |
| Table 11. | RISC Instructions                                            | 49  |
| Table 12. | Audio Data Formats                                           | 67  |
| Table 13. | Gain Control                                                 | 69  |
| Table 14. | Recommended Crystals                                         | 75  |
| Table 15. | Synchronous Pixel Interface (SPI) GPIO Signals               | 82  |
| Table 16. | Synchronous Pixel Interface (SPI) Input GPIO Signals         | 83  |
| Table 17. | Pin Definition of GPIO Port When Using Digital Video-In Mode | 86  |
| Table 18. | Device Identification Register                               | 93  |
| Table 19. | EEPROM Upload Sequence                                       | 147 |
| Table 20. | Recommended Operating Conditions                             | 149 |
| Table 21. | Absolute Maximum Ratings                                     | 150 |
| Table 22. | DC Characteristics                                           | 151 |
| Table 23. | Clock Timing Parameters                                      | 152 |
| Table 24. | GPIO SPI Mode Timing Parameters                              | 152 |
| Table 25. | Power Supply Current Parameters                              | 153 |
| Table 26. | JTAG Timing Parameters                                       | 153 |
| Table 27. | Decoder Performance Parameters                               | 154 |



#### **Functional Overview**

The Bt879 video and audio capture chip is a multi-function Peripheral Component Interconnect (PCI) device intended for +5 V only operation. The video function features a Direct Memory Access (DMA)/PCI bus master for analog NTSC/PAL/SECAM composite, S-Video, and digital CCIR656 video capture. The audio function features a completely independent DMA/PCI bus master for FM radio or TV sound capture.

The Bt878 and Bt879 are based on the Bt848A video capture chip. The Bt879 is a Bt848A upgraded to include various audio capture capabilities. The main features of the Bt848A are: NTSC/PAL/SECAM video decoding, multiple YCrCb and RGB pixel formats supported on the output, Vertical Blanking Interval (VBI) data capture for closed captioning, teletext, and intercast data decoding. The complete set of video and audio capture features are documented in this specification.

Table 1 indicates which audio capture features are added to the Bt848A to produce the Bt878/Bt879.

Table 1. Audio/Video Capture Product Family

| All Features of the Bt848A, Plus:                             | Bt878 | Bt879 |
|---------------------------------------------------------------|-------|-------|
| Mono line level and mic level audio capture                   | х     | х     |
| Mono TV audio                                                 |       | х     |
| Full TV stereo decoding for both TV audio (BTSC) and FM audio |       | х     |
| Full DBX noise reduction                                      |       | х     |

**NOTE:** In this specification, Bt878 and Bt879 are referred to generically as the Bt879, unless the distinction is important to the understanding of a specific version of the chip.

Figure 1 shows a block diagram of the Bt879, and Figure 2 shows a detailed block diagram of the decoder and scaler sections of the Bt879.



Figure 1. Bt879 Detailed Block Diagram





SML Mic or Line-Level Audio SFM Radio-Audio AGCCAP STV TV-Audio REFP ALRCK X TO X Composite 1 Clocking Composite 2 AGC Audio FIFO A/D Composite 3 Digital Audio Audio Composite/S-Video (Y) Audio A/D rocessing Packetizer Video Data Format Converter Horizontal and Vertical Filtering and Scaling e, Saturation, d Brightness Adjust Oversampling Low-Pass Filter Y/C Separation S-Video (C) С CIN A/D Chroma Hue, and I Demod

Figure 2. Bt879 Audio/Video Decoder and Scaler Block Diagram

#### **Video Capture**

The Bt879 integrates an NTSC/PAL/SECAM composite and S-Video decoder, scaler, DMA controller, and PCI Bus master on a single device. The Bt879 can place video data directly into host memory for video capture applications and into a target video display frame buffer for video overlay applications. As a PCI initiator, the Bt879 can take control of the PCI bus as soon as it is available, thereby avoiding the need for on-board frame buffers. The Bt879 contains a pixel data FIFO to decouple the high speed PCI bus from the continuous video data stream.

The video data input may be scaled, color translated, and burst-transferred to a target location on a field basis. This allows for simultaneous preview of one field and capture of the other field. Alternatively, the Bt879 is able to capture both fields simultaneously or preview both fields simultaneously. The fields may be interlaced into memory or sent to separate field buffers.

#### **Audio Capture**

The Bt879 can also capture the broadcast audio spectrum over the PCI bus. This enables system solutions without the use of an analog audio cable. In addition, the audio capture can be used to implement microphone audio capture for complete videoconferencing applications.



#### Analog Video and Digital Camera Capture

The Bt879 includes a digital camera port to support digital video capture. This specification defines the registers and functionality required for implementing analog video capture support. The majority of the analog and digital video register settings are identical.

In addition to standard CCIR 656 digital interface, the Bt879 can accept digital video from digital cameras including the Rockwell Quartsight<sup>TM</sup>, Silicon Vision<sup>TM</sup>, and Logitech<sup>TM</sup>. The digital stream is routed to the high-quality down-scaler and color adjustment processing. It is then bus-mastered into system memory or displayed via the graphics frame buffer.

#### Intel Intercast™ Support

The Bt879 fully supports the Intel Intercast technology. Intel Intercast technology combines the rich programming of television and the exciting world of the Internet on your PC. Imagine watching a news broadcast while simultaneously displaying a historical perspective Web page or viewing a music video while ordering concert tickets over the Internet. Now your PC and television can interact in useful and entertaining ways.

#### TV/Stereo Support (Bt897 Only)

The Bt879 supports TV/stereo decoding. The complete Broadcast Television Systems Committee-Multichannel Television Sound (BTSC-MTS) audio spectrum is digitized. Digital processing is then used to extract the content out of the data stream. The Bt879 performs the following operations: extract (L+R) sound spectrum and (L-R) sound spectrum, pilot tone detection, de-emphasize the (L+R) signal, matrix to restore L and R channel signals, and demodulate the (L-R) spectrum and perform DBX decompression.

# FM Radio Stereo Support (Bt879 Only)

The Bt879 digitizes the composite FM stereo signal, which is an output on commercial FM tuners. The system performs demodulation, de-emphasis, decoding, and re-matrixing. Currently, most available TV stereo decoder chips cannot deal with this type of FM tuner output effectively because unlike the BTSC scheme, the (L–R) channel in FM radio broadcasting is not DBX encoded. Rather, it is preemphasized the same way as with the (L+R) channel, requiring a separate decoder chip.

#### Video DMA Channels

The Bt879 enables separate destinations for the odd and even fields, each controlled by a pixel Reduced Instruction Set Computing (RISC) instruction list. This instruction list is created by the Bt879 device driver and placed in the host memory. The instructions control the transfer of pixels to target memory locations on a byte resolution basis. Complex clipping can be accomplished by the instruction list, blocking the generation of PCI bus cycles for pixels that are not to be seen on the display.

The DMA channels can be programmed on a field basis to deliver the video data in packed or planar format. In packed mode, YCrCb data is stored in a single continuous block of memory. In planar mode, the YCrCb data is separated into three streams which are burst to different target memory blocks. Having the video data in planar format is useful for applications where the data compression is accomplished via software and the CPU.



#### **Audio DMA Channels**

The audio channel delivers 8-bit or 16-bit samples of a frequency-multiplexed analog signal-to-system memory in packets of DWORDs. RISC controls the audio DMA Initiator. The flow of audio data and audio RISC instructions is completely independent and asynchronous to the flow of video data and video RISC instructions.

Since the audio data path operates in continuous transfer mode (no sync gaps), both the analog and the digital audio inputs can be used for other data capture applications. The analog input offers 360 kHz usable BW at 8 effective bits or 100 kHz usable BW at 12 effective bits. The digital input offers up to 1 MB/s or 8 Mbps.

The audio DMA channel controller is similar to the video DMA controller in that it supports packed mode RISC instructions. It also only interfaces to one 35x36 FIFO and its associated 6-bit DWORD counter.

The audio PCI initiator is identical to the video PCI initiator; i.e., same DMA controller interface and same support for interrupts and configuration space. Since the video and audio initiators are independent, each can handle retries without inhibiting the other. Thus, the audio function can initiate transfers to the host bridge even when a GFX target is retrying the video function.

The audio PCI target is similar to the video PCI target with respect to interrupts, configuration space, memory-mapped registers, and parity error checking. The main difference in audio is that all of the memory-mapped registers remain in the PCI clock and 32-bit interface domain. There is no register interface to the audio clock domain. Thus, this target never issues a disconnect or a retry.

#### **Data Transport Engine**

The Bt879 data transport engine operates in instruction mode. The audio data is delivered over the PCI bus synchronized with the delivery of video data.

#### **PCI Bus Interface**

The Bt879 is designed to efficiently utilize the available 132 MB/s PCI bus. The 32-bit DWORDs are output on the PCI bus with the appropriate image data under the control of the DMA channels.

The pixel instruction stream for the DMA channels consumes a minimum of 0.1 MB/s. The Bt879 provides the means for handling the bandwidth bottlenecks caused by slow targets and long bus access latencies that can occur in some system configurations. To overcome these system bottlenecks, the Bt879 gracefully degrades and recovers from FIFO overruns to the nearest pixel in real time.

#### UltraLock™

The Bt879 employs a proprietary technique known as UltraLock<sup>TM</sup> to lock to the incoming analog video signal. It will always generate the required number of pixels per line from an analog source in which the line length can vary by as much as a few microseconds. UltraLock's<sup>TM</sup> digital locking circuitry enables the Video-Stream decoders to quickly and accurately lock on to video signals, regardless of their source. Since the technique is completely digital, UltraLock<sup>TM</sup> can recognize unstable signals caused by VCR headswitches or any other deviation, and adapt the locking mechanism to accommodate the source. UltraLock<sup>TM</sup> uses nonlinear techniques which are difficult, if not impossible, to implement in genlock systems. And unlike linear techniques, it adapts the locking mechanism automatically.



#### **Scaling and Cropping**

The Bt879 can reduce the video image size in both horizontal and vertical directions independently using arbitrarily selected scaling ratios. The X and Y dimensions can be scaled down to one-sixteenth of the full resolution. Horizontal scaling is implemented with a 6-tap interpolation filter, while up to 5-tap interpolation is used for vertical scaling with a line store.

The video image can be arbitrarily cropped by reducing the number of active scan lines and active horizontal pixels per line.

The Bt879 supports a temporal decimation feature that reduces video bandwidth. This is accomplished by allowing frames or fields to be dropped from a video sequence at fixed but arbitrarily selected intervals.

#### Input Interface

Analog video signals are input to the Bt879 via a three-input multiplexer. The multiplexer can select between four composite source inputs or between three composite and a single S-Video input source. When an S-Video source is input to the Bt879, the luma component is fed through the input analog multiplexer, and the chroma component is fed directly into the C input pin. An automatic gain control circuit enables the Bt879 to compensate for non-standard amplitudes in the analog signal input.

The clock signal interface consists of a pair of pins that connect to a 28.63636 MHz (8\*NTSC Fsc) crystal. Either fundamental or third harmonic crystals may be used. Alternatively, CMOS oscillators may be used.

# General Purpose I/O (GPIO) Port

The Bt879 provides a 24-bit GPIO bus. This interface can be used to input or output up to 24 general purpose I/O signals. Alternatively, the GPIO port can be used as a means to input video data. For example, the Bt879 can input the video data from an external digital camera and bypass the Bt879's internal video decoder block.

# Vertical Blanking Interval Data Capture

The Bt879 provides a complete solution for capturing and decoding VBI data. The Bt879 can operate in a VBI Line Output Mode, in which the VBI data is only captured during select lines. This mode of operation enables concurrent capture of VBI lines containing ancillary data and normal video image data.

In addition, the Bt879 supports a VBI Frame Output Mode in which every line in the video frame is treated as if it was a VBI line. This mode of operation is designed for use with still frame capture/processing applications.

# Inter-Integrated Circuit (I<sup>2</sup>C) Interface

The Bt879's I<sup>2</sup>C interface supports both 99.2 kHz timing transactions and 396.8 kHz, repeated start, multi-byte sequential transactions. As an I<sup>2</sup>C master, Bt879 can program other devices on the video card, such as a TV tuner. The Bt879 supports multi-byte sequential reads (more than one transaction) and multi-byte write transactions (greater than three transactions), which enable communication to devices that support auto-increment internal addressing.

For additional information, refer to "I<sup>2</sup>C Interface" on page 89.



### **Pin Descriptions**

Table 2 provides a description of pin functions grouped by common function. Figure 3 displays the pinout diagram.

Table 2. Pin Descriptions Grouped by Pin Function (1 of 5)

| Pin #                                                  | Pin Name | 1/0 | Signal                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------|----------|-----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        |          | •   | PCI Inte                       | rface (50 pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 40                                                     | CLK      | 1   | Clock                          | This input provides timing for all PCI transactions. All PCI signals except RST and INTA are sampled on the rising edge of CLK, and all other timing parameters are defined with respect to this edge. The Bt879 supports a PCI clock of up to 33.3333 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 127                                                    | RST      | I   | Reset                          | This input three-states all PCI signals asynchronous to the CLK signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3                                                      | REQ      | 0   | Request                        | Agent desires bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2                                                      | GNT      | ı   | Grant                          | Agent granted bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13                                                     | IDSEL    | I   | Initialization Device Select   | This input is used to select the Bt879 during configuration read and write transactions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4–11,<br>14–18,<br>21–23,<br>34–37,<br>41–44,<br>46–53 | AD[31:0] | I/O | Address/Data                   | These three-state, bidirectional I/O pins transfer both address and data information. A bus transaction consists of an address phase followed by one or more data phases for either read or write operations.  The address phase is the clock cycle in which FRAME is first asserted. During the address phase, AD[31:0] contains a byte address for I/O operations and a DWORD address for configuration and memory operations. During data phases, AD[7:0] contains the least significant byte and AD[31:24] contains the most significant byte.  Read data is stable and valid when TRDY is asserted and write data is stable and valid when TRDY is asserted. Data is transferred during the clocks when both TRDY and TRDY are asserted. |
| 12, 24,<br>33, 45                                      | CBE[3:0] | I/O | Bus<br>Command/Byte<br>Enables | These three-state, bidirectional I/O pins transfer both bus command and byte enable information. During the address phase of a transaction, $\overline{CBE}[3:0]$ contain the bus command. During the data phase, $\overline{CBE}[3:0]$ are used as byte enables. The byte enables are valid for the entire data phase and determine which byte lanes carry meaningful data. $\overline{CBE}[3]$ refers to the most significant byte and $\overline{CBE}[0]$ refers to the least significant byte.                                                                                                                                                                                                                                            |



Table 2. Pin Descriptions Grouped by Pin Function (2 of 5)

| Pin#                                                 | Pin Name | I/O | Signal          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|------------------------------------------------------|----------|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 32                                                   | PAR      | I/O | Parity          | This three-state, bidirectional I/O pin provides even parity across AD[31:0] and CBE[3:0]. This means that the number of 1s on PAR, AD[31:0], and CBE[3:0] equals an even number.  PAR is stable and valid one clock after the address phase. For data phases, PAR is stable and valid one clock after either TRDY is asserted on a read, or IRDY is asserted on a write. Once valid, PAR remains valid until one clock after the completion of the current data phase. PAR and AD[31:0] have the same timing, but PAR is delayed by one clock. The target drives PAR for read data phases; the master drives PAR for address and write data phases. |  |  |
| 25                                                   | FRAME    | I/O | Cycle Frame     | This sustained, three-state signal is driven by the current master to indicate the beginning and duration of an access. FRAME is asserted to signal the beginning of a bus transaction. Data transfer continues throughout assertion. At deassertion, the transaction is in the final data phase.                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 26                                                   | IRDY     | I/O | Initiator Ready | This sustained, three-state signal indicates the bus master's readiness to complete the current data phase.  IRDY is used in conjunction with TRDY. When both IRDY and TRDY are asserted, a data phase is completed on that clock. During a read, IRDY indicates when the initiator is ready to accept data. During a write, IRDY indicates when the initiator has placed valid data on AD[31:0]. Wait cycles are inserted until both IRDY and TRDY are asserted together.                                                                                                                                                                           |  |  |
| 28                                                   | DEVSEL   | I/O | Device Select   | This sustained, three-state signal indicates device selection. When actively driven, DEVSEL indicates the driving device has decoded its address as the target of the current access.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 27                                                   | TRDY     | I/O | Target Ready    | This sustained, three-state signal indicates the target's readiness to complete the current data phase.  IRDY is used in conjunction with TRDY. When both IRDY and TRDY are asserted, a data phase is completed on that clock. During a read, TRDY indicates when the target is presenting data. During a write, TRDY indicates when the target is ready to accept the data. Wait cycles are inserted until both IRDY and TRDY are asserted together.                                                                                                                                                                                                |  |  |
| 29                                                   | STOP     | I/O | Stop            | This sustained, three-state signal indicates the target is requesting the master to stop the current transaction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 30                                                   | PERR     | I/O | Parity Error    | Report data parity error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 31                                                   | SERR     | 0   | System Error    | Report address parity error. Open drain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 126                                                  | ĪNTĀ     | 0   | Interrupt A     | This signal is an open drain interrupt output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| See PCI Specification 2.1 for further documentation. |          |     |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |



Table 2. Pin Descriptions Grouped by Pin Function (3 of 5)

| Pin #                                       | Pin Name   | I/O | Signal                 | Description                                                                                                                                                                                                           |  |  |  |  |
|---------------------------------------------|------------|-----|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG (5 pins)                               |            |     |                        |                                                                                                                                                                                                                       |  |  |  |  |
| 122                                         | тск        | I   | Test clock             | Used to synchronize all JTAG test structures. When JTAG operations are not being performed, this pin must be driven to a logical low.                                                                                 |  |  |  |  |
| 123                                         | TMS        | I   | Test Mode Select       | JTAG input pin whose transitions drive the JTAG state machine through its sequences. When JTAG operations are not being performed, this pin must be left floating or tied high                                        |  |  |  |  |
| 125                                         | TDI        | I   | Test Data Input        | JTAG pin used for loading instructions to the TAP controller or for loading test vector data for boundary-scan operation.  When JTAG operations are not being performed, this pin must be left floating or tied high. |  |  |  |  |
| 124                                         | TDO        | 0   | Test Data Output       | JTAG pin used for verifying test results of all JTAG sampling operations. This output pin is active for certain JTAG operations and will be three-stated at all other times.                                          |  |  |  |  |
| 121                                         | TRST       | I   | Test Reset             | JTAG pin used to initialize the JTAG controller. When JTAG operations are not being performed, this pin must be driven to a logical low.                                                                              |  |  |  |  |
|                                             | •          |     | I <sup>2</sup> C Inte  | rface (2 pins)                                                                                                                                                                                                        |  |  |  |  |
| 90                                          | SCL        | I/O | Serial Clock           | Bus clock, output open drain.                                                                                                                                                                                         |  |  |  |  |
| 91                                          | SDA        | I/O | Serial Data            | Bit Data or Acknowledge, output open drain.                                                                                                                                                                           |  |  |  |  |
|                                             |            |     | General Pur            | pose I/O (25 pins)                                                                                                                                                                                                    |  |  |  |  |
| 66                                          | GPCLK      | I/O | GP Clock               | Video clock. Internally pulled up to VDD.                                                                                                                                                                             |  |  |  |  |
| 56–61,<br>67–72,<br>75–86                   | GPIO[23:0] | I/O | General Purpose<br>I/O | Bt879 pin decoding in normal mode. Pins pulled up to VDD. For additional information, see Tables 15 and 16.                                                                                                           |  |  |  |  |
|                                             |            |     | Digital Audio Input/A  | Audio Test Signals (3 pins)                                                                                                                                                                                           |  |  |  |  |
| 87                                          | ADATA      | I/O | Audio Data             | Bit serial data.                                                                                                                                                                                                      |  |  |  |  |
| 88                                          | ALRCK      | I/O | Audio Clock            | Left/right framing clock.                                                                                                                                                                                             |  |  |  |  |
| 89                                          | ASCLK      | I/O | Audio Serial Clock     | Bit serial clock.                                                                                                                                                                                                     |  |  |  |  |
| Reference Timing Interface Signals (2 pins) |            |     |                        |                                                                                                                                                                                                                       |  |  |  |  |
| 62                                          | XTI        | ı   |                        | A 28.63636 MHz crystal can be tied directly to these pins, or                                                                                                                                                         |  |  |  |  |
| 63                                          | хто        | 0   |                        | a single-ended oscillator can be connected to XTI.                                                                                                                                                                    |  |  |  |  |



Table 2. Pin Descriptions Grouped by Pin Function (4 of 5)

| Pin #                                | Pin Name | I/O | Signal           | Description                                                                                                                                                  |  |  |  |
|--------------------------------------|----------|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Video Input Signals (7 pins)         |          |     |                  |                                                                                                                                                              |  |  |  |
| 114, 116,<br>118, 120                | MUX[0:3] | 1   |                  | Analog composite video inputs to the on-chip 4:1 analog multiplexer. Unused inputs should be tied to AGND. The output of the mux is direct-coupled to Y-A/D. |  |  |  |
| 112                                  | REFP     | А   |                  | The top of the reference ladder for the video A/Ds. Connect to a 0.1 $\mu$ F decoupling capacitor to AGND.                                                   |  |  |  |
| 111                                  | AGCCAP   | А   |                  | The AGC time constant control capacitor node. Must be connected to a 0.1µF capacitor to AGND.                                                                |  |  |  |
| 109                                  | CIN      | ı   |                  | Analog chroma input to the C-A/D.                                                                                                                            |  |  |  |
|                                      | 1        |     | TV/Radio Audio   | Input Signals (10 pins)                                                                                                                                      |  |  |  |
| 100                                  | STV      | ı   |                  | TV sound input from TV tuner.                                                                                                                                |  |  |  |
| 98                                   | SFM      | ı   |                  | FM sound input from FM tuner.                                                                                                                                |  |  |  |
| 94                                   | SML      | ı   |                  | MIC/line input.                                                                                                                                              |  |  |  |
| 96                                   | SMXC     | А   |                  | Audio mux antialias filter RC node. Connect through 68 pF capacitor to BGND.                                                                                 |  |  |  |
| 106                                  | RBIAS    | А   |                  | Connection point for external bias 9.53 k $\Omega$ 1% resistor.                                                                                              |  |  |  |
| 105                                  | VCOMO    | А   |                  | Common mode voltage for the audio analog circuitry. This pin should be connected to an external filtering 0.1 µF capacitor.                                  |  |  |  |
| 104                                  | VCOMI    | А   |                  | Common mode voltage for the audio analog circuitry. This pin should be connected to an external filtering 0.1 µF capacitor.                                  |  |  |  |
| 107                                  | VCCAP    | А   |                  | Audio analog voltage compensation capacitor. This pin should be connected to an external filtering 0.1 µF capacitor.                                         |  |  |  |
| 103                                  | VRXP     | А   |                  | Audio input circuitry reference voltage. This pin should be connected to an external filtering 0.1 µF capacitor.                                             |  |  |  |
| 102                                  | VRXN     | А   |                  | Audio input circuitry reference voltage. This pin should be connected to an external filtering 0.1 µF capacitor.                                             |  |  |  |
|                                      | 1        | 1   | I/O and Core Pow | er and Ground (14 pins)                                                                                                                                      |  |  |  |
| 1, 19, 38,<br>54, 65 73,<br>92       | VDD      | Р   |                  | Digital outputs power supply.                                                                                                                                |  |  |  |
| 20, 39,<br>55, 64,<br>74, 93,<br>128 | GND      | G   |                  | Digital outputs ground.                                                                                                                                      |  |  |  |



Table 2. Pin Descriptions Grouped by Pin Function (5 of 5)

| Pin #                                  | Pin Name | 1/0 | Signal           | Description                                                                                                           |  |  |  |  |
|----------------------------------------|----------|-----|------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog Video Power and Ground (6 pins) |          |     |                  |                                                                                                                       |  |  |  |  |
| 108                                    | AGND     | Α   |                  | C video A/D ground. Connect to analog ground AGND.                                                                    |  |  |  |  |
| 110                                    | VAA      | A   |                  | Charge pump power supply and C video A/D power. Connect to analog power VAA and a 0.1µF decoupling capacitor to AGND. |  |  |  |  |
| 113                                    | AGND     | А   |                  | Charge pump ground return.                                                                                            |  |  |  |  |
| 115                                    | VAA      | А   |                  | Y video A/D power. Connect to analog power VAA and a 0.1μF decoupling capacitor to AGND.                              |  |  |  |  |
| 117                                    | VAA      | А   |                  | Y video A/D power. Connect to analog power VAA and a 0.1μF decoupling capacitor to AGND.                              |  |  |  |  |
| 119                                    | AGND     | А   |                  | Y video A/D ground. Connect to analog ground AGND.                                                                    |  |  |  |  |
|                                        |          |     | Analog Audio Pov | ver and Ground (4 pins)                                                                                               |  |  |  |  |
| 95                                     | VBB      | Р   |                  | Audio A/D power supply.                                                                                               |  |  |  |  |
| 97                                     | BGND     | G   |                  | Ground for audio A/D.                                                                                                 |  |  |  |  |
| 99                                     | BGND     | G   |                  | Ground for audio A/D.                                                                                                 |  |  |  |  |
| 101                                    | VBB      | Р   |                  | Power supply for audio A/D.                                                                                           |  |  |  |  |

Note: I/O Column Legend:

I = Digital Input
O = Digital Output
I/O = Digital Bidirectional

A = AnalogG = Ground



Figure 3. Bt879 Pinout Diagram





#### UltraLock™

#### The Challenge

The line length (the interval between the midpoints of the falling edges of succeeding horizontal sync pulses) of analog video sources is not constant. For a stable source such as studio quality source or test signal generators, this variation is very small: ±2 ns. However, for an unstable source such as a VCR, laser disk player, or TV tuner, line length variation is as much as a few microseconds.

Digital display systems require a fixed number of pixels per line despite these variations. The Bt879 employs a technique known as UltraLock<sup>TM</sup> to implement locking to the horizontal sync and the subcarrier of the incoming analog video signal and generating the required number of pixels per line.

#### Operation Principles of UltraLock™

UltraLock<sup>TM</sup> is based on sampling using a fixed-frequency, stable clock. Since the video line length will vary, the number of samples generated using a fixed-frequency sample clock will also vary from line to line. If the number of generated samples per line is always greater than the number of samples per line required by the particular video format, the number of acquired samples can be reduced to fit the required number of pixels per line.

The Bt879 requires an 8\*Fsc (28.63636 MHz for NTSC and 35.46895 MHz for PAL) reference time source. The 8\*Fsc clock signal, or CLKx2, is divided down to CLKx1 internally (14.31818 MHz for NTSC and 17.73 MHz for PAL). CLKx2 and CLKx1 are internal signals and are not made available to the system. UltraLock<sup>TM</sup> operates at CLKx1 although the input waveform is sampled at CLKx2 then low pass filtered and decimated to CLKx1 sample rate.

At a 4\*Fsc (CLKx1) sample rate there are 910 pixels for NTSC and 1,135 pixels for PAL/SECAM within a nominal line time interval (63.5  $\mu$ s for NTSC and 64  $\mu$ s for PAL/SECAM). For square pixel NTSC and PAL/SECAM formats, there should only be 780 and 944 pixels per video line, respectively. This is because the square pixel clock rates are slower than a 4\*Fsc clock rate; i.e., 12.27 MHz for NTSC and 14.75 MHz for PAL.

UltraLock<sup>TM</sup> accommodates line length variations from nominal in the incoming video by always acquiring more samples, at an effective 4\*Fsc rate, than are required by the particular video format and outputting the correct number of pixels per line. UltraLock<sup>TM</sup> then interpolates the required number of pixels in a way that maintains the stability of the original image despite variation in the line length of the incoming analog waveform.

The example illustrated in Figure 4 shows three successive lines of video being decoded for square pixel NTSC output. The first line is shorter than the nominal NTSC line time interval of  $63.5~\mu s$ . On this first line, a line time of  $63.2~\mu s$  sampled at 4\*Fsc (14.31831 MHz) generates only 905 pixels. The second line matches the nominal line time of  $63.5~\mu s$  and provides the expected 910 pixels. Finally, the third line is too long at  $63.8~\mu s$  within which 913 pixels are generated. In all three cases, UltraLock<sup>TM</sup> outputs only 780 pixels.



Figure 4. UltraLock™ Behavior for NTSC Square Pixel Output

UltraLock<sup>TM</sup> can be used to extract any programmable number of pixels from the original video stream as long as the sum of the nominal pixel line length (910 for NTSC and 1,135 for PAL/SECAM) and the worst case line length validation from nominal in the active region is greater than or equal to the required number of output pixels per line; i.e.,

$$P_{Nom} + P_{Var} \ge P_{Desired}$$

where:  $P_{Nom}$  = Nominal number of pixels per line at 4\*Fsc sample rate

(910 for NTSC, 1,135 for PAL/SECAM)

 $P_{Var}$  = Variation of pixel count from nominal at 4\*Fsc (can be a

positive or negative number)

 $P_{Desired}$  = Desired number of output pixels per line

**NOTE:** With stable inputs, UltraLock<sup>TM</sup> guarantees the time between the falling edges of HRESET only to within one pixel. UltraLock<sup>TM</sup> does, however, guarantee the number of active pixels in a line as long as the above relationship holds.



### **Composite Video Input Formats**

Bt879 supports several composite video input formats. Table 3 shows the different video formats and some of the countries in which each format is used.

Table 3. Video Input Formats Supported by the Bt879

| Format                                  | Lines | Fields | F <sub>SC</sub>        | Country                             |  |  |
|-----------------------------------------|-------|--------|------------------------|-------------------------------------|--|--|
| NTSC-M                                  | 525   | 60     | 3.58 MHz               | U.S., many others                   |  |  |
| NTSC-Japan <sup>(1)</sup>               | 525   | 60     | 3.58 MHz               | Japan                               |  |  |
| PAL-B, G, H                             | 625   | 50     | 4.43 MHz               | Western/Central Europe, others      |  |  |
| PAL-D                                   | 625   | 50     | 4.43 MHz               | China                               |  |  |
| PAL-I                                   | 625   | 50     | 4.43 MHz               | U.K., Ireland, South Africa         |  |  |
| PAL-M                                   | 525   | 60     | 3.58 MHz               | Brazil                              |  |  |
| PAL-N <sub>C</sub>                      | 625   | 50     | 3.58 MHz               | Argentina                           |  |  |
| PAL-N                                   | 625   | 50     | 3.58 MHz               | Paraguay, Uruguay                   |  |  |
| SECAM                                   | 625   | 50     | 4.406 MHz<br>4.250 MHz | Eastern Europe, France, Middle East |  |  |
| Notes: (1). NTSC-Japan has 0 IRE setup. |       |        |                        |                                     |  |  |

The video decoder must be programmed appropriately for each of the composite video input formats. Table 4 lists the register values that need to be programmed for each input format.

#### Table 4. Register Values for Square Pixel Video Input Formats

| Register                                                        | Bit                         | NTSC-M                                                 | NTSC-Japan                                 | PAL-B, D,<br>G, H, I                                        | PAL-M                                      | PAL-N                                        | PAL-N<br>Combination  | SECAM  |
|-----------------------------------------------------------------|-----------------------------|--------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------|--------------------------------------------|----------------------------------------------|-----------------------|--------|
| IFORM<br>(0x01)                                                 | FORMAT<br>[2:0]             | 001                                                    | 010                                        | 011                                                         | 100                                        | 101                                          | 111                   | 110    |
| Cropping:<br>HDELAY,<br>VDELAY,<br>VACTIVE,<br>CROP,<br>HACTIVE | [7:0] in all five registers | Set to<br>desired crop-<br>ping values<br>in registers | Set to<br>NTSC-M<br>square pixel<br>values | Set to<br>desired<br>cropping val-<br>ues in regis-<br>ters | Set to<br>NTSC-M<br>square pixel<br>values | Set to PAL-B, D, G, H, I square pixel values |                       |        |
| HSCALE                                                          | [15:0]                      | 0x02AC                                                 | 0x02AC                                     | 0x033C                                                      | 0x02AC                                     | 0x033C                                       | 0x033C <sup>(1)</sup> | 0x033C |
| ADELAY                                                          | [7:0]                       | 0x70                                                   | 0x70                                       | 0x7F                                                        | 0x70                                       | 0x7F                                         | 0x7F                  | 0x7F   |
| BDELAY                                                          | [7:0]                       | 0x5D                                                   | 0x5D                                       | 0x72                                                        | 0x5D                                       | 0x72                                         | 0x72                  | 0xA0   |

Notes: (1). The Bt879 will not output square pixel resolution for PAL N-combination. A smaller number of pixels must be output.

### Y/C Separation and Chroma Demodulation

Y/C separation and chroma decoding are handled as shown in Figure 5. Bandpass and notch filters are implemented to separate the composite video stream. The filter responses are shown in Figure 6. The optional chroma comb filter is implemented in the vertical scaling block. See "Video Scaling, Cropping, and Temporal Decimation" on page 19.

Figure 7 schematically describes the filtering and scaling operations.

In addition to the Y/C separation and chroma demodulation illustrated in Figure 5, the Bt879 also supports chrominance comb filtering as an optional filtering stage after chroma demodulation. The chroma demodulation generates baseband I and Q (NTSC) or U and V (PAL/SECAM) color difference signals.

For S-Video operation, the digitized luma data bypasses the Y/C separation block completely, and the digitized chrominance is passed directly to the chroma demodulator.

For monochrome operation, the Y/C separation block must be disabled, and the saturation registers (SAT\_U and SAT\_V) are set to 0.



Figure 5. Y/C Separation and Chroma Demodulation for Composite Video

Figure 6. Y/C Separation Filter Responses



Figure 7. Filtering and Scaling





### Video Scaling, Cropping, and Temporal Decimation

The Bt879 provides three mechanisms to reduce the amount of video pixel data in its output stream: down-scaling, cropping, and temporal decimation. All three can be controlled independently.

#### Horizontal and Vertical Scaling

The Bt879 provides independent and arbitrary horizontal and vertical down scaling. The maximum scaling ratio is 16:1 in both X and Y dimensions. The maximum vertical scaling ratio is reduced from 16:1 when using frames to 8:1 when using fields. The different methods utilized for scaling luminance and chrominance are described in the following sections.

#### Field Aligned Vertical Scaling

If Common Interchange Format (CIF) resolution video is viewed at 60/50 Hz rates, then the video fields must be field-aligned for proper overlay (sequenced on top of each other successively). This could be done in interlaced Vertical Scaling mode (INT set) which group delays (filters) only one field by one line. The two fields are vertically aligned for overlay, but the two fields have different frequency responses. One has not been filtered, while the other has been line-averaged. A new option exists to filter both fields in a similar manner yet maintain proper field alignment. This mode is selected by setting VSFLDALIGN and resetting the INT bit to non-interlaced Vertical Scaling mode.

#### **Luminance Scaling**

The first stage in horizontal luminance scaling is an optional pre-filter which provides the capability to reduce antialiasing artifacts. It is generally desirable to limit the bandwidth of the luminance spectrum prior to performing horizontal scaling because the scaling of high-frequency components may create image artifacts in the resized image. The optional low pass filters shown in Figure 8 reduce the horizontal high-frequency spectrum in the luminance signal. Figure 9 and Figure 10 show the combined results of the optional low-pass filters, the luma notch filter and the 2x oversampling filter. Figure 11 shows the combined responses of the luma notch filter and the 2x oversampling filter.

The Bt879 implements horizontal scaling through poly-phase interpolation. The Bt879 uses 32 different phases to accurately interpolate the value of a pixel. This provides an effective pixel jitter of less than 6 ns.

In simple pixel- and line-dropping algorithms, non-integer scaling ratios introduce a step function in the video signal that effectively introduces high-frequency spectral components. Poly-phase interpolation accurately interpolates to the correct pixel and line position providing more accurate information. This results in aesthetically pleasing video as well as higher compression ratios in bandwidth limited applications.

For vertical scaling, the Bt879 uses a line store to implement four different filtering options. The filter characteristics are shown in Figure 12. The Bt879 provides up to 5-tap filtering to ensure removal of aliasing artifacts.

The number of taps in the vertical filter is set by the Video Timing Control (VTC) register. The user may select 2, 3, 4 or 5 taps. The number of taps must be chosen in conjunction with the horizontal scale factor in order to ensure the needed data can fit in the internal FIFO (see the VFILT bits in the VTC register for limitations). As the scaling ratio is increased, the number of taps available for vertical scaling is increased. In addition to low-pass filtering, vertical interpolation is also employed to minimize artifacts when scaling to non-integer scaling ratios.





Figure 9. Combined Luma Notch, 2x Oversampling and Optional Low-Pass Filter Response (NTSC)



Figure 10. Combined Luma Notch, 2x Oversampling and Optional Low-Pass Filter Response (PAL/SECAM)



Figure 11. Combined Luma Notch and 2x Oversampling Filter Response





Figure 12. Frequency Responses for the Four Optional Vertical Luma Low-Pass Filters

#### **Peaking**

The Bt879 enables four different peaking levels by programming the PEAK bit and HFILT bits in the SCLOOP register. The filters are shown in Figures 13 and 14. For more information, refer to "SC Loop Control Register" on page 116.

Figure 13. Peaking Filters





Figure 14. Luma Peaking Filters with 2x Oversampling Filter and Luma Notch

#### **Chrominance Scaling**

A 2-tap, 32-phase interpolation filter is used for horizontal scaling of chrominance. Vertical scaling of chrominance is implemented through chrominance comb filtering using a line store, followed by simple decimation or line dropping.

#### **Scaling Registers**

The Horizontal Scaling Ratio Register (HSCALE) HSCALE is programmed with the horizontal scaling ratio. When outputting unscaled video (in NTSC), the Bt879 will produce 910 pixels per line. This corresponds to the pixel rate at f<sub>CLKx1</sub> (4\*Fsc). This register is the control for scaling the video to the desired size. For example, square pixel NTSC requires 780 samples per line, while CCIR601 requires 858 samples per line. HSCALE HI and HSCALE LO are two 8-bit registers that, when concatenated, form the 16-bit HSCALE register.

The method below uses pixel ratios to determine the scaling ratio. The following formula should be used to determine the scaling ratio to be entered into the 16-bit register:

NTSC: 
$$HSCALE = [(910/P_{desired}) - 1] * 4096$$
  
PAL/SECAM:  $HSCALE = [(1135/P_{desired}) - 1] * 4096$ 

= Desired number of pixels per line of video, including acwhere: tive, sync and blanking.

For example, to scale PAL/SECAM input to square pixel QCIF, the total number of horizontal pixels desired is 236:

An alternative method for determining the HSCALE value uses the ratio of the scaled active region to the unscaled active region as shown below:

where: HACTIVE = Desired number of pixels per line of video, not including sync or blanking.

In this equation, the HACTIVE value cannot be cropped; it represents the total active region of the video line. This equation produces roughly the same result as using the full line length ratio shown in the first example. However, due to truncation, the HSCALE values determined using the active pixel ratio method will be slightly different than those obtained using the total line length pixel ratio method. The values in Table 5 were calculated using the full line length ratio.

**The Vertical Scaling Ratio Register (VSCALE)** VSCALE is programmed with the vertical scaling ratio. It defines the number of vertical lines output by the Bt879. The following formula should be used to determine the value to be entered into this 13-bit register. The loaded value is a two's-complement, negative value.

```
VSCALE = (0x10000 - \{ [(scaling_ratio) - 1] * 512 \}) & 0x1FFF
```

For example, to scale PAL/SECAM input to square pixel QCIF, the total number of vertical lines is 156:

```
VSCALE = (0x10000 - \{ [(4/1) - 1] * 512 \}) & 0x1FFF
= 0x1A00
```

Only the 13 LSBs of the VSCALE value are used; the five LSBs of VSCALE\_HI and the 8-bit VSCALE\_LO register form the 13-bit VSCALE register. The three Most Significant Bits (MSBs) of VSCALE\_HI are used to control other functions. The user must take care not to alter the values of the three MSBs when writing a vertical scaling value.

The following C-code fragment illustrates changing the vertical scaling value:

```
#define BYTE unsigned char
 #define WORD unsigned int
 #define VSCALE_HI 0x13
 #define VSCALE_LO 0x14
 BYTE ReadFromBt879(BYTE regAddress);
 void WriteToBt879(BYTE regAddress, BYTE regValue);
 void SetBt879VScaling(WORD VSCALE)
   BYTE oldVscaleMSByte, newVscaleMSByte;
   /* get existing VscaleMSByte value from */
   /* Bt879 VSCALE_HI register */
   oldVscaleMSByte = ReadFromBt879(VSCALE_HI);
   /* create a new VscaleMSByte, preserving top 3 bits */
   newVscaleMSByte = (oldVscaleMSByte & 0xE0) | (VSCALE >> 8);
   /* send the new VscaleMSByte to the VSCALE_HI reg */
   WriteToBt879(VSCALE_HI, newVscaleMSByte);
   /* send the new VscaleLSByte to the VSCALE_LO reg */
   WriteToBt879(VSCALE_LO, (BYTE) VSCALE);
 }
where: \& = bitwise AND
           = bitwise OR
       >> = bit shift, MSB to LSB
```



If your target machine has sufficient memory to statically store the scaling values locally, the READ operation can be eliminated.

When scaling below CIF resolution, it may be useful to use a single field as opposed to using both fields. Using a single field will ensure there are no inter-field motion artifacts on the scaled output. When performing single field scaling, the vertical scaling ratio will be twice as large as when scaling with both fields. For example, CIF scaling from one field does not require any vertical scaling, but when scaling from both fields, the scaling ratio is 50%. Also, the non-interlaced bit should be reset when scaling from a single field (INT=0 in the VSCALE\_HI register).

Table 5 lists scaling ratios for various video formats and the register values required.

Table 5. Scaling Ratios for Popular Formats Using Frequency Values

|                        |                                                              |                                          | Output                                   | HSCALE                               | VSCALE Register Values               |                                      |  |
|------------------------|--------------------------------------------------------------|------------------------------------------|------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--|
| Scaling Ratio          | Format                                                       | Total Resolution <sup>(1)</sup>          | Resolution<br>(Active Pixels)            | Register<br>Values                   | Use Both<br>Fields                   | Single<br>Field                      |  |
| Full Resolution<br>1:1 | NTSC SQ Pixel<br>NTSC CCIR601<br>PAL CCIR601<br>PAL SQ Pixel | 780x525<br>858x525<br>864x625<br>944x625 | 640x480<br>720x480<br>720x576<br>768x576 | 0x02AA<br>0x00F8<br>0x0504<br>0x033C | 0x0000<br>0x0000<br>0x0000<br>0x0000 | N/A<br>N/A<br>N/A<br>N/A             |  |
| CIF<br>2:1             | NTSC SQ Pixel<br>NTSC CCIR601<br>PAL CCIR601<br>PAL SQ Pixel | 390x262<br>429x262<br>432x312<br>472x312 | 320x240<br>360x240<br>360x288<br>384x288 | 0x1555<br>0x11F0<br>0x1A09<br>0x1679 | 0x1E00<br>0x1E00<br>0x1E00<br>0x1E00 | 0x0000<br>0x0000<br>0x0000<br>0x0000 |  |
| QCIF<br>4:1            | NTSC SQ Pixel<br>NTSC CCIR601<br>PAL CCIR601<br>PAL SQ Pixel | 195x131<br>214x131<br>216x156<br>236x156 | 160x120<br>180x120<br>180x144<br>192x144 | 0x3AAA<br>0x3409<br>0x4412<br>0x3CF2 | 0x1A00<br>0x1A00<br>0x1A00<br>0x1A00 | 0x1E00<br>0x1E00<br>0x1E00<br>0x1E00 |  |
| ICON<br>8:1            | NTSC SQ Pixel<br>NTSC CCIR601<br>PAL CCIR601<br>PAL SQ Pixel | 97x65<br>107x65<br>108x78<br>118x78      | 80x60<br>90x60<br>90x72<br>96x72         | 0x861A<br>0x7813<br>0x9825<br>0x89E5 | 0x1200<br>0x1200<br>0x1200<br>0x1200 | 0x1A00<br>0x1A00<br>0x1A00<br>0x1A00 |  |

#### **Image Cropping**

Cropping enables the user to output any subsection of the video image. The start of the active area in the vertical direction is referenced to VRESET (beginning of a new field). In the horizontal direction it is referenced to HRESET (beginning of a new line). The dimensions of the active video region are defined by HDELAY, HACTIVE, VDELAY, and VACTIVE. All four registers are 10-bit values. The two MSBs of each register are contained in the CROP register, while the lower eight bits are in the respective HDELAY\_LO, HACTIVE\_LO, VDELAY\_LO, and VACTIVE\_LO registers. The vertical and horizontal delay values determine the position of the cropped image within a frame while the horizontal and vertical active values set the pixel dimensions of the cropped image as illustrated in Figure 15.

Figure 15. Effect of the Cropping and Active Registers



#### **Cropping Registers**

**Horizontal Delay Register (HDELAY)** For video decoding, HDELAY is programmed with the number of pixels between horizontal sync and the first pixel of each line to be displayed or captured. For GPIO SPIOUT, HDELAY is programmed with the number of pixels between the falling edge of HRESET and the rising edge of HACTIVE. HDELAY should be even number to get CB as the first pixel, an odd number for Cr.

The register value is programmed with respect to the scaled frequency clock.

**Horizontal Active Register (HACTIVE)** For video decoding, HACTIVE is programmed with the actual number of displayed or captured pixels per line. For GPIO SPIOUT, HACTIVE is programmed with the number of pixels that HACTIVE signal is high after the HACTIVE signal goes high.

The register value is programmed with respect to the scaled frequency clock. The video line can be considered a combination of three components:

Back porch and Sync - Defined by HDELAY
Active Video - Defined by HACTIVE

Front Porch - Total scaled pixels-HDELAY-HACTIVE

For uncropped images, the square pixel values for these components at 4xFsc are:

|           | CLKx1<br>Front Porch | CLKx1<br>HDELAY | CLKx1<br>HACTIVE | CLKx1<br>Total |
|-----------|----------------------|-----------------|------------------|----------------|
| NTSC      | 21                   | 135             | 754              | 910            |
| PAL/SECAM | 27                   | 186             | 922              | 1135           |

Therefore, for uncropped images:

HDELAY (NTSC) = (135/754 \* HACTIVE) & 0x3FEHDELAY(PAL) = (186/922 \* HACTIVE) & 0x3FE

For cropped images, HDELAY can be increased and HACTIVE decreased such that HDELAY + HACTIVE  $\leq$  889 \* HSCALE for NTSC and  $\leq$  1108 \* HSCALE for PAL. If HDELAY + HACTIVE is too much, then you will see front or back porch pixels.

Figure 16. Regions of the Video Signal



**The Vertical Delay Register (VDELAY)** For video decoding, VDELAY is programmed with the number of half lines between the end of the serration pulses and the first line to be displayed or captured.

For GPIO SPIOUT, VDELAY is programmed with the number of half lines between the rising edge of VRESET and the rising edge of VACTIVE.

The register value is programmed with respect to the unscaled input signal. VDELAY must be programmed to an even number to avoid apparent field reversal.

**The Vertical Active Register (VACTIVE)** For video decoding and GPIO SPIOUT, VACTIVE is programmed with the number of lines in one frame for the source video.

**NOTE:** It is important to note the difference between the implementation of the horizontal registers (HSCALE, HDELAY, and HACTIVE) and the vertical registers (VSCALE, VDELAY, and VACTIVE). Horizontally, HDELAY and HACTIVE are programmed with respect to the scaled pixels defined by HSCALE. Vertically, VDELAY and VACTIVE are programmed with respect to the number of lines before scaling (before VSCALE is applied).

For GPIO SPI IN, the registers HDELAY, HACTIVE, VDELAY, and VACTIVE are not used.

#### **Temporal Decimation**

Temporal decimation provides a solution for video synchronization during periods when full frame rate cannot be supported due to bandwidth and system restrictions.

For example, when capturing live video for storage, system limitations such as hard disk transfer rates or system bus bandwidth may limit the frame capture rate. If these restrictions limit the frame rate to 15 frames per second, the Bt879's time scaling operation will enable the system to capture every other frame instead of allowing the hard disk timing restrictions to dictate which frame to capture. This maintains an even distribution of captured frames and alleviates the "jerky" effects caused by systems that simply burst in data when the bandwidth becomes available.

The Bt879 provides temporal decimation on either a field or frame basis. The temporal decimation register (TDEC) is loaded with a value from 1 to 60 (NTSC) or 1 to 50 (PAL/SECAM). This value is the number of fields or frames skipped by the chip during a sequence of 60 for NTSC or 50 for PAL/SECAM. Skipped fields and frames are considered inactive, which is indicated by the ACTIVE pin remaining low.

#### Examples:

TDEC = 0x02 Decimation is performed by frames. Two frames are skipped per 60 frames of video, assuming NTSC decoding.

Frames 1–29 are output normally, then ACTIVE remains low for one frame. Frames 31–59 are then output followed by another frame of inactive video.

 $TDEC = 0x9E \quad Decimation is performed by fields. Thirty fields are output per 60 fields of video, assuming NTSC decoding. \\ This value outputs every other field (every odd field) of$ 

video starting with field one in frame one.

TDEC = 0x01 Decimation is performed by frames. One frame is skipped per 50 frames of video, assuming PAL/SECAM decoding.

TDEC = 0x00 Decimation is not performed. Full frame rate video is output by the Bt879.

When changing the programming in the temporal decimation register, 0x00 should be loaded first, and then the decimation value. This will ensure that the decimation counter is reset to 0. If 0 is not first loaded, the decimation may start on any field or frame in the sequence of 60 (or 50 for PAL/SECAM). On power-up, this preload is not necessary because the counter is internally reset.

When decimating fields, the FLDALIGN bit in the TDEC register can be programmed to choose whether the decimation starts with an odd field or an even field. If the FLDALIGN bit is set to logical 0, the first field that is dropped during the decimation process will be an odd field. Conversely, setting the FLDALIGN bit to logical 1 causes the even field to be dropped first in the decimation process.



## **Video Adjustments**

The Bt879 provides programmable hue, contrast, saturation, and brightness.

## The Hue Adjust Register (HUE)

The Hue Adjust Register is used to offset the hue of the decoded signal. In NTSC, the hue of the video signal is defined as the phase of the subcarrier with reference to the burst. The value programmed in this register is added to or subtracted from the phase of the subcarrier, which effectively changes the hue of the video. The hue can be shifted by plus or minus 90 degrees. Because of the nature of PAL/SECAM encoding, hue adjustments can not be made when decoding PAL/SECAM.

## The Contrast Adjust Register (CONTRAST)

The Contrast Adjust Register (also called the luma gain) provides the ability to change the contrast from approximately 0% to 200% of the original value. The decoded luma value is multiplied by the 9-bit coefficient loaded into this register.

## The Saturation Adjust Registers (SAT\_U, SAT\_V)

The Saturation Adjust Registers are additional color adjustment registers. It is a multiplicative gain of the U and V signals. The value programmed in these registers are the coefficients for the multiplication. The saturation range is from approximately 0% to 200% of the original value.

# The Brightness Register (BRIGHT)

The Brightness Register is simply an offset for the decoded luma value. The programmed value is added to or subtracted from the original luma value which changes the brightness of the video output. The luma output is in the range of 0 to 255. Brightness adjustment can be made over a range of -128 to +127.

### **Automatic Chrominance Gain Control**

The Automatic Chrominance Gain Control compensates for reduced chrominance and color-burst amplitudes. Here, the color-burst amplitude is calculated and compared to nominal. The color-difference signals are then increased or decreased in amplitude according to the color-burst amplitude difference from nominal. The range of chrominance gain is 0.5–2 times the original amplitude. This compensation coefficient is then multiplied by the Saturation Adjust value for a total chrominance gain range of 0–2 times the original signal. Automatic chrominance gain control may be disabled.



## Low Color Detection and Removal

If a color-burst of 25 percent (NTSC) or 35 percent (PAL/SECAM) or less of the nominal amplitude is detected for 127 consecutive scan lines, the color-difference signals U and V are set to 0. When the low color detection is active, the reduced chrominance signal is still separated from the composite signal to generate the luminance portion of the signal. The resulting Cr and Cb values are 128. Output of the chrominance signal is re-enabled when a color-burst of 43 percent (NTSC) or 60 percent (PAL/SECAM) or greater of nominal amplitude is detected for 127 consecutive scan lines. Low color detection and removal may be disabled.

## Coring

The Bt879 video decoder can perform a coring function, in which it forces all values below a programmed level to be 0. This is useful because the human eye is more sensitive to variations in black images. By taking near-black images and turning them into black, the image appears clearer to the eye.

Four coring values can be selected: 0, 8, 16, or 32 above black. If the total luminance level is below the selected limit, the luminance signal is truncated to the black value. If the luma range is limited (i.e., black is 16), then the coring circuitry automatically takes this into account and references the appropriate value for black. Coring is illustrated in Figure 17.







## **VBI Data Output Interface**

A frame of video is composed of 525 lines for NSTC and 625 for PAL/SECAM. Figure 18 illustrates an NTSC video frame, in which there are a number of distinct regions. The video image or picture data is contained in the odd and even fields within lines 21 to 263 and lines 283 to 525, respectively. Each field of video also contains a region for vertical synchronization (lines 1 through 9 and 263 through 272) as well as a region which can contain non-video ancillary data (lines 10 through 20 and 272 through 283). We will refer to these regions which are between the vertical synchronization region and the video picture region as the VBI portion of the video signal.

Lines 1–9
Lines 10–20
Vertical Synchronization Region
Vertical Blanking Interval

Lines 21–263
Video Image Region

Lines 263–272
Vertical Synchronization Region
Vertical Blanking Interval

Figure 18. Regions of the NTSC Video Frame

Figure 19. Regions of the PAL Video Frame (Fields 1, 2, 5, and 6)





The Bt879 is able to capture VBI data and store it in the host memory for later processing by the Bt879 VBI decoder software. Two modes of VBI capture exist: VBI line output mode and VBI frame output mode. Both types of data may be captured during the same field.

#### **VBI Line Output Mode**

In the VBI line output mode, VBI capture occurs during the vertical blanking interval. The start of VBI data capture is set by the VBI\_HDELAY bit in the VBI Packet Size/Delay register, and is in reference to the trailing edge of the HRESET signal. The number of DWORDs of VBI data is selected by the user. Each DWORD contains 4 VBI bytes, and each VBI pixel consists of two VBI samples. For example, for a given 800 pixel line in the VBI region, there exist 1600 VBI samples, which are equivalent to 400 DWORDs of VBI data. The VBI\_PKT\_HI and VBI\_PKT\_LO register bits are concatenated to create the 9-bit value for the number of DWORDs to be captured.

VBI line data capture occurs when the CAPTURE\_VBI\_EVEN register bit is enabled for the even field, and CAPTURE\_VBI\_ODD register bit is enabled for the odd field. The VBI data is sampled at a rate of 8\*Fsc and is stored in the FIFO as a sequence of 8-bit samples. Line mode VBI data starts horizontally beginning at VBI\_HDELAY pixels from the trailing edge of HRESET and ending after the VBI\_PKT number of DWORDs. Line mode VBI data starts vertically beginning at the first line following VRESET and ending at VACTIVE. VBI register settings can only be changed on a per frame basis. The VBI timing is illustrated in Figure 20.

Figure 20. VBI Timing



Once the VBI data has been captured and stored in the Bt879 FIFO, it is treated as any other type of data. It is output over the PCI bus via RISC instructions. If the number of VBI lines desired by the user is smaller than the entire vertical blanking region, the extra data will be discarded by the use of the SKIP RISC instruction. Alternatively, if the user desires a larger VBI region in the VBI line output mode, the vertical blanking region can be extended by setting the VDELAY register to the appropriate value. The VBI line output mode can in effect extend the VBI region to the entire field. Figure 21 shows a block diagram of the VBI section.

Figure 21. VBI Section Block Diagram



In the VBI frame output mode, the VBI data capture occurs in the active video region and includes all the horizontal blank/sync information in the data stream. This feature can be used to provide a high quality still-capture of video. The data is vertically bound beginning at the first line during VACTIVE and ending after a fixed number of packets. The data stream is packetized into a series of 256-DWORD blocks.

A fixed number of DWORD blocks (434 for NTSC and 650 for PAL) are captured during each field. This is equivalent to 111,104 DWORDs for NTSC (434 \* 256 DWORDs) and 166,400 DWORDs for PAL (650 \* 256 DWORDs) per field. The VBI frame capture region can be extended to include the 10 lines prior to the default VACTIVE region by setting the EXT\_FRAME register bit. VDELAY must also be set to its minimum value of 2. The extended DWORD block size is 450 DWORD blocks for NTSC and 674 DWORD blocks for PAL.

The VBI frame data capture occurs during the even field when the CAPTURE\_EVEN register bit is set and the COLOR\_EVEN bit is set to raw mode, and during the odd field when the CAPTURE\_ODD register bit is set and the COLOR\_ODD bit is set to raw mode. The captured data stream is continuous and not aligned with HSYNC.



37

## **Video Data Format Conversion**

#### **Pixel Data Path**

The video decoder/scaler portion of the Bt879 generates a video data stream in packed 4:2:2 YCrCb format. The video data is then color space-converted and formatted in a 32-bit wide DWORD. Figure 22 shows the steps in converting the video data from packed 4:2:2 YCrCb to the desired format. The YCrCb 4:2:2 data is up-sampled to 4:4:4 format prior to conversion to RGB. It can then be dithered, have gamma correction removed, or be presented directly to the byte swap circuit.

In the case where 4:1:1 data is desired, the 4:2:2 data is first down-sampled, then packed into BtYUV format (see Table 7) or converted to planar format and vertically subsampled to achieve the YUV9 format. Alternatively, packed 4:2:2 data may be converted to planar 4:2:2 and vertically sub-sampled to YUV12 format. The vertical subsampling is achieved via the appropriate DMA instructions (see the DMA controller section).

Bt879 also offers a Y8 color format, in which the chroma component of the packed 4:2:2 data is stripped and the luma component is packed into 8 bits. This format is otherwise known as gray scale. Table 6 shows the various color formats supported by the Bt879 and the mapping of the bytes onto 32-bit DWORDs.

## Video Control Code Status Data

In addition to the pixel information, the Bt879's Video Data Format Converter provides four bits of video control status code to the FIFO. These four bits of status code STATUS[3:0] are based on inputs from the video decoder/scaler block of the Bt879 and convey information about the pixel data and the state of the video timing (see Figure 22). STATUS[3:0] are used to specify the FIFO mode (packed or planar), provide information regarding the pixel data (respective position of the pixel and number of valid bytes), indicate if the pixel data is valid, and signal the end of a capture enabled field.

Figure 22. Video Data Format Converter





**Table 6. Color Formats** 

|                                 |           |                     | Pixel Data [31:0]   |                       |                      |  |
|---------------------------------|-----------|---------------------|---------------------|-----------------------|----------------------|--|
| Format                          | Dword     | Byte Lane 3 [31:24] | Byte Lane 2 [23:16] | Byte Lane 1<br>[15:8] | Byte Lane 0<br>[7:0] |  |
| RGB32 <sup>(1)</sup>            | dw0       | Alpha               | R                   | G                     | В                    |  |
|                                 | dw0       | B1                  | R0                  | G0                    | В0                   |  |
| RGB24                           | dw1       | G2                  | B2                  | R1                    | G1                   |  |
|                                 | dw2       | R3                  | G3                  | В3                    | R2                   |  |
| RGB16                           | dw0       | {R1[7:3],G1         | [7:2],B1[7:3]}      | {R0[7:3],G0           | [7:2],B0[7:3]}       |  |
| RGB15                           | dw0       | {0,R1[7:3],G1       | 1[7:3],B1[7:3]}     | {0,R0[7:3],G0         | )[7:3],B0[7:3]}      |  |
| YUY2—YCrCb 4:2:2 <sup>(2)</sup> | dw0       | Cr0                 | Y1                  | Cb0                   | Y0                   |  |
| 1012—1CrCb 4:2:2(-)             | dw1       | Cr2                 | Y3                  | Cb2                   | Y2                   |  |
|                                 | dw0       | Y1                  | Cr0                 | Y0                    | Cb0                  |  |
| BtYUV—YCrCb 4:1:1               | dw1       | Y3                  | Cr4                 | Y2                    | Cb4                  |  |
|                                 | dw2       | Y7                  | Y6                  | Y5                    | Y4                   |  |
| Y8 (Gray Scale)                 | dw0       | Y3                  | Y2                  | Y1                    | Y0                   |  |
| 8-bit Dithered                  | dw0       | В3                  | B2                  | B1                    | В0                   |  |
| VBI Data                        | dw0       | D3                  | D2                  | D1                    | D0                   |  |
|                                 | dw0 FIFO1 | Y3                  | Y2                  | Y1                    | Y0                   |  |
| VOrCh 4:0:0 Planer              | dw1 FIFO1 | Y7                  | Y6                  | Y5                    | Y4                   |  |
| YCrCb 4:2:2 Planar              | dw0 FIFO2 | Cb6                 | Cb4                 | Cb2                   | Cb0                  |  |
|                                 | dw0 FIFO3 | Cr6                 | Cr4                 | Cr2                   | Cr0                  |  |
| YUV12 Planar                    | Ver       | tically sub-sample  | ed to 4:2:2 by the  | DMA controller        |                      |  |
|                                 | dw0 FIFO1 | Y3                  | Y2                  | Y1                    | Y0                   |  |
|                                 | dw1 FIFO1 | Y7                  | Y6                  | Y5                    | Y4                   |  |
| YCrCb 4:1:1 Planar              | dw2 FIFO1 | Y11                 | Y10                 | Y9                    | Y8                   |  |
| TOTOD 4:1:1 Planar              | dw3 FIFO1 | Y15                 | Y14                 | Y13                   | Y12                  |  |
|                                 | dw0 FIFO2 | Cb12                | Cb8                 | Cb4                   | Cb0                  |  |
|                                 | dw0 FIFO3 | Cr12                | Cr8                 | Cr4                   | Cr0                  |  |
| YUV9 Planar                     | Ver       | tically sub-sample  | ed to 4:1:1 by the  | DMA controller        |                      |  |
|                                 | 1         |                     |                     |                       |                      |  |

Notes: (1). The alpha byte can be written as 0 data, or not written.

(2). UYVY can be achieved by byte swapping.3. All planar modes require HACTIVE register to be multiple of 16 pixels.



### YCrCb to RGB Conversion

The 4:2:2 YCrCb data stream from the video decoder portion of the Bt879 must be converted to 4:4:4 YCrCb before the RGB conversion occurs, using an interpolation filter on the chroma data path. The even valid chroma data pass through unmodified, while the odd data is generated by averaging adjacent even data. The chroma component is up-sampled using the following equations:

For n = 0, 2, 4, etc.

$$\begin{split} Cb_n &= Cb_n \\ Cr_n &= Cr_n \\ Cb_{n+1} &= (Cb_n + Cb_{n+2})/2 \\ Cr_{n+1} &= (Cr_n + Cr_{n+2})/2 \end{split}$$

**RGB** Conversion:

## Gamma Correction Removal

Bt879 provides gamma correction removal capability. The available gamma values are:

Gamma correction removal capability is not programmable on a field basis. Furthermore, gamma correction removal is not available when YCrCb data is output.

## **YCrCb Sub-sampling**

The 4:2:2 data stream is horizontally sub-sampled to 4:1:1 using the following equations:

For n = 0, 4, 8, etc.:

$$Cb_n = (Cb_n + Cb_{n+2})$$
  

$$Cr_n = (Cr_n + Cr_{n+2})$$

Vertical sub-sampling is supported by Bt879's YUV9 and YUV12 planar modes. In these modes, the video data is first planarized and placed in the FIFO as 4:2:2 planar or 4:1:1 planar data. The FIFO data is then vertically sub-sampled to 4:1:1 for YUV9 and 4:2:2 for YUV12 formats. The vertical sub-sampling is performed via RISC instructions that are executed by the DMA controller.

Table 6, "Color Formats," on page 39 shows an example of a 4 pixel line for YUV9 and YUV12 formats. In the YUV12 format. Line 2 of Cr/Cb data is discarded, and hence 4:2:2 vertical sub-sampling is achieved. In the YUV9 format, lines 2–4 of Cr/Cb data are discarded, and hence 4:1:1 vertical sub-sampling is achieved.



## **Byte Swapping**

Before the data enters the FIFO it passes through a 4-way mux to allow swapping of the bytes to support Macintosh (big endian) color data formats. The pixel DWORD PD[31:0] maps onto the FIFO input FI[31:0]. The byte-swap mux remaps the data bytes, but byte lane 0 or bits[7:0] will still be considered the first byte of the scan line. Refer to Table 7.

Table 7. Byte Swapping Map

| Word Swap         |                                                           | 0         | 1         |           |  |  |  |
|-------------------|-----------------------------------------------------------|-----------|-----------|-----------|--|--|--|
| Byte Swap         | 0                                                         | 1         | 0         | 1         |  |  |  |
| FIFO Inputs       | Outputs of FIFO Data Formatter                            |           |           |           |  |  |  |
| FI[31:24]         | PD[31:24]                                                 | PD[23:16] | PD[15:8]  | PD[7:0]   |  |  |  |
| FI[23:16]         | PD[23:16]                                                 | PD[31:24] | PD[7:0]   | PD[15:8]  |  |  |  |
| FI[15:8]          | PD[15:8]                                                  | PD[7:0]   | PD[31:24] | PD[23:16] |  |  |  |
| FI[7:0]           | PD[7:0]                                                   | PD[15:8]  | PD[23:16] | PD[31:24] |  |  |  |
| Note: The byte sw | Note: The byte swapping mode is disabled during VBI data. |           |           |           |  |  |  |



## Video and Control Data FIFO

The FIFO block accepts data from the video data format conversion process, buffers the data in FIFO memory, then outputs DWORDs to the DMA Controller to be burst onto the PCI bus.

### **Logical Organization**

The 630-byte data FIFO is logically organized into 3 segments: FIFO1 = 70 words deep by 36 bits wide, FIFO2 = 35 x 36 bits, and FIFO3 = 35 x 36 bits. Each of the 140 FIFO data words provide for one DWORD of pixel data and four bits of video control code status. This is illustrated in Figure 23. The FIFOs are large enough to support efficient size burst transfers (16 to 32 data phases) in planar as well as packed mode.

Figure 23. Data FIFO Block Diagram





#### **FIFO Data Interface**

Loading data into the FIFO can begin only when valid pixels are present during the even or the odd field. The pixel DWORD Pixel Data (PD) [31:0] is stored in FI[31:0], and the video control code STATUS[3:0] is stored in FI[35:32]. The VBI data will be included in the captured sequence if VBI capture capability is enabled.

The four bits of STATUS are used to encode information about the pixel data and the state of the video timing unit (see Table 8, "Status Bits," on page 43). Video timing and control information are passed through the FIFO along with the data stream. The FIFO buffer isolates the asynchronous video input and PCI output domains. Control of the input stream can only occur from the video timing unit of the video decoder and from the configured registers. The interaction and synchronization of the DMA Controller and the RISC instruction sequence relies solely on the output side of the FIFO.

**Table 8. Status Bits** 

| Status[3:0] |     | Description                                              |
|-------------|-----|----------------------------------------------------------|
| 0110        | FM1 | FIFO Mode: packed data to follow                         |
| 1110        | FM3 | FIFO Mode: planar data to follow                         |
| 0010        | SOL | First active pixel/data DWORD of scan line               |
| 0001        | EOL | Last active pixel/data DWORD of scan line, 4 Valid Bytes |
| 1101        | EOL | Last active pixel/data DWORD of scan line, 3 Valid Bytes |
| 1001        | EOL | Last active pixel/data DWORD of scan line, 2 Valid Bytes |
| 0101        | EOL | Last active pixel/data DWORD of scan line, 1 Valid Byte  |
| 0100        | VRE | VRESET following an even field-falling edge of FIELD     |
| 1100        | VRO | VRESET following an odd field-rising edge of FIELD       |
| 0000        | PXV | Valid pixel/data DWORD                                   |

Capturing data to the FIFO always begins with a FIFO mode indicator code followed by pixel data. The FIFO Mode Indicator is to be stored in the FIFOs at the beginning of every capture-enabled field, when the data format is changed mid-field such as transitioning from packed VBI data to planar mode, and when video capture of a field is asynchronously enabled. The mode status codes are always stored in planar format. FIFO1 receives two copies of the status code, while FIFO2 and FIFO3 each receive one copy.

The SOL code is packed in the FIFO with the first valid pixel data byte, which is the first pixel DWORD for the scan line. The EOL code is packed in the FIFO with the last valid pixel data byte, which is the last DWORD location written to the FIFO for the scan line. The EOL code indicates one to four valid bytes. The VRE/VRO code is stored in the FIFO at the end of a capture-enabled field. The DMA controller activates the appropriate PCI byte enables by the time a given DWORD arrives on the output side of the FIFO.



The DMA Controller will guarantee that the FIFO does not fill, therefore the VDFC has no responsibility for FIFO overruns. The DMA Controller will be able to resynchronize to data streams that are shorter or longer than expected.

Planar mode and packed mode data can be present in the FIFOs at the same time if a bus access latency persists across a FIELD transition, or if packed VBI data proceeds planar YCrCb data.

#### **Physical Implementation**

The three FIFO outputs are delivered in parallel so that the DMA Controller can monitor the FIFOs and perform skipping (reading and discarding data), if necessary, on all three simultaneously.

Due to the latency in determining the number of DWORDs placed in each FIFO, a FIFO Full (FFULL) condition is indicated prior to the FIFO count reaching the maximum FIFO Size. The FIFO is considered FFULL when the FIFO Count (FCNT) value equals or exceeds the FFULL value. Figure 9 indicates the FIFO size and FIFO Full/Almost Full counts in units of DWORDs.

| Table 9. | <b>FIFO</b> | Full/Almost | Full | Counts |
|----------|-------------|-------------|------|--------|
|----------|-------------|-------------|------|--------|

| FIFO  | Size | FFULL | FAFULL |
|-------|------|-------|--------|
| FIFO1 | 70   | 68    | 64     |
| FIFO2 | 35   | 34    | 32     |
| FIFO3 | 35   | 34    | 32     |
| Total | 140  | 136   | 128    |

A read must occur on the same cycle as FFULL, otherwise data will overflow and will be overwritten. The maximum bus latencies for various video formats and modes are shown in Table 10.

In planar mode the three FIFOs operate concurrently and independently. In packed mode, however, the three FIFOs operate in a merged mode to provide the maximum size buffer. FSIZE1, 2, 3 indicate the physical size of each FIFO. FSIZET represents the total buffer size when the FIFOs work together in packed mode.

### **FIFO Input/Output Rates**

The input and output ports of the Bt879's FIFO can operate simultaneously and are asynchronous to one another.

The maximum FIFO input rate would be for consecutive writes of PAL video at 17.73 MHz. However, there will never be consecutive-pixel-cycle writes to the same FIFO. The fastest FIFO write sequence is F1, F2, F1, F3. Therefore, the fastest write rate to any FIFO is less than or equal to half of the pixel rate.

The maximum FIFO output read rate is one FIFO word at the PCI clock rate (33 MHz). All three FIFOs can be read simultaneously. Some bus systems may be designed with PCI clocks slower than 33 MHz. The Bt879 data FIFO only supports systems where the maximum input data rate is less than the output data rate. It can support a input video clock (17.73 MHz) faster than the PCI clock (16 MHz) as long as the video data rate does not exceed the available PCI burst rate.



Table 10. Table of PCI Bus Access Latencies

| Video Format                                                                                   | Resolution                   | Mode                    | Max Bus<br>Latency Before FIFO<br>Overflow (uS) |
|------------------------------------------------------------------------------------------------|------------------------------|-------------------------|-------------------------------------------------|
| NTSC 30 fps                                                                                    | 640 x 480                    | RGB32                   | 10                                              |
|                                                                                                |                              | RGB24                   | 13                                              |
|                                                                                                |                              | RGB16/YCrCb 4:2:2       | 20                                              |
|                                                                                                |                              | YCrCb 4:1:1             | 27                                              |
|                                                                                                |                              | Y8, 8-bit dithered, VBI | 41                                              |
| NTSC 30 fps                                                                                    | 320 x 240                    | RGB32                   | 20                                              |
|                                                                                                |                              | RGB24                   | 27                                              |
|                                                                                                |                              | RGB16/YCrCb 4:2:2       | 41                                              |
|                                                                                                |                              | YCrCb 4:1:1             | 55                                              |
|                                                                                                |                              | Y8, 8-bit dithered, VBI | 83                                              |
| PAL/SECAM 25 fps                                                                               | 768 x 576                    | RGB32                   | 8                                               |
|                                                                                                |                              | RGB24                   | 11                                              |
|                                                                                                |                              | RGB16/YCrCb 4:2:2       | 17                                              |
|                                                                                                |                              | YCrCb 4:1:1             | 23                                              |
|                                                                                                |                              | Y8, 8-bit dithered, VBI | 34                                              |
| PAL/SECAM 25 fps                                                                               | 384 x 288                    | RGB32                   | 17                                              |
|                                                                                                |                              | RGB24                   | 23                                              |
|                                                                                                |                              | RGB16/YCrCb 4:2:2       | 34                                              |
|                                                                                                |                              | YCrCb 4:1:1             | 46                                              |
|                                                                                                |                              | Y8, 8-bit dithered, VBI | 69                                              |
| ffective Rate<br>ITSC 640 x 48<br>ITSC 320 x 24<br>ITSC 720 x 48<br>AL 768 x 57<br>AL 384 x 28 | 0 6.14<br>0 13.50<br>6 14.75 |                         |                                                 |

Notes: 1. The above figures are based on a 33.33 MHz PCI bus.

<sup>2.</sup> Max Bus Latency before FIFO Overflow (uS) = FIFO FAFULL Limit (Effective Rate\*Number of Bytes/Pixel)



## **DMA Controller**

The Bt879 incorporates a unique DMA controller architecture which gives the capture system great flexibility in its ability to deliver data to memory. It is architected as a small RISC engine which runs on a set of instructions generated and maintained in host system memory by the Bt879 device driver software. The video and audio DMA controllers are identical except that the audio DMA controller does not support planar mode instructions.

In this architecture, the DMA can dynamically change target memory address from one video line to the next. This enables multiple memory targets to be established for various components of each video frame. For example, an NTSC video frame contains four discrete components which require separate target memory locations: even field video image data, odd field video image data, line 21 closed captioning data, and line 15 teletext data. The Bt879 DMA can concurrently support a display memory target for the even field image and three separate system memory targets for the odd field image, line 21 data and line 15 data, respectively.

The Bt879 device driver software creates a RISC program which runs the DMA controller. The RISC program resides in host system memory. Through the use of the PCI target, the RISC program puts its own starting address in a Bt879 register and makes it available to the DMA controller. The DMA controller then requests that the PCI initiator fetch an instruction. The RISC instructions available are WRITE, SKIP, SYNC, and JUMP.

The decoded composite video data is stored in the Bt879 FIFO. The DMA controller then presents the data to the PCI initiator and requests that the data be output to the target memory. The PCI initiator outputs the pixel data on the PCI bus after gaining access to the PCI bus. It is the responsibility of the DMA controller to prevent and manage the overflow of the Bt879 FIFOs. This is illustrated in Figure 24.



Figure 24. Audio/Video RISC Block Diagram



#### **Target Memory**

The Bt879's FIFO DWORDs are perfectly aligned to the PCI bus: i.e., bit 0 of the FIFO DWORDs lines up with bit AD[0] on the PCI bus. Thus, video scan line data is aligned to target memory locations, and data path combinational logic between the FIFO and the PCI bus is not required.

The target memory for a given scan line of data is assumed to be linear, incrementing, and contiguous. For a 1024-pixel scan line a maximum of 4 kB of contiguous physical memory is required. Each scan line can be stored anywhere in the 32-bit address space. A scan line can be broken into segments with each segment sent to a different target area. An image buffer can be allocated to line fragments anywhere in the physical memory, as the line sequence is arbitrary.



## RISC Program Setup and Synchronization

There are two independent sets of RISC instructions in the host memory: one for the odd field and the other for the even field. The first field begins with a synchronization instruction (See SYNC in Table 11) indicating packed or planar data from the FIFO (STATUS[3:0] = FM1 or FM3). The first field ends with a SYNC instruction indicating an even or an odd field to follow (STATUS[3:0] = VRE or VRO). The second field begins with a SYNC instruction and ends with a SYNC instruction followed by a JUMP instruction back to the first field. The SYNC instructions allow the synchronization of the FIFO output and the RISC program start/end points.

The software will set up a pixel data flow by creating a RISC instruction sequence in the host memory for the odd and even fields. The DMA controller normally branches through the RISC instruction sequence via JUMP instructions. The RISC program sequence only needs to be changed when the parameters of the video capture/preview mode change. Otherwise, the DMA controller continuously cycles through the same program, which is set up once for control of an entire frame.

#### **RISC Instructions**

There are five types of packed mode RISC instructions (WRITE, WRITEC, SKIP, SYNC, JUMP) that control the data stored in the FIFO. Three additional planar mode instructions exist, which replace the simple packed mode WRITE/SKIP instructions. Instruction details are listed in Table 11. The DMA controller switches from packed mode to planar mode or vice versa based on the status codes flowing through the FIFOs along with the pixel data.



Table 11. RISC Instructions (1 of 4)

| Instruction | Opcode        | Dwords  |         | Desc                                                                                        | ription                               |  |  |
|-------------|---------------|---------|---------|---------------------------------------------------------------------------------------------|---------------------------------------|--|--|
| WRITE       | 0001          | 2       |         | Write packed mode pixels to memory from the FIFO beginning at the specified target address. |                                       |  |  |
|             |               |         | DWORD   | ):                                                                                          |                                       |  |  |
|             |               |         | [11:0]  | Byte Count                                                                                  |                                       |  |  |
|             |               |         | [15:12] | Byte Enables                                                                                |                                       |  |  |
|             |               |         | [23:16] | Reset/Set RISC_STATUS                                                                       |                                       |  |  |
|             |               |         | [24]    | IRQ                                                                                         |                                       |  |  |
|             |               |         | [25]    | Reserved                                                                                    |                                       |  |  |
|             |               |         | [26]    | EOL                                                                                         |                                       |  |  |
|             |               |         | [27]    | SOL                                                                                         |                                       |  |  |
|             |               |         | [31:28] | Opcode                                                                                      |                                       |  |  |
|             |               |         | DWORD1  | l:                                                                                          |                                       |  |  |
|             |               |         | [31:0]  | 32-bit Target Address                                                                       | Byte Address of first pixel byte.     |  |  |
| WRITE123    | WRITE123 1001 | 1001 5  |         | els to memory in planar mode t addresses.                                                   | from the FIFOs beginning at the speci |  |  |
|             |               | DWORD0: |         |                                                                                             |                                       |  |  |
|             |               |         | [11:0]  | Byte Count #1                                                                               | Byte transfer count from FIFO1        |  |  |
|             |               |         | [15:12] | Byte Enables                                                                                |                                       |  |  |
|             |               |         | [23:16] | Reset/Set RISC_STATUS                                                                       |                                       |  |  |
|             |               |         | [24]    | IRQ                                                                                         |                                       |  |  |
|             |               |         | [25]    | Reserved                                                                                    |                                       |  |  |
|             |               |         | [26]    | EOL                                                                                         |                                       |  |  |
|             |               |         | [27]    | SOL                                                                                         |                                       |  |  |
|             |               |         | [31:28] | Opcode                                                                                      |                                       |  |  |
|             |               |         | DWORD1  | l:                                                                                          |                                       |  |  |
|             |               |         | [11:0]  | Byte Count #2                                                                               | Byte transfer count from FIFO2        |  |  |
|             |               |         | [27:16] | Byte count #3                                                                               | Byte transfer count from FIFO3        |  |  |
|             |               |         | DWORD2  | 2:                                                                                          |                                       |  |  |
|             |               |         | [31:0]  | 32-bit Target Address                                                                       | Byte Address for Y data from FIFO1    |  |  |
|             |               |         | DWORD   | 3:                                                                                          |                                       |  |  |
|             |               |         | [31:0]  | 32-bit Target Address                                                                       | Byte Address for Cb data from FIFO2   |  |  |
|             |               |         | DWORD4  | 1:                                                                                          |                                       |  |  |
|             |               |         | [31:0]  | 32-bit Target Address                                                                       | Byte Address for Cr data from FIFO3   |  |  |



Table 11. RISC Instructions (2 of 4)

| Instruction | Opcode | Dwords |                                                                                                                                                                                                                                                      | Desc                  | ription                               |  |
|-------------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------|--|
| WRITE1S23   | 1011   | 3      | Write pixels to memory in planar mode from the FIFO1 beginning at the specified target addresses. Skip pixels from FIFO2 and FIFO3. This instruction is used to achieve the YUV9 and YUV12 color modes, where the chroma components are sub-sampled. |                       |                                       |  |
|             |        |        | DWORDO                                                                                                                                                                                                                                               | :                     |                                       |  |
|             |        |        | [11:0]                                                                                                                                                                                                                                               | Byte Count #1         | Byte transfer count from FIFO1        |  |
|             |        |        | [15:12]                                                                                                                                                                                                                                              | Byte Enables          |                                       |  |
|             |        |        | [23:16]                                                                                                                                                                                                                                              | Reset/Set RISC_STATUS |                                       |  |
|             |        |        | [24]                                                                                                                                                                                                                                                 | IRQ                   |                                       |  |
|             |        |        | [25]                                                                                                                                                                                                                                                 | Reserved              |                                       |  |
|             |        |        | [26]                                                                                                                                                                                                                                                 | EOL                   |                                       |  |
|             |        |        | [27]                                                                                                                                                                                                                                                 | SOL                   |                                       |  |
|             |        |        | [31:28]                                                                                                                                                                                                                                              | Opcode                |                                       |  |
|             |        |        | DWORD1                                                                                                                                                                                                                                               | :                     |                                       |  |
|             |        |        | [11:0]                                                                                                                                                                                                                                               | Byte Count #2         | Byte skip count from FIFO2            |  |
|             |        |        | [27:16]                                                                                                                                                                                                                                              | Byte count #3         | Byte skip count from FIFO3            |  |
|             |        |        | DWORD2                                                                                                                                                                                                                                               | :                     |                                       |  |
|             |        |        | [31:0]                                                                                                                                                                                                                                               | 32-bit Target Address | Byte Address for Y data from FIFO1    |  |
| WRITEC      | 0101   | 1      | Write pac rent targe                                                                                                                                                                                                                                 |                       | rom the FIFO continuing from the cur- |  |
|             |        |        | DWORDO                                                                                                                                                                                                                                               | :                     |                                       |  |
|             |        |        | [11:0]                                                                                                                                                                                                                                               | Byte Count            |                                       |  |
|             |        |        | [15:12]                                                                                                                                                                                                                                              | Byte Enables          |                                       |  |
|             |        |        | [23:16]                                                                                                                                                                                                                                              | Reset/Set RISC_STATUS |                                       |  |
|             |        |        | [24]                                                                                                                                                                                                                                                 | IRQ                   |                                       |  |
|             |        |        | [25]                                                                                                                                                                                                                                                 | Reserved              |                                       |  |
|             |        |        | [26]                                                                                                                                                                                                                                                 | EOL                   |                                       |  |
|             |        |        | [27]                                                                                                                                                                                                                                                 | SOL                   | Cannot be set                         |  |
|             |        |        | [31:28]                                                                                                                                                                                                                                              | Opcode                |                                       |  |



Table 11. RISC Instructions (3 of 4)

| Instruction | Opcode         | Dwords |                                                                                                                  | Desc                        | ription                                                                       |  |
|-------------|----------------|--------|------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------|--|
| SKIP 0010 1 |                | 1      | Skip pixels by discarding byte count # of bytes from the FIFO. This may start and stop in the middle of a DWORD. |                             |                                                                               |  |
|             |                |        | DWORD0:                                                                                                          |                             |                                                                               |  |
|             |                |        | [11:0]                                                                                                           | Byte Count                  |                                                                               |  |
|             |                |        | [15:12]                                                                                                          | Reserved                    |                                                                               |  |
|             |                |        | [23:16]                                                                                                          | Reset/Set RISC_STATUS       |                                                                               |  |
|             |                |        | [24]                                                                                                             | IRQ                         |                                                                               |  |
|             |                |        | [25]                                                                                                             | Reserved                    |                                                                               |  |
|             |                |        | [26]                                                                                                             | EOL                         |                                                                               |  |
|             |                |        | [27]                                                                                                             | SOL                         |                                                                               |  |
|             |                |        | [31:28]                                                                                                          | Opcode                      |                                                                               |  |
| SKIP123     | SKIP123 1010 2 |        |                                                                                                                  | count #2 from FIFO2 and FIF | g byte count #1 of bytes from the FIFC O3. This may start and stop in the mid |  |
|             |                |        | DWORDO                                                                                                           | ):                          |                                                                               |  |
|             |                |        | [11:0]                                                                                                           | Byte Count #1               |                                                                               |  |
|             |                |        | [15:12]                                                                                                          | Reserved                    |                                                                               |  |
|             |                |        | [23:16]                                                                                                          | Reset/Set RISC_STATUS       |                                                                               |  |
|             |                |        | [24]                                                                                                             | IRQ                         |                                                                               |  |
|             |                |        | [25]                                                                                                             | Reserved                    |                                                                               |  |
|             |                |        | [26]                                                                                                             | EOL                         |                                                                               |  |
|             |                |        | [27]                                                                                                             | SOL                         |                                                                               |  |
|             |                |        | [31:28]                                                                                                          | Opcode                      |                                                                               |  |
|             |                |        | DWORD1                                                                                                           | :                           |                                                                               |  |
|             |                |        | [11:0]                                                                                                           | Byte Count #2               |                                                                               |  |
|             |                |        | [27:16]                                                                                                          | Byte Count #3               |                                                                               |  |



Table 11. RISC Instructions (4 of 4)

| Instruction | Opcode      | Dwords |                       | Desc                                                     | ription                                       |  |  |  |
|-------------|-------------|--------|-----------------------|----------------------------------------------------------|-----------------------------------------------|--|--|--|
| JUMP        | 0111        | 2      |                       | RISC program counter to the nching of the sequencer prog | e jump address. This allows uncondi-<br>gram. |  |  |  |
|             |             |        | DWORDO                | DWORD0:                                                  |                                               |  |  |  |
|             |             |        | [15:0]                | Reserved                                                 |                                               |  |  |  |
|             |             |        | [23:16]               | Reset/Set RISC_STATUS                                    |                                               |  |  |  |
|             |             |        | [24]                  | IRQ                                                      |                                               |  |  |  |
|             |             |        | [27:25]               | Reserved                                                 |                                               |  |  |  |
|             |             |        | [31:28]               | Opcode                                                   |                                               |  |  |  |
|             |             |        | DWORD1                | :                                                        |                                               |  |  |  |
|             |             |        | [31:0]                | Jump Address                                             | DWORD-aligned                                 |  |  |  |
| SYNC        | SYNC 1000 2 | 2      | Synchron<br>FIFO stat |                                                          | RISC instruction status bits equal to th      |  |  |  |
|             |             |        | DWORDO                | ):                                                       |                                               |  |  |  |
|             |             |        | [3:0]                 | Status                                                   |                                               |  |  |  |
|             |             |        | [14:4]                | Reserved                                                 |                                               |  |  |  |
|             |             |        | [15]                  | RESYNC                                                   | A value of 1 disables FDSR errors             |  |  |  |
|             |             |        | [23:16]               | Reset/Set RISC_STATUS                                    |                                               |  |  |  |
|             |             |        | [24]                  | IRQ                                                      |                                               |  |  |  |
|             |             |        | [27:25]               | Reserved                                                 |                                               |  |  |  |
|             |             |        | [31:28]               | Opcode                                                   |                                               |  |  |  |
|             |             |        | DWORD1                | :                                                        | 1                                             |  |  |  |
|             |             |        | [31:0]                | Reserved                                                 |                                               |  |  |  |
|             |             |        |                       | 1                                                        | 1                                             |  |  |  |



Each RISC instruction consists of 1 to 5 DWORDs. The 32 bits in the DWORDs relay information such as the opcode, target address, status codes, synchronization codes, byte count/enables, and start/end of line codes.

The SOL bit in the WRITE and SKIP instructions indicate that this particular instruction is the first instruction of the scan line. The EOL bit in the WRITE and SKIP instructions indicates that this particular instruction is the last instruction of the scan line. An EOL flag from the FIFO along with the last DWORD for the scan line coincide with finishing the last instruction of the scan line. If the FIFO EOL condition occurs early, the current instruction and all instructions leading up to the one that contains the EOL flag will be aborted. If there is only one instruction to process the line, both SOL and EOL bits will be set.

WRITE, WRITEC, and SKIP control the processing of active pixel data stored in the FIFO. These three instructions alone control the sequence of *packed mode* data written to target memory on a byte resolution basis. The WRITEC instruction does not supply a target address. Instead, it relies on continuing from the current DMA pointer contained in the target address counter. This value is updated and kept current even during SKIP mode or FIFO overruns. However, WRITEC cannot be used to begin a new line; i.e., this instruction cannot have the SOL bit set.

WRITE123, WRITE1S23, and SKIP123 control the processing of active pixel data stored in the FIFOs. These three instructions alone control the sequence of *planar mode* data written to target memory on a byte resolution basis. The WRITE1S23 instruction supports further decimation of chroma on a line basis. For each of these instructions, the same number of bytes will be processed from FIFO2 and FIFO3.

The JUMP instruction is useful for repeating the same even/odd program for every frame or switching to a new program when the sequence needs to be changed without interrupting the pixel flow.

The SYNC instruction is used to synchronize the RISC program and the pixel data stream. The DMA controller achieves this by using of the status bits in DWORD0 of the SYNC instruction and matching them to the four FIFO status bits provided along with the pixel data. Once the DMA controller has matched the status bits between the FIFO and the RISC instruction, it proceeds with outputting data. Prior to establishing synchronization, the DMA controller reads and discards the FIFO data.

Opcodes 0000 and 1111 are reserved to detect instruction errors. If these opcodes or the other unused opcodes are detected, an interrupt will be set. The DMA controller will stop processing until the RISC program is re-enabled. This also applies to SYNC instructions specifying unused or reserved status codes. Detecting RISC instruction errors is useful for detecting software errors in programming, or ensuring that the DMA controller is following a valid RISC sequence. In other words, it ensures that the program counter is not pointing to the wrong location.

All unused/reserved bits in the instruction DWORDs must be set to 0.



#### **Complex Clipping**

It is necessary to be able to clip the video image before it is put onto the PCI bus when writing video data directly into on-screen display memory. The Bt879 supports complex clipping of the video image for those applications which require the displayed video picture to be occluded by graphics objects such as pull-down menu, overlaying graphics window, etc. Typically, a target graphics frame buffer controller cannot provide overlay control for the video pixel data stream when it being provided by a PCI bus master peripheral to the graphics PCI host interface.

The Bt879 implements clipping by blocking the video image as it is being put onto the PCI bus in the areas where graphics are to be displayed, that is, where graphics objects are "overlaying" the video image. The Bt879 cuts out portions of the video image so that it can "inlay" or fit around the displayed graphics objects.

A clip list is provided through the graphics system DirectDRAW Interface (DDI) provider to the Bt879 device driver software. This indicates the areas of the display where the video image is to be occluded. The Bt879 driver software interprets the clip list and generates a RISC program that blocks writing of video pixels that are to be occluded, as illustrated in Figure 25.

System DRAM **Graphics Controller** Υ Frame Buffer Cr Video in a Window Cb Dialog Odd Field Prog Write #Bytes @ Line 0 Box Packed RGB ... Write #B @ L40, Skip #B, Wr #B @ L40 ... SYNC VRO Write123 #B @ Y, #B @ Cr, #B @ Cb Even Field Prog Planar 4:2:2 ... SYNC VRE JUMP Host Bridge PCI Bus Bt879 Family

Figure 25. Example of Bt879 Performing Complex Clipping



#### **Executing Instructions**

Once the DMA controller has achieved synchronization between the FIFO and the RISC program, it starts with executing the RISC instructions. The data in the FIFO will be aligned with the data bytes expected by the RISC instructions. The DMA controller reads RISC instructions and performs burst writes from the FIFO.

The DMA controller can be programmed to wait for 4, 8, 16, or 32 DWORDs in the FIFO before executing a WRITE instruction. Setting this FIFO trigger point optimizes the bus efficiency by not allowing the DMA controller to access the bus every time a DWORD enters the FIFO. However, the FIFO trigger point is ignored when the DMA controller is near the end of an instruction and the number of DWORDs left to transfer is less than the number of DWORDS in the FIFO. By allowing the instruction to complete, even if the FIFO is below its trigger point, the RISC instructions can be flushed sooner for every scan line. Otherwise, the DMA controller may have to wait for many scan lines before the required number of DWORDs are present in the FIFO, especially when capturing highly scaled down images. There may be several horizontal lines before another DWORD enters the FIFO.

The FIFO trigger point is ignored by the DMA controller during all SKIP instructions. In the planar mode, the trigger points for the FIFOs should be set to the same level, even though the luma data is being stored in the Y FIFO at least twice as fast the chroma data is being stored in the Cr and Cb FIFOs. This ensures that the Y FIFO will be selected first to burst data onto the PCI bus.

When the initiator is disconnected from the PCI bus while in the planar mode, it is essential to regain control of the bus as soon as possible and to deliver any queued DWORDs. The DMA controller will ignore the FIFO trigger point as it needs to empty the FIFO immediately, otherwise it may not have a chance to empty the rest of the FIFOs before it has to relinquish the bus. This is not a concern in the packed mode because all three FIFOs are treated as one large FIFO.

The DMA controller immediately stops burst data writes and RISC instruction reads when the PCI target detects a parity error while the PCI initiator is reading the instruction data. This condition also causes an interrupt.

#### **FIFO Overrun Conditions**

There will be cases where the Bt879 PCI initiator cannot gain control of the PCI bus, and the DMA controller is not able to execute the necessary WRITE instructions. Instead of writing data to the bus, the DMA controller reads data out of the FIFO and discards the data. To the FIFO, it appears as if the DMA controller is outputting to the bus. This allows the FIFO overruns to be handled gracefully, with minimal loss of data. The Bt879 is not required to abort a whole scan during FIFO overruns. The DMA controller keeps track of the data to the nearest byte, and is able to deliver the rest of the scan line in case the FIFO overrun condition is cleared.



The Bt879 DMA controller is normally monitoring the FIFO Full counters (FFULL) to determine how full the FIFOs are. However, before the DMA controller begins a burst write operation to process a WRITE instruction, it is desirable to have some headroom in the FIFO to allow for more data to enter while the PCI initiator is waiting for the target to respond. Hence, the Bt879 monitors the FIFO Almost Full (FAFULL) counts. The difference between FFULL and FAFULL provides the necessary headroom to handle target latency.

Prior to the DMA controller executing the address phase of a PCI write transaction to process a WRITE instruction, the FIFO count value must be below the FAFULL level. At all other times, the FIFOs must be maintained below the FFULL level. The FIFO counters for all three FIFOs are monitored for full/almost full conditions in both planar and packed modes.

Once the DMA controller begins the PCI bus transaction, it has committed to a target DMA start address. If the FIFO overflows while it is waiting for the target to respond, then the initiator must terminate the transaction just after the target responds. This is because the DMA controller will have to start discarding the FIFO data, since the target pointer and the data are out of sync. This terminating condition will be communicated to the Bt879 device driver by setting an interrupt bit that indicates interfacing to unreasonably slow targets.

If an instruction is exhausted while the FIFO is in an overrun condition, the Bt879 DMA controller will continue discarding the FIFO data during the next pre-fetched instruction as well. If the DMA controller runs out of RISC instructions, the FIFO continues to fill up, and PCI bus access is still denied, the DMA controller will continue discarding FIFO data for the remainder of that scan line. Once the Bt879 DMA controller detects the EOL control bits from the FIFO, it will attempt to gain access to the PCI bus and resynchronize itself with the RISC instruction EOL status bits. However, if the DMA controller is not successful in getting control of the bus, it will keep track of the number of scan lines discarded out of the FIFO and will resynchronize itself with the RISC program based on the number of EOL control signals detected.

The planar mode requires that the DMA controller give priority to the Y FIFO to be emptied first. If there is a very long latency in getting access to the PCI bus, all three FIFOs will be almost full when the bus is finally granted. While bursting the Y data, the CrCb data is likely to overflow. Attempting to deliver data from each FIFO to the bus will yield poor bus performance. Preference is given to the Y FIFO to finish the burst write operation, and if Cr or Cb FIFOs each reach a full condition, the DMA controller will discard their data in parallel to delivering the Y data.



## FIFO Data Stream Resynchronization

The Bt879 DMA controller is constantly monitoring whether there is a mismatch between the amount of data expected by the RISC instruction and the amount of data being provided by the FIFO. The DMA controller then corrects for the mismatches and realigns the RISC program and the FIFO data stream.

For example, if the FIFO contains a shorter video line than expected by the RISC instruction, the DMA controller detects the EOL control code from the FIFO earlier than expected. The DMA controller then aborts the rest of the RISC instructions until it detects the EOL control code from the RISC program.

If the FIFO contains a longer video line than expected by the RISC instruction, the DMAC will not detect the EOL control code from the FIFO at the expected time. The DMAC will continue reading the FIFO data, however it will discard the additional FIFO data until it reaches the EOL control code from the FIFO.

Similarly, if the FIFO provides a smaller number of scan lines per field than expected by the RISC program, the end of field control codes from the FIFO (VRE/VRO) will arrive early. The DMA controller then aborts all RISC instructions until the SYNC status codes from the RISC instruction match the end of field status codes from the FIFO.

If the FIFO provides a larger number of scan lines per field than expected by the RISC program, the end of field control codes from the FIFO (VRE/VRO) will not arrive at the expected time. Again, the FIFO data is read by the DMAC and discarded until the SYNC status codes from the RISC instruction match the end of field status codes from the FIFO.

The DMA controller manages all of the above error conditions, but the FIFO Data Stream Resynchronization interrupt bit will be set as well.



## **Multifunction Arbiter**

An internal arbiter is necessary to determine whether the video or audio DMA controllers claims the PCI bus when a  $\overline{GNT}$  is issued to the Bt879. Only one of the two functions may actually see the  $\overline{GNT}$  active during any one PCI clock cycle. This also ensures that only one function can park on the bus. The following rules outline the arbitration algorithm. The internal signals  $\overline{REQ}[0:1]$  and  $\overline{GNT}[0:1]$  are for the video Function 0 and the audio Function 1 respectively.

#### **Normal PCI Mode**

The PCI  $\overline{REQ}$  signal is the logical-or of the incoming function requests. The internal  $\overline{GNT}[0:1]$  signals are gated asynchronously with  $\overline{GNT}$  and demultiplexed by the audio request signal. Thus the arbiter defaults to the video function at power-up and parks there during no requests for bus access. This is desirable since the video will request the bus more often. However, the audio will have highest bus access priority. Thus the audio will have first access to the bus even when issuing a request after the video request but before the PCI external arbiter has granted access to the Bt879. Neither function can preempt the other once on the bus. The duration to empty the entire video PCI FIFO onto the PCI bus is very short compared to the bus access latency the audio PCI FIFO can tolerate.

# 430FX Compatibility Mode

When using the 430FX PCI, the following rules will ensure compatibility:

- Deassert  $\overline{\text{REQ}}$  at the same time as asserting  $\overline{\text{FRAME}}$ .
- 2 Do not reassert  $\overline{REQ}$  to request another bus transaction until after finishing the previous transaction.

Since the individual bus masters do not have direct control of  $\overline{\text{REQ}}$ , a simple logical-or of video and audio requests would violate the rules. Thus, both the arbiter and the initiator contain 430FX compatibility mode logic. To enable 430FX mode, set the EN\_TBFX bit as indicated in "Device Control Register" on page 104.

When EN\_TBFX is enabled, the arbiter ensures that the two compatibility rules are satisfied. Before  $\overline{GNT}$  is asserted by the PCI arbiter, this internal arbiter may still logical-or the two requests. However, once the  $\overline{GNT}$  is issued, this arbiter must lock in its decision and now route only the granted request to the  $\overline{REQ}$  pin. The arbiter decision lock happens regardless of the state of  $\overline{FRAME}$  because it does not know when  $\overline{FRAME}$  will be asserted (typically - each initiator will assert  $\overline{FRAME}$  on the cycle following  $\overline{GNT}$ ).

When  $\overline{FRAME}$  is asserted, it is the initiator's responsibility to remove its request at the same time. It is the arbiter's responsibility to allow this request to flow through to  $\overline{REQ}$  and not allow the other request to hold  $\overline{REQ}$  asserted. The decision lock may be removed at the end of the transaction: for example, when the bus is idle ( $\overline{FRAME}$  and  $\overline{IRDY}$ ). The arbiter decision may then continue asynchronously until  $\overline{GNT}$  is again asserted.



# Interfacing with Non-PCI 2.1 Compliant Core Logic

A small percentage of core logic devices may start a bus transaction during the same cycle that  $\overline{GNT}$  is de-asserted. This is non PCI 2.1 compliant. To ensure compatibility when using PCs with these PCI controllers, the EN\_VSFX bit must be enabled (refer to "Device Control Register" on page 104). When in this mode, the arbiter does not pass  $\overline{GNT}$  to the internal functions unless  $\overline{REQ}$  is asserted. This prevents a bus transaction from starting the same cycle as  $\overline{GNT}$  is de-asserted. This also has the side effect of not being able to take advantage of bus parking, thus lowering arbitration performance. The Bt879 drivers must query for these non-compliant devices, and set the EN\_VSFX bit only if required.





The Digital Audio Packetizer (DAP) block decodes and packetizes several digital audio formats that are input on ASCLK, ALRCK, and ADATA. The Bt879 selects either the digital audio input or the digitized audio to move onto the audio FIFO and audio DMA controller.

## **Audio FIFO Memory and Status Codes**

The audio FIFO is identical to the video 36x35 FIFO memory block. The 36 bits allow for two 16-bit samples (or four 8-bit samples) and a 4-bit status nibble. The planar mode FM3 code and the VRE code are not generated from the audio packetizer. The SOL/EOL {1-4} codes bound the finite size audio packets (number of bytes indicated by ALP\_LEN). The size of the data byte buffers may typically be set to the system memory page sizes. The FM1 and VRO codes bound a finite number of packets. These delimiter codes are useful for providing data delivery checks, risc program loop checks, and synchronization. The PXV code is used for all valid audio samples between the packetizing codes SOL/EOL.

Both the input and output side of the FIFO run off the PCI clock.

## **PCI Bus Latency Tolerance for Audio Buffer**

The latency-effective size of the audio FIFO is essentially 32 DWORDs or 64 samples of 16-bit audio. This allows for a maximum PCI bus latency of 286  $\mu s$  at 224 KHz (381  $\mu s$  at 149 KHz) sample rate before overflow will occur. This latency drops to 143  $\mu s$  when in 8-bit mode, because the rate is 4X and the number of bits is half. The digital audio input would tolerate a maximum latency of 667  $\mu s$  at 48 KHz 16-bit L,R or 122  $\mu s$  at 1 MB/s data before FIFO overflow.



### **FIFO Interface**

The audio FIFO decouples the high-speed PCI interface from the slow audio data packetizer. The size was chosen to provide for efficient PCI bursts and effective PCI bus latency tolerance:

FIFO\_WR must not be active for two consecutive FWCLK cycles. Thus each word write must be followed by at least one dead cycle. FIFO\_WR write data rate must also be less than the FRCLK rate. Since FWCLK = FRCLK = PCI-CLK for this instance, the write rate is not an issue.

The 6-bit DWORD counter indicates the number of DWORDs stored in the FIFO. It is cleared when FIFO\_ENABLE is reset to 0. Otherwise, FIFO\_WR -> cntr++, and FIFO\_RD -> cntr--. This counter is part of the DAP block.

The 6-bit DWORD counter will be available for monitoring on GPIO[13:8] during debug mode (similar to the video DWORD counter monitor on GPIO[7:0]).

Figure 26 illustrates the FIFO interface.

Figure 26. FIFO Interface





## **Audio Packets and Data Capture**

The audio samples are grouped into a line packet of length ALP\_LEN bytes. The audio line packets are also grouped together to form an audio field packet of length AFP\_LEN audio lines. Thus the number of data bytes in an audio field is ALP\_LEN\*AFP\_LEN. The line and field concept applied to audio only serves to delimit the real-time continuous data stream into packets that can be monitored for error conditions. The FIFO status and data flow is below.

```
FIFO Status
                            FIFO Data
begin Audio Field
     FM1
                            Don't care
     begin Audio Line
                                           //repeat (AFP_LEN)
             SOL
                            audio DWORD
             PXV
                            audio DWORD
                                           //repeat (AFP LEN)
             EOL{1-4}
                            audio DWORD or sub-DWORD
     end Audio Line
     VRO
                            Don't care
end Audio Field
```

When ACAP\_EN is set high, the audio capture sequence begins. The first 36-bit word written to the FIFO contains the FM1 packet-mode status code (DWORD data portion = don't care). The next word written contains 1 DWORD of audio samples and the SOL status code. Then ALP\_LEN/4 - 2 words are written with the PXV status code and one audio data DWORD, followed by one more word of one audio data DWORD and the EOL status code. Each line of audio data always begins DWORD aligned. Since ALP\_LEN has byte resolution, the last audio data DWORD of the line may contain less than 4 valid bytes as indicated by the proper EOL{1-4} code. This data is right-justified. The next line starts DWORD aligned again.

Regardless of where the audio is sourced (A/D, Digital Audio, or Packet Data), ALP\_LEN always controls the proper usage of EOL codes. Thus in the case of the A/D interface where data is presented as 16-bit words, an odd # of bytes used for ALP\_LEN would cause one byte to be lost since this byte would not be carried into the next line. Similarly for the digital audio interface, which consists of L,R word pairs, an ALP\_LEN not a multiple of four would cause data to be lost. So it is recommended that ALP\_LEN be used with byte resolution for Data Packet mode, word resolution for A/D mode, and DWORD resolution for Digital Audio mode.



The audio data samples from the DDF are presented to the DAP as 16-bit words or 8-bit bytes as determined by DA\_SBR. The DAP packs words or bytes together into DWORDs for writing into the FIFO. Usually, two words are packed together (little-endian format) into a DWORD to be written into the audio FIFO. If ALP\_LENmod4 = 2 then the last word of the line for the FIFO will contain only 2 valid bytes (EOL2). The next 16-bit audio sample will begin the next line (right-justified, DWORD aligned). Similarly, L,R digital audio word pairs are packed together (always a DWORD) and written to a common FIFO location. Data bytes from the packet mode interface are collected into DWORDs also, except for the last DWORD of the line which may have fewer than 4 valid bytes. The data following one line of length ALP LEN will begin the next line (no data lost).

The ALP\_LEN sequence is repeated AFP\_LEN times. The last 36-bit word written to the FIFO contains the VRO end-of-audio-field status code (DWORD data portion = don't care). This whole field sequence repeats until ACAP\_EN is reset low. The end of data capture will be synchronized with the VRO code DWORD. FIFO\_ENABLE should be set high during audio capture to enable the FIFO. If FIFO\_ENABLE is reset, this will asynchronously (take effect immediately) stop capture (no more writing to the FIFO) and reset the capture state machine so that machine will begin the sequence from the start of a new frame (FM1...).



## **Digital Audio Input**

The digital audio interface consists of three input pins: ADATA, ALRCK, and ASCLK. This 3-wire interface can be used to capture 16-bit  $I^2S$  style digital audio (DA\_DPM = 0) or more generic non-continuous packet synchronized data bytes (DA\_DPM = 1). The PCI clock will be used to re-sample the asynchronous clock ASCLK, since it is at a much higher rate. The ALRCK and ADATA signals are sampled with respect to this re-synchronized clock. Refer to the "Audio Control Register" on page 144.

### **Digital Audio Input Mode**

The digital audio is a serial bit stream where the highest ASCLK allowed is  $64 \times 48 \text{ KHz} = 3.072 \text{ MHz}$ . ADATA must supply at least 16 bits per left and 16 bits per right audio sample. The framing ALRCK clock is a square wave usually aligned with the start of each sample.

The universal interface can be configured by several register values. The bit DA\_SCE (0 = rising, 1 = falling) chooses the edge of ASCLK used to sample the bit stream on ADATA. The bit DA\_LRI (0 = left, 1 = right) is used to determine the left/right sample synchronized with the rising edge of ALRCK. It is assumed that the left sample will lead and be paired with the following right sample. Thus DA\_LRI can be used to indicate which ALRCK edge points to start of the sample coincident pair. (If a particular format is R then L oriented, then this will reverse the order of data presented to memory, i.e., the right sample will be at the lower address.) The 5-bit value DA\_LRD is used to delay from each ALRCK edge, DA\_LRD ASCLKs before transferring the left or right shift-register data to a parallel register. The value DA\_LRD indicates the number of ASCLKs following the edge of ALRCK where the first bit of the 16-bit data (regardless of serial transfer order) can be found. The bit DA\_MLB (= MSB 1st, 1 = LSB 1st) determines the order that the data came in, so the 16-bit samples delivered to the packetizer can be properly aligned. For an example of audio input timing, see Figure 27.

Figure 27. Audio Input Timing





There can be any number of ASCLKs  $\geq$  16 (usually 16–32 between ALRCK edges. Thus there may be extra ASCLKs versus collected data bits. There is no requirement for ASCLK (or ALRCK or ADATA)) to be continuous. A specified edge of ASCLK is used to sample the other 2 signals. Each 16-bit sample is sampled a specified number of ASCLK edges from the edge of ALRCK which serves as a word sync.

The Number of Bytes/AudioLine ALP\_LEN should be DWORD aligned so a whole number of L,R sample pairs can be delivered to memory. The start of audio L,R data capture is asynchronous and is enabled with ACAP\_EN. The end of data capture is synchronized to the VRO code DWORD after ACAP\_EN is disabled.

### **Data Packet Mode**

The serial data on ADATA is again sampled with a programmable ASCLK edge. Data is collected in bytes (shift-register bit order programmable via DA\_MLB). There are no extra ASCLKs between bytes, but there can be extra ASCLKs between packets (frames of data bytes). The maximum data rate allowed is 1 MB/s or 8 MHz for ASCLK. There is no requirement for the interface signals to be continuous. The signal ALRCK is used for byte alignment and packet framing. DA\_LRD will be used again to delay sampling of the shift-register to output packet data bytes (DA\_LRD ASCLKs after the leading edge of ALRCK indicates the first bit of the first byte. Successive bytes are transferred every 8 ASCLKs). DA\_LRI will be used to indicate the edge (0 = rising, 1 = falling) of ALRCK to use for synchronization.

The Number of Bytes/AudioLine ALP\_LEN is used here to indicate the number of bytes to collect/count per ALRCK sync/framing signal. There can be extra ASCLKs or data following this count which will be ignored. The FIFO will only be sent data that belongs to the packet as specified by ALP\_LEN bytes from the start of each ALRCK frame sync. The start of data capture is enabled via ACAP\_EN and then synchronized to the start of a packet. Thus the byte synchronized to ALRCK will be the first data byte in the audio line buffer. The end of data capture is synchronized to the VRO code DWORD after ACAP\_EN is disabled.

Figure 28 shows the data packet mode signals.

Figure 28. Data Packet Mode Timing





### **Audio Data Formats**

Table 12 provides a summary of audio data formats (signed int 16/8-bit) flowing through the audio FIFO. The audio data path is shown in Figure 29.

Table 12. Audio Data Formats

| Format            | F[35:32] | F[31:24] | F[23:16] | F[15:8]  | F[7:0]  |
|-------------------|----------|----------|----------|----------|---------|
| 8-bit Samples     | Status   | S3[7:0]  | S2[7:0]  | S1[7:0]  | S0[7:0] |
| 16-bit Samples    | Status   | S1[15:8] | S1[7:0]  | S0[15:8] | S0[7:0] |
| L,R Digital Audio | Status   | R[15:8]  | R[7:0]   | L[15:8]  | L[7:0]  |
| Data              | Status   | D3[7:0]  | D2[7:0]  | D1[7:0]  | D0[7:0] |

Figure 29. Audio Data Path



## **Audio Dropout Detection**

When a FIFO overflow occurs due to long bus access latencies, some data will not be written to the targeted memory buffer. When the DMA resumes, data writing will begin at the address as if all the skipped data were written. Thus there would exist a hole or gap in the memory buffer containing old or stale data. By initializing the buffer DWORDs to 0x80008000 (0x808080) it will be possible to detect words or bytes of audio not delivered (down to a single sample resolution level).

Enabling DA\_LMT will cause the audio DMA to exclude writing 0x8000 words or 0x80 bytes (mode determined by DA\_SBR) to the memory buffer. When the DAP detects 0x8000, it will replace this code with 0x8001 while in 16-bit mode. The 0x8000 sample is usually not present since it represents the most negative value of a 2's complement 16-bit integer. While in 8-bit mode, 0x80 samples will be replaced by 0x81.





## **Muxing and Antialiasing Filtering**

Before entering the audio A/D, the TV, FM, and microphone/line audio inputs are selected by A\_SEL and multiplexed. The mux selects are break-before-make. If A\_SEL is set to 3, no mux is enabled. Thus the SMXC pin can be used as a direct connect to the pre-amp (bypass mux) if only one analog input is required. Refer to "Audio Control Register" on page 144 for register information.

The SMXC pad leads directly to the single-ended differential converter. The resistive load seen by the audio inputs is approximately  $20 \text{ k}\Omega$ .

## **Input Gain Control**

The audio frequency (AF) output level from the TV tuners range from 250 mV $_{rms}$  to 750 mV $_{rms}$ , typically riding on a 2 VDC offset. If the A/D nominal operating point is 0.5 V $_{rms}$  (1.414 V $_{p-p}$ ), then the input gain needs to vary from -3.5 dB to +6.0 dB.

The input signal is gained in discrete linear steps via A\_GAIN[3:0]. Table 13 shows the calculated gain values. The A\_GAIN value is set in "Audio Control Register" on page 144.

Table 13. Gain Control (1 of 2)

| A_GAIN | Input<br>GAIN | dB    | Nominal<br>Input V <sub>rms</sub> | V <sub>p-p</sub> |
|--------|---------------|-------|-----------------------------------|------------------|
| 0      | 0.500         | -6.02 | 1.000                             | 2.828            |
| 1      | 0.667         | -3.52 | 0.750                             | 2.121            |
| 2      | 0.833         | -1.58 | 0.600                             | 1.697            |
| 3      | 1.000         | 0.00  | 0.500                             | 1.414            |
| 4      | 1.167         | 1.34  | 0.429                             | 1.212            |



Table 13. Gain Control (2 of 2)

| A_GAIN | Input<br>GAIN | dB   | Nominal<br>Input V <sub>rms</sub> | V <sub>p-p</sub> |
|--------|---------------|------|-----------------------------------|------------------|
| 5      | 1.333         | 2.50 | 0.375                             | 1.061            |
| 6      | 1.500         | 3.52 | 0.333                             | 0.943            |
| 7      | 1.667         | 4.44 | 0.300                             | 0.849            |
| 8      | 1.833         | 5.26 | 0.273                             | 0.771            |
| 9      | 2.000         | 6.02 | 0.250                             | 0.707            |
| 10     | 2.167         | 6.72 | 0.231                             | 0.653            |
| 11     | 2.333         | 7.36 | 0.214                             | 0.606            |
| 12     | 2.500         | 7.96 | 0.200                             | 0.566            |
| 13     | 2.667         | 8.52 | 0.188                             | 0.530            |
| 14     | 2.833         | 9.05 | 0.176                             | 0.499            |
| 15     | 3.000         | 9.54 | 0.167                             | 0.471            |

In addition to the switched capacitor gain control, there is a +6 dB switch in the pre-amp. This additional amplification is enabled if A\_G2X is set high. Thus, when A\_GAIN=3 and A\_G2X=1, the maximum signal input would be 0.25  $V_{rms}.$  The 6 dB boost is useful for very small input signals (SML).



## **Input Interface**

### **Analog Signal Selection**

The Bt879 contains an on-chip 4:1 mux (MUX[3:0]) that can be used to switch between four composite sources or three composite sources and one S-Video source. In the first configuration, connect the inputs of the mux to the four composite sources. In the second configuration, connect three inputs to the composite sources and the other input to the luma component of the S-Video connector. When an S-Video source is input to the Bt879, the luma component is fed through the input analog multiplexer, and the chroma component is fed directly into the C input pin. An automatic gain control circuit enables the Bt879 to compensate for nonstandard amplitudes in the analog signal input.

Figure 30 shows the Bt879's typical external circuitry.

Figure 30. Typical External Circuitry





## Multiplexer Considerations

The video multiplexer is not a break-before-make design. Therefore, during the multiplexer switching time, it is possible for the input video signals to be momentarily connected together through the equivalent of 200  $\Omega$ . In addition, the multiplexers cannot be switched on a real-time, pixel-by-pixel basis.

#### Flash A/D Converters

The Bt879 uses two, on-chip flash, A/D converters to digitize the video signals. YREF+, CREF+ and YREF-, CREF- are the respective top and bottom of the internal resistor ladders.

The input video is always ac-coupled to the decoder. CREF- and YREF- are connected to analog ground. The voltage levels for YREF+ and CREF+ are controlled by the gain control circuitry. If the input video momentarily exceeds the corresponding REF+ voltage, it is indicated by LOF and COF in the DSTATUS register.

YREF+ and CREF+ are internally connected to REFP. CREF- is internally connected to AGND. YREF- is externally connected to AGND via YREFN.

### A/D Clamping

An internally generated clamp control signal is used to clamp the inputs of the A/D converter for DC restoration of the video signals. Clamping for both the Y and C analog inputs occurs within the horizontal sync tip. The Y input is always restored to ground while the C input is always restored to REFP/2.

### **Power-up Operation**

Upon power-up, the status of the Bt879's registers is indeterminate. The RST signal must be asserted to set the register bits to their default values. The Bt879 defaults to NTSC-M format upon reset.

### **Automatic Gain Controls**

The Bt879 controls the voltage for the top of the reference ladder for each A/D. The automatic gain control adjusts the REFP, YREF+, and CREF+ voltage levels until the back porch sampling of the Y video input as controlled by ADELAY generates a digital code 0x38 from the A/D.

## Crystal Inputs and Clock Generation

The Bt879 includes an internal phase locked loop that may be used to decode NTSC and PAL using only a single crystal. The clock signal interface consists of a pair of I/O pins (XTI and XTO) that connect to a 28.63636 MHz (8\*NTSC Fsc) crystal. Either fundamental or third harmonic crystals may be used. When using the PLL, a 28.63636 MHz, 50 ppm, fundamental (or third overtone) crystal must be connected across XTI and XTO. Alternately, a single-ended oscillator can be connected to XTI.



This clock is used to generate the CLKx2 frequency via the following equation:

```
Frequency = (F_input / PLL_X) * PLL_I.PLL_F/PLL_C
where F_input = 28.63636 MHz (50 ppm)

PLL_X = Reference pre-divider (divide by 2)

PLL_I = Integer input

PLL_F = Fractional input

PLL C = Post divider (divide by 6)
```

These values should be programmed as follows to generate PAL frequencies:

```
PAL (CLKx2 = 35.46895 MHz)

PLL_X = 1

PLL_I = 0x0E

PLL_F = 0xDCF9

PLL C = 0
```

The PLL can be put into low power mode by setting PLL\_I to 0. For NTSC operation PLL\_I should be set to 0 to disable PLL. In this mode, the correct clock frequency is already input to the system, and the PLL is shut down. An out-of-lock or error condition is indicated by the PLOCK bit in the DSTATUS register.

When using the PLL to generate the required NTSC and PAL clock frequencies the following sequence must be followed: Initially, TGCKI bits in the TGCTRL register must be programmed for normal operation of the XTAL ports. After the PLL registers are programmed, the PLOCK bit in the DSTATUS register must be polled until it has been verified that the PLL has attained lock (approximately 500 ms). At that point the TGCKI bits are set to select operation via the PLL.

Crystals are specified as follows:

- 28.63636 MHz
- Third overtone or fundamental
- Parallel resonant
- 30 pF load capacitance
- 50 ppm
- Series resistance 40  $\Omega$  or less

Recommended crystals for use with the Bt879 are listed in Table 14.



Table 14. Recommended Crystals

| Crystal<br>Manufacturer   | Phone<br>Number | Part Number                                                                              | Internet Address         |
|---------------------------|-----------------|------------------------------------------------------------------------------------------|--------------------------|
| Standard<br>Crystal       | (626)443-2121   | 2BAK28M636363GLE30A, 3rd Overtone<br>2AAK28M636363GLE30A, Fundamental                    |                          |
| MMD<br>Components         | (714)444-1402   | A30BA3-28.63636, 3rd Overtone<br>A30BA1-28.63636, Fundamental                            |                          |
| GED                       | (619)591-4170   | PKHC49-28.63636030-005-40R, 3rd Overtone<br>PKHC49/U-28.63636030-005-15R(F), Fundamental |                          |
| M-Tron                    | (619)762-8800   | MP - 1 28.63636, 3rd Overtone                                                            | http://www.mtron.com     |
| Monitor                   | (760)433-4510   | MM49X3C3A-28.63636, 3rd Overtone<br>MM49X1C3A-28.63636, Fundamental                      |                          |
| CTS Frequency<br>Controls | (815)786-8411   | R3B55A30-28.63636, 3rd Overtone                                                          | http://www.ctscorp.com   |
| Fox Electronics           | (941)693-0099   | HC49U-FOX286, 3rd Overtone                                                               | http://www.foxonline.com |

The clock source tolerance should be 50 parts-per-million (ppm) or less. Devices that output CMOS voltage levels are required. The load capacitance in the crystal configurations may vary depending on the magnitude of board parasitic capacitance. The Bt879 is dynamic, and, to ensure proper operation, the clocks must always be running, with a minimum frequency of 28.63636 MHz.

Figure 31 shows the Bt879 clock options.

Figure 31. Clock Options





## 2X Oversampling and Input Filtering

Digitized video needs to be bandlimited in order to avoid aliasing artifacts. Because the Bt879 samples the video data at 8xFsc (over twice the normal rate), no filtering is required at the input to the A/Ds. The analog video needs to be bandlimited to 14.32 MHz in NTSC and 17.73 MHz in PAL/SECAM mode. Normal video signals do not require additional external filtering. After digitization, the samples are digitally low pass-filtered and then decimated to 4xFsc. The response of the digital low pass filter is shown in Figure 32. The digital low pass filter provides the digital bandwidth reduction to limit the video to 6 MHz.

Figure 32. Luma and Chroma 2x Oversampling Filter





### **PCI Bus Interface**

The PCI local bus is an architectural, timing, electrical, and physical interface that allows the Bt879 to interface to the local bus of a host CPU. The Bt879 is fully compliant with PCI Rev. 2.1 specifications.

The supported bus cycles for the PCI initiator and target are as follows:

- Memory Read
- · Memory Write

The supported bus cycles for the PCI target only are as follows:

- · Configuration Read
- · Configuration Write
- · Memory Read Multiple
- Memory Read Line
- · Memory Write and Invalidate

Memory Write and Invalidate is treated in the same manner as Memory Write. Memory Read Multiple and Memory Read Line are treated in the same manner as Memory Read.

The unsupported PCI bus features are as follows:

- 64-bit Bus Extension
- I/O Transactions
- Special, Interrupt Acknowledge, Dual Address Cycles
- · Locked Transactions
- · Caching Protocol
- Initiator Fast Back-to-Back Transactions to Different Targets

As a PCI master, the Bt879 supports agent parking, AD[31:0],  $\overline{\text{CBE}}$ [3:0], and PAR driven if  $\overline{\text{GNT}}$  is asserted and follows an idle cycle (regardless of the state of bus master).

All bus commands accepted by the Bt879 as a target require a minimum of 3 clock cycles. This allows for a full internal clock cycle address decode time (medium devsel timing) and a registered state machine interface. Write burst transactions can continue with zero wait state performance on the fourth clock cycle and onward (unless writing to video decoder/scaler registers). All read burst transactions contain one wait-state per data phase. Figure 33 provides a block diagram of the PCI video interface. Figure 34 provides a block diagram of the PCI audio interface.



Figure 33. PCI Video Block Diagram



Figure 34. PCI Audio Block Diagram





### General Purpose I/O (GPIO) Port

The Bt879 provides a 24-bit wide general purpose I/O port. There are five modes of operation for the GPIO port: normal mode, Synchronous Pixel Interface (SPI) output mode, asynchronous data parallel port, SPI input mode, and digital video-input mode. In the normal mode, the GPIO port is used as a general purpose port enabling 24-bits of data to be input or output (Figure 35). In the SPI input mode, the GPIO port can be used to input the video data from an external video decoder and bypass the Bt879's video decoder block (Figure 36). In the SPI output mode, the output of the Bt879's video decoder can be passed over the GPIO bus (Figure 37), while being utilized by the rest of the Bt879 circuitry.

In addition to the 24 I/O bits, the GPIO port includes an interrupt pin, and a write enable pin. The GPINTR signal sets the bit in the interrupt register and causes an interrupt condition to occur.

Figure 35. GPIO Normal Mode



Figure 36. GPIO SPI Input Mode



Figure 37. GPIO SPI Output Mode



Figure 38. Digital Video Input Mode



Figure 39. Asynchronous Data Parallel Port Interface





#### **GPIO Normal Mode**

In the GPIO normal mode, each of the general purpose I/O pins can be programmed individually. An internal register (GPOE) can be programmed to enable the output buffers of the pins selected as outputs. The contents of the GPDATA register are put on the enabled GPIO output pins. In the case where the GPIO pins are used as general purpose input pins, the contents of the GPIO data register are ignored and the signals on the GPIO bus pins are read through a separate register.

The GPIO normal mode allows PCI burst transfers by providing a 64-DWORD contiguous address space. This allows the PCI bus to burst 64 DWORDs without having to resend the address for each DWORD. The 32-bit PCI DWORD is truncated and only the lower 24 bits are output over the GPIO port. This in effect provides a high speed output bus interface for non-PCI external devices.

#### **GPIO SPI Modes**

In the SPI input and output modes, the GPIO pins are mapped as shown in Table 15 and 16. A separate clock pin (GPCLK) is used for the clock signal. In the SPI input mode, the GPCLK signal is used to input an external clock signal. In the SPI output mode, the GPCLK signal is used to output the Bt879's CLKx1 (4\*Fsc). Figure 40 and Figure 41 show the basic timing relationships for the SPI output mode. In SPI output mode, Ultralock<sup>TM</sup> guarantees the time between the falling edges of HRESET to within one pixel.

For SPI output mode, the YCrCb 4:2:2 pixel stream follows the CCIR recommendation when the RANGE bit in the Output Format register is set to a logical zero. CCIR 601 specifies that nominal video will have Y values ranging from 16 to 235, and the Cr and Cb values will range from 16 to 240. However, excursions outside this range are allowed to handle non-standard video. The only mandatory requirement is that 0 and 255 be reserved for timing information.



Table 15. Synchronous Pixel Interface (SPI) GPIO Signals

| GPIO   | Signal    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pin<br>Number   |
|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| [23]   | HRESET    | A 64-clock-long active low pulse. It is output following the rising edge of CLKx1. The falling edge of HRESET indicates the beginning of a new video line.                                                                                                                                                                                                                                                                                                                                                                                   | 56              |
| [22]   | VRESET    | An active low signal that is at least two lines long (for non-VCR sources, VRESET is normally six lines long). It is output following the rising edge of CLKx1. The falling edge of VRESET indicates the beginning of a new field of video output. The falling edge of VRESET lags the falling edge of HRESET by two clock cycles at the start of an odd field. At the start of even fields, the falling edge of VRESET is in the middle of a scan line, horizontal count (HPIXEL/2)+1, on scan line 263 for NTSC and scan line 313 for PAL. | 57              |
| [21]   | HACTIVE   | An active high signal that indicates the beginning of the active video and is output following the rising edge of CLKx1. The HACTIVE flag is used to indicate where nonblanking pixels are present. The start and the end of the HACTIVE signal can be adjusted by programming the HDELAY and HACTIVE registers.                                                                                                                                                                                                                             | 58              |
| [20]   | DVALID    | An active high pixel qualifier that indicates whether or not the associated pixel is valid. DVALID is independent of the HACTIVE and VACTIVE signals. DVALID indicates which pixels are valid. DVALID will toggle high outside of the active window, indicating a valid pixel outside the programmed active region.                                                                                                                                                                                                                          | 59              |
| [19]   | CBFLAG    | An active high pulse that indicates when Cb data is being output on the chroma stream. During invalid pixels, CBFLAG holds the value of the last valid pixel.                                                                                                                                                                                                                                                                                                                                                                                | 60              |
| [18]   | FIELD     | When high, indicates that an even field (field 2) is being output; when low it indicates that an odd field (field 1) is being output. The transition of FIELD is synchronous with the end of active video (i.e. the trailing edge of ACTIVE). The same information can also be derived by latching the HRESET signal with VRESET.                                                                                                                                                                                                            | 61              |
| [17]   | VACTIVE   | An active high signal that indicates the beginning of the active video and is output following the rising edge of CLKx1. The VACTIVE flag is used to indicate where nonblanking pixels are present. The start and the end of the VACTIVE signal can be adjusted by programming the VDELAY and VACTIVE registers.                                                                                                                                                                                                                             | 67              |
| [16]   | VBISEL    | An active high signal that indicates the beginning and end of the vertical blanking interval. The end of VBISEL will adjust accordingly when VDELAY is changed.                                                                                                                                                                                                                                                                                                                                                                              | 68              |
| [15:8] | Y[7:0]    | Digital pins for the luminance component of the video data stream.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 78–75,<br>72–69 |
| [7:0]  | CrCb[7:0] | Digital pins for the chrominance component of the video data stream.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 86–79           |



Table 16. Synchronous Pixel Interface (SPI) Input GPIO Signals

| GPIO   | Signal    | Description                                                                                                                                                                                                   | Pin<br>Number   |
|--------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| [23]   | HRESET    | A 1 to 64-GPCLK-long active low pulse. It is accepted on the rising edge of GPCLK. The falling edge of HRESET indicates the beginning of a new video line.                                                    | 56              |
| [22]   | VRESET    | A 1 clock to 6 lines long active low pulse. It is accepted on the rising edge of GPCLK. The falling edge of VRESET indicates the beginning of a new field of video output.                                    | 57              |
| [21]   | HACTIVE   | An active high signal that indicates the beginning of the active video and is accepted on the rising edge of GPCLK. The HACTIVE flag is used to indicate where nonblanking pixels are present.                | 58              |
| [20]   | DVALID    | An active high pixel qualifier that indicates whether or not the associated pixel is valid. For continuous valid data, this signal can be connected to HACTIVE or VACTIVE.                                    | 59              |
| [19]   | CBFLAG    | An active high pulse that indicates when Cb data is being output on the chroma stream. Only required for YCrCb input, otherwise connect to ground.                                                            | 60              |
| [18]   | FIELD     | When high, indicates that an even field (field 2) is being input; when low it indicates that an odd field (field 1) is being output. The transition of FIELD should occur prior to the rising edge of VRESET. | 61              |
| [17]   | VACTIVE   | An active high signal that indicates the beginning of the active video and is accepted on the rising edge of GPCLK. The VACTIVE flag is used to indicate where nonblanking pixels are present.                | 67              |
| [16]   | GROUND    |                                                                                                                                                                                                               | 68              |
| [15:8] | Y[7:0]    | Digital pins for the luminance component of the video data stream, or for 8-bit transfers.                                                                                                                    | 78–75,<br>72–69 |
| [7:0]  | CrCb[7:0] | Digital pins for the chrominance component of the video data stream.                                                                                                                                          | 86–79           |

Figure 40. Video Timing in SPI Output Mode



Notes: (1). HRESET precedes VRESET by two clock cycles at the beginning of fields 1, 3, 5 and 7 to facilitate external field generation.

2. FIELD transitions with the end of horizontal active video defined by HDELAY and HACTIVE.



Figure 41. Basic Timing Relationships for SPI Output Mode





### Digital Video Input Support

This section describes how to use the Bt879 with a digital camera. The GPIO port can be configured to accept general digital data streams.

The Bt879 contains an SRAM based state machine that isolates the digital video input events from the internal decoder timing. It allows the digital video input H & V events to synchronize the sequencer and the programmable output events to be positioned where needed to synchronize the decoder.

The digital input port on the Bt879 provides flexibility for interfacing to video standards. Software for programming the Bt879 is included in the development kit for interfacing to the following standards. Table 17 provides the alternate pin definitions when using the digital video-in mode. Additional digital interfaces may be implemented by changing the SRAM contents. Contact your local Rockwell sales office for more information.

Table 17. Pin Definition of GPIO Port When Using Digital Video-In Mode

| GPIO  | Signal           | Description                                              | Pin<br>Number |
|-------|------------------|----------------------------------------------------------|---------------|
| [23]  | CLKx1            | Output signals for synchronizing to input video.         | 56            |
| [22]  | FIELD            |                                                          | 57            |
| [21]  | VACTIVE          |                                                          | 58            |
| [20]  | VSYNC            |                                                          | 59            |
| [19]  | HACTIVE          |                                                          | 60            |
| [18]  | HSYNC            |                                                          | 61            |
| [17]  | Composite ACTIVE |                                                          | 67            |
| [16]  | Composite SYNC   |                                                          | 68            |
| [20]  | VSYNC/FIELD      | Input signals for synchronizing to input video.          | 59            |
| [18]  | HSYNC            |                                                          | 61            |
| [7:0] | DATA             | Cb0, Y0, Cr0, Y1 Video data input at GPCLK = CLKx2 rate. | 86–79         |



CCIR656

This is a 27 MB/s interface in the form of Cb, Y, Cr, Y, Cb, etc. In this sequence, the word sequence Cb, Y, Cr, refers to co-sited and color-difference samples and the following word, Y, corresponds to the next luminance sample.

In this interface there are two timing reference codes (SAV and EAV) that occur at the start and end of active video. These 4-byte codes occur at the outside boundaries of the active video. 720 pixels in the active video line correspond to 1440 samples. 1448 bytes make up a video data block (one line of video with reference codes).

The full video line consists of 1716 bytes (in 525 line systems) and 1728 bytes (in 625 line systems). The line is broken into two parts. The first is blanking, which consists of the front porch, hsync, and back porch, 276 (288 in 635 line systems) bytes from EAV through SAV. The leading edge of hsync occurs 32 (24 in 625 line systems) bytes after the start of the digital line. The field interval is aligned to this leading edge of hsync.

See Figure 42 for a diagram on the interface. For a full reference on this standard please refer to the International Telecommunications Union (ITU) specification, ITU-R-BT656. This can be procured from ITU at http://www.itu.int/publications/.

Figure 42. CCIR 656 Interface to Digital Input Port



Modified SMPTE-125

This interface is the same as CCIR 656 but the clock runs at 24.54 MHz, and there are 640 active pixels on a 780 pixel line. This clock rate difference provides simple interface for digital cameras from Silicon Vision and Logitech.

# **Asynchronous Data Parallel Port Interface:** Raw Data Capture

The Digital Decimation Filter (DDF) 16-bit data and 16-bit digital audio data (serial-to-parallel converted) are muxed before going through the audio packetizer and DMA channel. The register control DA\_APP enables bypassing this data path with 16-bit data from pins GPIO[23:8]. The DDF\_UPDATE signal is also switched with the external pin ALRCK. Thus each edge of ALRCK identifies valid new data to be packetized. The interface is asynchronous and not required to be continuous or fixed-rate. This mode enables raw data capture. The functionality that is enabled for 8-bit mode when DA\_SBR is set, also applies for data from GPIO[15:8].



## I<sup>2</sup>C Interface

The I<sup>2</sup>C bus is a two-wire serial interface. Serial clock and data lines, SCL and SDA, are used to transfer data between the bus master and the slave device. The I<sup>2</sup>C bus within the Bt879 supports repeated starts, up to 396.8 kHz timing, and multi-byte sequential transactions. The I2CRATE signal specifies either 99.2 kHz or 396.8 kHz timing rates. If the PCI clock runs at less than maximum rate, these rates will slow down proportionately. For details on the I<sup>2</sup>C register, see "I<sup>2</sup>C Data/Control Register" on page 134.

The relationship between SCL and SDA is decoded to provide both a start and stop condition on the bus. To initiate a transfer on the I<sup>2</sup>C bus, the master must transmit a start pulse to the slave device. This is accomplished by taking the SDA line low while the SCL line is held high. The master should only generate a start pulse at the beginning of the cycle, or after the transfer of a data byte to or from the slave. To terminate a transfer, the master must take the SDA line high while the SCL line is held high. The master may issue a stop pulse at any time during an I<sup>2</sup>C cycle. Since the I<sup>2</sup>C bus will interpret any transition on the SDA line during the high phase of the SCL line as a start or stop pulse, care must be taken to ensure that data is stable during the high phase of the clock. This is illustrated in Figure 43.

Figure 43. The Relationship between SCL and SDA



An  $I^2C$  write transaction consists of sending a START signal, 2 or 3 bytes of data (checking for a receiver acknowledge after each byte), and a STOP signal. The write data is supplied from a 24-bit register with bytes I2CDB0, I2CDB1, and I2CDB2. This 24-bit register is shifted left to provide data serially, with the MSB as the first bit. An  $I^2C$  write occurs when the  $R/\overline{W}$  bit in the I2CDB0[0] is set to a logical low. The system driver can select to write 2 or 3 bytes of data by selecting the appropriate value for I2CW3BRA bit.

An  $I^2C$  read transaction consists of sending a START signal, 1 byte of data (checking for a receiver acknowledge), reading 1 data byte from the slave, sending the master NACK, and sending the STOP signal. The data read is shifted into the I2CDB2 register. An  $I^2C$  read occurs when the  $R/\overline{W}$  bit in the I2CDB0[0] is set to a logical 1 (Figure 44).



When the read or write operation is completed, the Bt879 sends an interrupt over the PCI bus to the host controller. The status bit RACK will indicate if the operation completed successfully with the correct number of slave acknowledges.

In the case where direct control of the I<sup>2</sup>C bus lines is desired, the Bt879 device driver can disable the I<sup>2</sup>C hardware control and can take software control of the SCL and SDA pins. This is useful in applications where the I<sup>2</sup>C bus is used for general purpose I/O or if a special type of I<sup>2</sup>C operation (such as multi-mastering) needs to be implemented.

Figure 44. I<sup>2</sup>C Typical Protocol Diagram



A transaction sequence involving a repeated START usually occurs after setting up a slave read address using a 2-byte write transaction, then following with a 1-byte read (with 1-byte slave address write) transaction. The STOP can be disabled for the first transaction by setting I2CNOSTOP high only for the first register write. I2CNOSTOP should be reset during the second register write. This is because every set of I<sup>2</sup>C transactions should begin with a START and end with a STOP (rule applicable to overall transaction set or sequence).

Multi-byte (> 3) write transactions enable communication to devices that support auto-increment internal addressing. To avoid reset of the internal address sequencer in some devices, a STOP is not transmitted until the very end of the sequence. The first register write should enable a 2-byte write transaction with START. I2CNOSTOP should be set to disable STOPs temporarily. The SCL signal will be held in the active low state while the I2CDONE interrupt is processed. The second and successive register writes will enable 1-byte writes to be transmitted without START and without STOP (I2CNOS1B, I2CNOSTOP both high). The last register write should enable the final STOP to be sent to end the sequential write transaction set. The 1-byte write data is sent from I2CDB0. The R/W mode was saved from the first register write when the START was transmitted.



For multi-byte (>1) sequential reads, the first register write enables the START and slave address to be transmitted. The first read byte is received into I2CDB2. The STOP is disabled via I2CNOSTOP. Since the reading will continue, the master should ACK at the end of the first read (set I2CW3BRA high). The SCL signal will be held in the active low state while the I2CDONE interrupt is processed. The second and successive register writes will enable 1-byte reads to be received without sending START or STOP (I2CNOS1B, I2CNOSTOP both high). The last register write should reset I2CW3BRA low to master NACK. This will indicate final read from slave, and enable the final STOP to be sent to end the sequential read transaction set. The 1-byte read data is also read from I2CDB2. The R/W mode was saved from the first register write when the START was transmitted, so I2CDB0 is a don't-care during 1-byte reads.

For detailed information on the  $I^2C$  bus, refer to "The  $I^2C$ -Bus Reference Guide," reprinted by Rockwell.



### **JTAG Interface**

### Need for Functional Verification

As the complexity of imaging chips increases, the need to easily access individual chips for functional verification is becoming vital. The Bt879 has incorporated special circuitry that allows it to be accessed in full compliance with standards set by the Joint Test Action Group (JTAG). Conforming to IEEE P1149.1 "Standard Test Access Port and Boundary Scan Architecture," the Bt879 has dedicated pins that are used for testability purposes only.

### JTAG Approach to Testability

JTAG's approach to testability utilizes boundary scan cells placed at each digital pin and digital interface (a digital interface is the boundary between an analog block and a digital block within the Bt879). All cells are interconnected into a boundary scan register that applies or captures test data to be used for functional verification of the integrated circuit. JTAG is particularly useful for board testers using functional testing methods.

JTAG consists of five dedicated pins comprising the Test Access Port (TAP). These pins are Test Mode Select (TMS), Test Clock (TCK), Test Data Input (TDI), Test Data Out (TDO) and Test Reset (TRST). The TRST pin will reset the JTAG controller when pulled low at any time. Verification of the integrated circuit and its connection to other modules on the printed circuit board can be achieved through these five TAP pins. With boundary scan cells at each digital interface and pin, the Bt879 has the capability to apply and capture the respective logic levels. Since all of the digital pins are interconnected as a long shift register, the TAP logic has access and control of all the necessary pins to verify functionality. The TAP controller can shift in any number of test vectors through the TDI input and apply them to the internal circuitry. The output result is scanned out on the TDO pin and externally checked. While isolating the Bt879 from other components on the board, the user has easy access to all digital pins and digital interfaces through the TAP and can perform complete functionality tests without using expensive bed-of-nails testers.

### Optional Device ID Register

The Bt879 has the optional device identification register defined by the JTAG specification. This register contains information concerning the revision, actual part number, and manufacturer's identification code specific to Rockwell. This register can be accessed through the TAP controller via an optional JTAG instruction. Refer to Table 18.



93

Table 18. Device Identification Register

| , | Ver | si  | or | ı | Part Number     |                               |  |  |  |  |  |  |  | Manufacturer ID |       |   |   |   |   |   |   |   |   |   |   |
|---|-----|-----|----|---|-----------------|-------------------------------|--|--|--|--|--|--|--|-----------------|-------|---|---|---|---|---|---|---|---|---|---|
| X | X   | ×   | (  | Х | 0               | 0 0 0 0 0 0 1 1 0 1 0 1 0 0 0 |  |  |  |  |  |  |  | 0               | 0     | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |
|   |     | 0   |    |   |                 | 0878, 0x036E<br>0879, 0x036F  |  |  |  |  |  |  |  |                 | 0x0D6 |   |   |   |   |   |   |   |   |   |   |
|   | 4 E | Bit | S  |   | 16 Bits 11 Bits |                               |  |  |  |  |  |  |  |                 |       |   |   |   |   |   |   |   |   |   |   |

## Verification with the Tap Controller

A variety of verification procedures can be performed through the TAP controller. With a set of four instructions, the Bt879 can verify board connectivity at all digital interfaces and pins. The instructions are accessible by using a state machine standard to all JTAG controllers and are: Sample/Preload, Extest, ID Code, and Bypass (see Figure 45). Refer to the IEEE 1149.1 specification for details concerning the Instruction Register and JTAG state machine (http://standards.ieee.org/).

Rockwell has created a BSDL with the AT&T BSD<sup>TM</sup> Editor. Should JTAG testing be implemented, a disk with an ASCII version of the complete BSDL file can be obtained by contacting your local Rockwell sales office.

Figure 45. Instruction Register







### **Layout Considerations**

The PC board layout should be optimized for lowest noise on the Bt879 power and ground lines. Route digital traces away from analog traces. All shields must be connected to the ground plane with low impedance connection. Use shielded connectors.

### **Capacitors**

From the following pins to ground, place bypass capacitors as close to the Bt879 as possible (using  $0.1\mu F$  ceramic capacitors):

| VBB | pin 95  |
|-----|---------|
| VBB | pin 101 |
| VAA | pin 110 |
| VAA | pin 115 |
| VAA | pin 117 |

Additionally, place bypass capacitors from all other voltage pins to ground (using 0.1  $\mu F$  ceramic capacitors) as close to the Bt879, where possible. Also, whenever possible, place traces from all power pins to a bypass capacitor on the component side, in addition to any feedthrough. Finally, place traces from all ground pins to a bypass capacitor on the component side, in addition to any feedthrough, when possible.

Ensure that there is ample ground plane under the Bt879. Make wide paths of copper under and around the Bt879 if possible. Avoid creating a cut in the plane with feed-throughs: instead, disperse them. Also ensure that there is ample power plane under the Bt879. Make wide paths of copper under and around the Bt879 if possible. Avoid creating a cut in the plane with feed-throughs: instead, disperse them.

#### To fill:

- copper fill ground on the component side
- power fill on the circuit side of two layer boards
- ground fill on both sides of 4 or more layer boards



### Components

From the following pins, place components as close to the Bt879 as possible. Connect a trace from the pin to the component on the component side when possible.

| AGCCAP | pin 111 |
|--------|---------|
| REFP   | pin 112 |
| VCCAP  | pin 107 |
| VRXP   | pin 103 |
| VCOMI  | pin 104 |
| VCOMO  | pin 105 |
| RBIAS  | pin 106 |
| SMXC   | pin 96  |

# **Split Planes and Voltage Regulators**

The reference designs included in The Bt879 Hardware Users Guide have no split planes. Careful attention has been given to creating one continuous ground plane and one continuous power plane. This implementation produces optimal video and audio performance. These boards have acceptable EMI profiles. There is a voltage regulator on one design but it is for the TV tuner only.

An alternative implementation is obtained by adding split digital and analog power and ground planes. Additional noise immunity can be obtained by adding a voltage regulator for the analog and the digital power pins. Tests have been performed with split planes and voltage regulators in a variety of combinations. Measurements have been made and some increased noise reduction has been seen on some systems. The noise improvements have not been substantial enough to warrant the additional cost. Additionally, splitting planes requires close consideration to EMI and trace routing. If split planes or regulators are desired, some guidelines are included.

- Digital terminating resistors should be connected to digital supplies.
- Components connected to analog pins should be connected to analog ground.

The following pins have capacitors and or resistors connected to them. The other end of these components should be connected to analog ground.

| AGCCAP | pin 111 |
|--------|---------|
| REFP   | pin 112 |
| VCCAP  | pin 107 |
| VRXP   | pin 103 |
| VCOMI  | pin 104 |
| VCOMO  | pin 105 |
| RBIAS  | pin 106 |
| SMXC   | pin 96  |

- Analog traces should be routed over analog planes only when possible.
- Digital traces should be routed over digital planes only when possible.
- Digital ground should be connected to chassis ground (bracket and connector shields).
- Digital and analog grounds should be connected near the voltage regulator.



# **Latchup Avoidance**

Latchup is possible with all CMOS devices. It is triggered when any signal pin exceeds the voltage on the power pins associated with that pin by more than  $0.5 \, \text{V}$ , or falling below the ground pins associated with that pin by more than  $0.5 \, \text{V}$ . Latchup can occur if the voltage on any power pin exceeds the voltage on any other power pin by more than  $0.5 \, \text{V}$ .

To avoid latchup of the Bt879, follow these precautions:

- Apply power to the device before or at the same time as you apply power to the interface circuit.
- Connect all VDD, VBB and VAA pins together through a low impedance plane.
- Connect all BGND and AGND pins together through a low impedance plane.
- If a voltage regulator is used on the digital and or the analog power planes, protection diodes must be used. Refer to Figure 46.

Figure 46. Optional Regulator Circuitry





The Bt879 supports two types of address spaces Function 0 and Function 1. This chapter defines Function 0. The configuration address space includes the predefined PCI configuration registers. The memory address space includes all the local registers used by Bt879 to control the remaining portions of the device. Both the PCI configuration address space and the memory address space start at memory location 0x00. The PCI-based system distinguishes the two address spaces based on the Initialization Device Select, PCI address, and command signals that are issued during the appropriate software commands.

# **PCI Configuration Space**

The PCI configuration space defines the registers used to interface between the host and the PCI local bus. Since the Bt879 is a multifunction device, it operates within two function definitions during a configuration type 0 transaction. Function 0 responds as a multimedia video device. Each function has its own address space. AD[10:8] indicate which function the PCI bus is addressing. AD[10:8] = 000 specifies Function 0. The register definitions in this chapter apply only to Function 0.

The configuration space registers are stored in DWORDs and defined by byte addresses. Therefore, a register one byte in length can have a bit definition other than [7:0] (for example [31:24]), depending on its location in the configuration space. For a discussion on configuration cycle addressing, refer to Section 3.6.4.1 of the *PCI Local Bus Specification, Revision 2.1*.

The configuration space is accessible at all times even though it is not typically accessed during normal operation. These registers are normally accessed by the Power On Self Test (POST) code and by the device driver during initialization time. Software will, however, read the status register during normal operation when a PCI bus error occurs and is detected by Bt879.

The Configuration Space is accessed when the Initialization Device Select (IDSEL) pin is high, and AD[1:0] = 00; otherwise, the cycle is ignored. The configuration register addresses are each offset by 4, since AD[1:0] = 00.

Bt879 supports burst R/W cycles. Write operations to reserved, unimplemented, or read-only registers/bits complete normally with the data discarded. Read accesses to reserved or unimplemented registers/bits return a data value equal to 0.

Internal addressing of Bt879 registers occurs via AD[7:2] and the byte enable bits of the PCI bus. The 8-bit byte address for each of the following register locations is {AD[7:2], 00}.

CardBus CIS Pointer registers are not implemented in the Bt879. User-definable features, BIST, Cache Line Size, and Expansion ROM Base Address register are also not supported.

This section defines the organization of the registers within the 64 byte predefined header portion of the configuration space. Figure 47 shows the configuration space header. For details on the PCI bus, refer to the *PCI Local Bus Specification, Revision 2.1*.

Figure 47. PCI Configuration Space Header

|                 | 16            | 3 15                |                |
|-----------------|---------------|---------------------|----------------|
| De              | vice ID       | Vend                | dor ID         |
| S               | tatus         | Com                 | mand           |
|                 | Class Code    |                     | Revision ID    |
| Reserved        | Header Type 0 | Latency Timer       | Reserved       |
|                 | Base Addre    | ss 0 Register       |                |
|                 | Res           | erved               |                |
|                 |               |                     |                |
|                 |               |                     |                |
|                 | Res           | erved               |                |
|                 |               |                     |                |
|                 | Res           | erved               |                |
| Subs            | ystem ID      | Subsystem Vendor ID |                |
|                 | Res           | erved               |                |
| Reserved        |               |                     |                |
| Reserved        |               |                     |                |
| Max_Lat Min_Gnt |               | Interrupt Pin       | Interrupt Line |
| Reserved        |               |                     | Device Control |

The following types are used to specify how the Bt879 registers are implemented:

ROx: Read only with default value = x.

RW: Read/Write. All bits initialized to 0 at  $\overline{RST}$ , unless otherwise stated.

RW\*: Same as RW, but data read may not be same as data written.

RR: Same as RW, but writing a 1 resets corresponding bit location, writing 0 has no effect.



# **PCI Configuration Registers**

#### **Vendor and Device ID Register**

PCI Configuration Header Location 0x00

| Bits    | Туре | Default             | Name                  | Description                                                 |
|---------|------|---------------------|-----------------------|-------------------------------------------------------------|
| [31:16] | RO   | 0x036E or<br>0x036F | Device ID             | Identifies the particular device or Part ID Code.           |
| [15:0]  | RO   | 0x109E              | Vendor ID (Brooktree) | Identifies manufacturer of device, assigned by the PCI SIG. |

## **Command and Status Register**

#### PCI Configuration Header Location 0x04

The Command[15:0] register provides control over ability to generate and respond to PCI cycles. When a 0 is written to this register, Bt879 is logically disconnected from the PCI bus except for configuration cycles. The unused bits in this register are set to a logical 0. The Status[31:16] register is used to record status information regarding PCI bus related events.

| Bits    | Туре | Default | Name                  | Description                                                                                                                                                                                                                       |
|---------|------|---------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31]    | RR   | 0       | Detected Parity Error | Set when a parity error is detected, in the address or data, regardless of the Parity Error Response control bit.                                                                                                                 |
| [30]    | RR   | 0       | Signaled System Error | Set when SERR is asserted.                                                                                                                                                                                                        |
| [29]    | RR   | 0       | Received Master Abort | Set when master transaction is terminated with Master Abort.                                                                                                                                                                      |
| [28]    | RR   | 0       | Received Target Abort | Set when master transaction is terminated with Target Abort.                                                                                                                                                                      |
| [27]    | RR   | 0       | Signaled Target Abort | Set when target terminates transaction with Target Abort. This occurs when detecting an address parity error.                                                                                                                     |
| [26:25] | RO   | 01      | Address Decode Time   | Responds with medium DEVSEL timing.                                                                                                                                                                                               |
| [24]    | RR   | 0       | Data Parity Reported  | A value of 1 indicates that the bus master asserted PERR during a read transaction or observed PERR asserted by target when writing data to target. The Parity Error Response bit in the command register must have been enabled. |
| [23]    | RO   | 1       | FB2B Capable          | Target capable of fast back-to-back transactions.                                                                                                                                                                                 |
| [8]     | RW   | 0       | SERR enable           | A value of 1 enables the SERR driver.                                                                                                                                                                                             |
| [6]     | RW   | 0       | Parity Error Response | A value of 1 enables parity error reporting.                                                                                                                                                                                      |
| [2]     | RW   | 0       | Bus Master            | A value of 1 enables Bt879 to act as a bus initiator.                                                                                                                                                                             |
| [1]     | RW   | 0       | Memory Space          | A value of 1 enables response to memory space accesses (target decode to memory mapped registers).                                                                                                                                |

# **Revision ID and Class Code Register**

## PCI Configuration Header Location 0x08

| Bits   | Туре | Default  | Name        | Description                                   |
|--------|------|----------|-------------|-----------------------------------------------|
| [31:8] | RO   | 0x040000 | Class Code  | Bt879 is a multimedia video device.           |
| [7:0]  | RO   |          | Revision ID | This register identifies the device revision. |

# **Header Type Register**

#### PCI Configuration Header Location 0x0C

| Bits    | Туре | Default | Name        | Description                |
|---------|------|---------|-------------|----------------------------|
| [23:16] | RO   | 0x80    | Header type | Multi-function PCI device. |

# **Latency Timer Register**

#### PCI Configuration Header Location 0x0C

| Bits   | Туре | Default | Name          | Description                                                                                                                                                                                          |
|--------|------|---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15:8] | RW   | 0x00    | Latency Timer | The number of PCI bus clocks for the latency timer used by the bus master. Once the latency expires, the master must initiate transaction termination as soon as $\overline{\text{GNT}}$ is removed. |

## **Base Address 0 Register**

#### PCI Configuration Header Location 0x10

| Bits    | Туре | Default                    | Name                       | Description                                                                                                          |
|---------|------|----------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------|
| [31:12] | RW   | Assigned by CPU at boot-up | Relocatable memory pointer | Determine the location of the registers in the 32-bit addressable memory space.                                      |
| [11:0]  | RO   | 0x008                      | Memory usage specification | Reserve 4 kB of memory-mapped address space for local registers. Address space is prefetchable without side effects. |



## Subsystem ID and Subsystem Vendor ID Register

## PCI Configuration Header Location 0x20

| Bits    | Туре | Default | Name                   | Description                                                                |
|---------|------|---------|------------------------|----------------------------------------------------------------------------|
| [31:16] | RW   | 0x0000  | Subsystem ID           | Vendor specific.                                                           |
| [15:0]  | RW   | 0x0000  | Subsystem<br>Vendor ID | Identify the vendor of the add-on board or subsystem, assigned by PCI SIG. |

## Interrupt Line, Interrupt Pin, Min\_Gnt, Max\_Lat Register

#### PCI Configuration Header Location 0x3C

| Bits    | Туре | Default | Name           | Description                                                                                                                                                                                                                                                                                                                                                                      |
|---------|------|---------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:25] | RO   | 0x28    | Max_Lat        | Require bus access every 10 $\mu$ s, at a minimum, in units of 250 ns. Affects the desired settings for the latency timer value.                                                                                                                                                                                                                                                 |
| [24:16] | RO   | 0x10    | Min_Gnt        | Desire a minimum grant burst period of 4 $\mu s$ to empty data FIFO, in units of 250 ns. Affects the desired settings for the latency timer value. Set for 128 DWORDs, with 0 wait states.                                                                                                                                                                                       |
| [15:8]  | RO   | 0x01    | Interrupt Pin  | Bt879 interrupt pin is connected to $\overline{\text{INTA}}$ , the only one usable by a single function device.                                                                                                                                                                                                                                                                  |
| [7:0]   | RW   |         | Interrupt Line | The Interrupt Line register communicates interrupt line routing information between the POST code and the device driver. The POST code initializes this register with a value specifying to which input (IRQ) of the system interrupt controller the Bt879 interrupt pin is connected. Device drivers can use this value to determine interrupt priority and vector information. |

Min\_Gnt and Max\_Lat values are dependent on target performance (TRDY) and video mode (scale factors and color format). These values were chosen for best case target (0 wait-state) and worst-case video delivery (full-resolution 32-bit RGB).

# **Device Control Register**

## PCI Configuration Header Location 0x40

| Bits    | Туре      | Default | Name     | Description                                                                                           |  |  |
|---------|-----------|---------|----------|-------------------------------------------------------------------------------------------------------|--|--|
| [7:3]   | RO        | 00000   |          | Reserved                                                                                              |  |  |
| [2]     | RW        | 0       | EN_VSFX  | Enable VIA/SIS PCI controller compatibility mode for both Functions 0 and 1.  0 = disable 1 = enable  |  |  |
| [1]     | RW        | 0       | EN_TBFX  | Enable 430FX PCI controller compatibility mode for both Functions 0 and 1.  0 = disable 1 = enable    |  |  |
| [0]     | RW        | 0       | SVIDS_EN | Enable writes to the Subsystem Vendor ID register for both Functions 0 and 1.  0 = disable 1 = enable |  |  |
| Note: T | 9 4.545.5 |         |          |                                                                                                       |  |  |



# **Local Registers**

Bt879's local registers reside in the 4 kB memory addressed space that is reserved for each function. All of the registers correspond to DWORDs or a subset thereof. The local registers may be written to or read through the PCI bus at any time. Internal addressing of the Bt879 local registers occurs via AD[11:2] and the byte enable bits of the PCI bus. The local memory-mapped register address locations are specified as 12-bit offsets to the value loaded into the function's memory base address register. The 8-bit byte address for each of the following register locations is {AD[11:2], 0x00}. Any register may be written or read by any combination of the byte enables.

The data to/from the video decoder/scaler registers and VDFC comes from PCI byte lane 0 (AD[7:0]) only. If the upper byte lanes are enabled for reading, the data returned is 0. Thus each register is separated by a byte address offset of four. All non-used addresses are reserved locations and return an undefined value.

The scaling function needs to be controlled on a field basis to allow for different size/scaled images for preview and capture applications. All registers that affect scaling, translation, and capture on the input side of the FIFO provide for even and odd field values that switch automatically on the internal FIELD signal.



## **Device Status Register**

## **Memory Mapped Location 0x000 – (DSTATUS)**

Upon reset it is initialized to 0x00. COF is the LSB. The COF and LOF status bits hold their values until reset to their default values by writing to them. The other six bits do not hold their values, but continually output the status.

| Bits | Туре | Default | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|------|---------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]  | RW   | 0       | PRES  | Video Present Status. Video is determined as not present when an input sync is not detected in 31 consecutive line periods.  0 = Video not present.  1 = Video present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| [6]  | RW   | 0       | HLOC  | Device in H-lock. If HSYNC is found within $\pm 1$ clock cycle of the expected position of HSYNC for 32 consecutive lines, this bit is set to a logical 1. Once set, if HSYNC is not found within $\pm 1$ clock cycle of the expected position of HSYNC for 32 consecutive lines, this bit is set to a logical 0. Writes to this bit are ignored. This bit indicates the stability of the incoming video. While it is an indicator of horizontal locking, some video sources will characteristically vary from line to line by more than one clock cycle so this bit will never be set. $0 = \text{Device not in H-lock.}$ $1 = \text{Device in H-lock.}$ |
| [5]  | RW   | 0       | FIELD | Field Status. This bit reflects whether an odd or even field is being decoded.  0 = Odd field.  1 = Even field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| [4]  | RW   | 0       | NUML  | This bit identifies the number of lines found in the video stream.  This bit is used to determine the type of video input to the Bt879.  Thirty-two consecutive fields with the same number of lines is required before this status bit will change.  0 = 525 line format (NTSC/PAL-M).  1 = 625 line format (PAL/SECAM).                                                                                                                                                                                                                                                                                                                                 |
| [3]  |      |         |       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| [2]  | RW   | 0       | PLOCK | A logical 1 indicates the PLL is out of lock. Once s/w has initialized the PLL to run at the desired frequency, this bit should be read and cleared until it is no longer set (up to 100 ms). Then the clock input mode should be switched from xtal to PLL.                                                                                                                                                                                                                                                                                                                                                                                              |
| [1]  | RW   | 0       | LOF   | Luma ADC Overflow. On power-up, this bit is set to 0. If an ADC overflow occurs, the bit is set to a logical 1. It is reset after being written to or a chip reset occurs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [0]  | RW   | 0       | COF   | Chroma ADC Overflow. On power-up, this bit is set to 0. If an ADC overflow occurs, the bit is set to a logical 1. It is reset after being written to or a chip reset occurs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



## **Input Format Register**

## Memory Mapped Location 0x004 - (IFORM)

Upon reset it is initialized to 0x58. FORMAT(0) is the LSB.

| Bits  | Туре | Default | Name                                                                                                                                                                                                                                                                                                                                                                                                                            | Description                        |  |
|-------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| [7]   | RW   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                        | eserved This bit must be set to 0. |  |
| [6:5] | RW   | 10      | MUXSEL  Used for software control of video input selection. The Bt879 can select between three composite video sources, or two composite and one S-Video source.  00 = Select MUX3 01 = Select MUX2 10 = Select MUX0 11 = Select MUX1                                                                                                                                                                                           |                                    |  |
| [4:3] | R0   | 11      |                                                                                                                                                                                                                                                                                                                                                                                                                                 | Reserved                           |  |
| [2:0] | RW   | 000     | FORMAT  Automatic format detection may be enabled or disabled. The NUML bit is used to determine the input format when automatic format detection is enabled.  000 = Auto format detect enabled  001 = NTSC (M) input format  010 = NTSC w/o pedestal (Japan)  011 = PAL (B, D, G, H, I) input format  100 = PAL (M) input format  101 = PAL (N) input format  110 = SECAM input format  111 = PAL (N-combination) input format |                                    |  |

## **Temporal Decimation Register**

#### **Memory Mapped Location 0x008 - (TDEC)**

Upon reset it is initialized to 0x00. DEC\_RAT(0) is the LSB. This register enables temporal decimation by discarding a finite number of fields or frames from the incoming video.

| Bits  | Туре | Default | Name      | Description                                                                                                                                                                                                                              |
|-------|------|---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | RW   | 0       | DEC_FIELD | Defines whether decimation is by fields or frames.  0 = Decimate frames.  1 = Decimate fields.                                                                                                                                           |
| [6]   | RW   | 0       | FLDALIGN  | This bit aligns the start of decimation with an even or odd field.  0 = Start decimation on the odd field (an odd field is the first field dropped).  1 = Start decimation on the even field (an even field is the first field dropped). |
| [5:0] | RW   | 000000  | DEC_RAT   | DEC_RAT is the number of fields or frames dropped out of 60 (NTSC) or 50 (PAL/SECAM) fields or frames. 0x00 value disables decimation (all video frames and fields are output).                                                          |

#### **MSB Cropping Register**

Memory Mapped Location 0x00C – Even Field (E\_CROP)
Memory Mapped Location 0x08C – Odd Field (O\_CROP)

Upon reset it is initialized to 0x12. HACTIVE\_MSB(0) is the LSB. See the VACTIVE, VDELAY, HACTIVE, and HDELAY registers for descriptions on the operation of this register.

| Bits  | Туре | Default | Name Description          |                                                              |
|-------|------|---------|---------------------------|--------------------------------------------------------------|
| [7:6] | RW   | 00      | VDELAY_MSB <sup>(1)</sup> | The most significant two bits of vertical delay register.    |
| [5:4] | RW   | 01      | VACTIVE_MSB               | The most significant two bits of vertical active register.   |
| [3:2] | RW   | 00      | HDELAY_MSB                | The most significant two bits of horizontal delay register.  |
| [1:0] | RW   | 10      | HACTIVE_MSB               | The most significant two bits of horizontal active register. |

Notes: (1). For VDELAY\_MSB the E\_CROP and O\_CROP address pointer is flipped. To write to the even field, VDELAY\_MSB bits use the odd field address. To write to the odd field, VDELAY\_MSB bits use the even field address.

#### Vertical Delay Register, Lower Byte

Memory Mapped Location 0x090- Even Field (E\_VDELAY\_LO) Memory Mapped Location 0x010 - Odd Field (O\_VDELAY\_LO)

Upon reset it is initialized to 0x16. VDELAY\_LO(0) is the LSB. This 8-bit register is the lower byte of the 10-bit VDELAY register. The two MSBs of VDELAY are contained in the CROP register. VDELAY defines the number of half lines between the trailing edge of VRESET and the start of active video.

| Bits  | Туре | Default | Name      | Description                                                |
|-------|------|---------|-----------|------------------------------------------------------------|
| [7:0] | RW   | 0x16    | VDELAY_LO | The least significant byte of the vertical delay register. |

#### **Vertical Active Register, Lower Byte**

Memory Mapped Location 0x014 – Even Field (E\_VACTIVE\_LO) Memory Mapped Location 0x094 – Odd Field (O\_VACTIVE\_LO)

Upon reset it is initialized to 0xE0. VACTIVE\_LO(0) is the LSB. This 8-bit register is the lower byte of the 10-bit VACTIVE register. The two MSBs of VACTIVE are contained in the CROP register. VACTIVE defines the number of lines used in the vertical scaling process.

| Bits  | Туре | Default | Name       | Description                                                 |
|-------|------|---------|------------|-------------------------------------------------------------|
| [7:0] | RW   | 0xE0    | VACTIVE_LO | The least significant byte of the vertical active register. |

#### Horizontal Delay Register, Lower Byte

Memory Mapped Location 0x018 – Even Field (E\_DELAY\_LO) Memory Mapped Location 0x098 – Odd Field (O\_DELAY\_LO)

Upon reset it is initialized to 0x78. HDELAY\_LO(0) is the LSB. This 8-bit register is the lower byte of the 10-bit HDELAY register. The two MSBs of HDELAY are contained in the CROP register. HDELAY defines the number of scaled pixels between the falling edge of HRESET and the start of active video.

| Bits  | Туре | Default | Name      | Description                                                                                                                            |
|-------|------|---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0x78    | HDELAY_LO | The least significant byte of the horizontal delay register. HACTIVE pixels will be output by the chip starting at the fall of HRESET. |

#### Horizontal Active Register, Lower Byte

Memory Mapped Location 0x01C – Even Field (E\_HACTIVE\_LO) Memory Mapped Location 0x09C – Odd Field (O\_HACTIVE\_LO)

Upon reset it is initialized to 0x80. HACTIVE\_LO(0) is the LSB. HACTIVE defines the number of horizontal active pixels per line output by the Bt879. This 8-bit register is the lower byte of the 10-bit HACTIVE register. The two MSBs of HACTIVE are contained in the CROP register.

| Bits  | Туре | Default | Name       | Description                                                   |
|-------|------|---------|------------|---------------------------------------------------------------|
| [7:0] | RW   | 0x80    | HACTIVE_LO | The least significant byte of the horizontal active register. |

#### **Horizontal Scaling Register, Upper Byte**

Memory Mapped Location 0x020 – Even Field (E\_HSCALE\_HI) Memory Mapped Location 0x0A0 – Odd Field (O\_HSCALE\_HI)

Upon reset it is initialized to 0x02. This 8-bit register is the upper byte of the 16-bit HSCALE register.

| Bits  | Туре | Default | Name      | Description                                                |
|-------|------|---------|-----------|------------------------------------------------------------|
| [7:0] | RW   | 0x02    | HSCALE_HI | The most significant byte of the horizontal scaling ratio. |

#### Horizontal Scaling Register, Lower Byte

Memory Mapped Location 0x024 – Even Field (E\_HSCALE\_LO) Memory Mapped Location 0x0A4 – Odd Field (O\_HSCALE\_LO)

Upon reset it is initialized to 0xAC. This 8-bit register is the lower byte of the 16-bit HSCALE register.

| Bits  | Туре | Default | Name      | Description                                                 |
|-------|------|---------|-----------|-------------------------------------------------------------|
| [7:0] | RW   | 0xAC    | HSCALE_LO | The least significant byte of the horizontal scaling ratio. |



# **Brightness Control Register**

## Memory Mapped Location 0x028 - (BRIGHT)

Upon reset it is initialized to 0x00.

| Bits  | Туре | Default | Name   | Description                                                                                                                                                                                                                                            |
|-------|------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0x00    | BRIGHT | The brightness control involves the addition of a two's complement number to the luma channel. Brightness can be adjusted in 255 steps, from –128 to +127. The resolution of brightness change is one LSB (0.39% with respect to the full luma range). |

## **BRIGHT**

|           |              | Brightness     | Brightness Changed By |  |  |
|-----------|--------------|----------------|-----------------------|--|--|
| Hex Value | Binary Value | Number of LSBs | Percent of Full Scale |  |  |
| 0x80      | 1000 0000    | -128           | -50%                  |  |  |
| 0x81      | 1000 0001    | -127           | -49.6%                |  |  |
|           |              |                |                       |  |  |
| 0xFF      | 1111 1111    | -01            | -0.39%                |  |  |
| 0x00*     | 0000 0000    | 00             | 0%                    |  |  |
| 0x01      | 0000 0001    | +01            | +0.39%                |  |  |
|           | ÷            |                |                       |  |  |
| 0x7E      | 0111 1110    | +126           | +49.2%                |  |  |
| 0x7F      | 0111 1111    | +127           | +49.6%                |  |  |



# **Miscellaneous Control Register**

Memory Mapped Location 0x02C - Even Field (E\_CONTROL)
Memory Mapped Location 0x0AC - Odd Field (O\_CONTROL)

Upon reset it is initialized to 0x20. SAT\_V\_MSB is the LSB.

| Bits | Туре | Default | Name      | Description                                                                                                                                                                                                                                                                                                                                          |
|------|------|---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]  | RW   | 0       | LNOTCH    | This bit is used to include the luma notch filter. For monochrome video, the notch filter should not be used. This will output full bandwidth luminance.  0 = Enable the luma notch filter 1 = Disable the luma notch filter                                                                                                                         |
| [6]  | RW   | 0       | СОМР      | When COMP is set to logical 1, the luma notch is disabled. When COMP is set to logical 0, the C ADC is disabled.  0 = Composite Video  1 = Y/C Component Video                                                                                                                                                                                       |
| [5]  | RW   | 1       | LDEC      | The luma decimation filter is used to reduce the high-frequency component of the luma signal. Useful when scaling to CIF resolutions or lower.  0 = Enable luma decimation using selectable H filter 1 = Disable luma decimation                                                                                                                     |
| [4]  | RW   | 0       | CBSENSE   | This bit controls whether the first pixel of a line is a Cb pixel or a Cr pixel. For example, if CBSENSE is low and HDELAY is an even number, the first active pixel output is a Cb pixel. If HDELAY is odd, CBSENSE may be programmed high to produce a Cb pixel as the first active pixel output.  0 = Normal Cb, Cr order 1 = Invert Cb, Cr order |
| [3]  | RW   | 0       | Reserved  | This bit should only be written with a logical 0.                                                                                                                                                                                                                                                                                                    |
| [2]  | RW   | 0       | CON_MSB   | The MSB of the luma gain (contrast) value.                                                                                                                                                                                                                                                                                                           |
| [1]  | RW   | 0       | SAT_U_MSB | The MSB of the chroma (u) gain value.                                                                                                                                                                                                                                                                                                                |
| [0]  | RW   | 0       | SAT_V_MSB | The MSB of the chroma (v) gain value.                                                                                                                                                                                                                                                                                                                |



# Luma Gain Register, Lower Byte

## Memory Mapped Location 0x030 - (CONTRAST\_LO)

Upon reset it is initialized to 0xD8. CONTRAST\_LO(0) is the LSB.

| Bits  | Туре | Default | Name        | Description                                                                                                                                                                                   |
|-------|------|---------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0xD8    | CONTRAST_LO | The CON_MSB bit and the CONTRAST_LO register concatenate to form the 9-bit CONTRAST register. The value in this register is multiplied by the luminance value to provide contrast adjustment. |

# **CONTRAST** The CON\_MSB + the least significant byte of the luma gain (contrast) value.

| Decimal Value | Hex Value | % of Original Signal |
|---------------|-----------|----------------------|
| 511           | 0x1FF     | 236.57%              |
| 510           | 0x1FE     | 236.13%              |
|               |           |                      |
| •             | •         |                      |
| 217           | 0x0D9     | 100.46%              |
| 216           | 0x0D8     | 100.00%              |
|               |           |                      |
| •             |           |                      |
| 128           | 0x080     | 59.26%               |
|               |           |                      |
| •             |           |                      |
| 1             | 0x001     | 0.46%                |
| 0             | 0x000     | 0.00%                |



#### Chroma (U) Gain Register, Lower Byte

#### Memory Mapped Location 0x034 - (SAT\_U\_LO)

Upon reset it is initialized to 0xFE. SAT\_U\_LO(0) is the LSB. SAT\_U\_MSB in the Miscellaneous CONTROL register, and SAT\_U\_LO concatenate to create a 9-bit register (SAT\_U). This register is used to add a gain adjustment to the U component of the video signal. By adjusting the U and V color components of the video stream by the same amount, the saturation is adjusted. For normal saturation adjustment, the gain in both the color difference paths must be the same (i.e. the ratio between the value in the U gain register and the value in the V gain register should be kept constant at the default power-up ratio). When changing the saturation, if the SAT\_U\_MSB bit is altered, care must be taken to ensure that the other bits in the CONTROL register are not affected.

| Bits  | Туре | Default | Name     | Description                                                                                                                                                                                                     |
|-------|------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0xFE    | SAT_U_LO | This register is used to add a gain adjustment to the U component of the video signal. By adjusting the U and V color components of the video stream by the same incremental value, the saturation is adjusted. |

SAT\_U (SAT\_U\_MSB + SAT\_U\_LO)

| Decimal Value | Hex Value | % of Original Signal |
|---------------|-----------|----------------------|
| 511           | 0x1FF     | 201.18%              |
| 510           | 0x1FE     | 200.79%              |
|               |           |                      |
|               |           | •                    |
| 255           | 0x0FF     | 100.39%              |
| 254           | 0x0FE     | 100.00%              |
|               |           |                      |
|               |           |                      |
| 128           | 0x080     | 50.39%               |
|               |           |                      |
|               |           |                      |
| 1             | 0x001     | 0.39%                |
| 0             | 0x000     | 0.00%                |

#### Chroma (V) Gain Register, Lower Byte

#### Memory Mapped Location 0x038 - (SAT\_V\_LO)

Upon reset it is initialized to 0xB4. SAT\_V\_LO(0) is the LSB. SAT\_V\_MSB in the Miscellaneous CONTROL register and SAT\_V\_LO concatenate to create a 9-bit register (SAT\_V). This register is used to add a gain adjustment to the V component of the video signal. by adjusting the U and V color components of the video stream by the same amount, the saturation is adjusted. For normal saturation adjustment, the gain in both the color difference paths must be the same (i.e. the ratio between the value in the U gain register and the value in the V gain register should be kept constant at the default power-up ratio). When changing the saturation, if the SAT\_V\_MSB bit is altered, care must be taken to ensure that the other bits in the CONTROL register are not affected.

| Bits  | Туре | Default | Name     | Description                                                                                                                                                                                          |
|-------|------|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0xB4    | SAT_V_LO | This register is used to add a gain adjustment to the V component of the video signal. By adjusting the U and V color components of the video stream by the same amount, the saturation is adjusted. |

SAT\_V (SAT\_V\_MSB + SAT\_V\_LO)

| Decimal Value | Hex Value | % of Original Signal |
|---------------|-----------|----------------------|
| 511           | 0x1FF     | 283.89%              |
| 510           | 0x1FE     | 283.33%              |
|               |           |                      |
| ·             | •         |                      |
| 181           | 0x0B5     | 100.56%              |
| 180           | 0x0B4     | 100.00%              |
|               |           |                      |
|               | •         |                      |
| 128           | 0x080     | 71.11%               |
|               |           |                      |
|               | •         |                      |
| 1             | 0x001     | 0.56%                |
| 0             | 0x000     | 0.00%                |



# **Hue Control Register**

## Memory Mapped Location 0x03C - (HUE)

Upon reset it is initialized to 0x00. HUE(0) is the LSB. An asterisk indicates the default option.

| Bits                                                  | Туре | Default | Name | Description                                                                                                                                                                                  |  |
|-------------------------------------------------------|------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [7:0]                                                 | RW   | 0x00    | HUE  | Hue adjustment involves the addition of a two's complement number to the demodulating subcarrier phase. Hue can be adjusted in 256 steps in the range –90° to +89.3°, in increments of 0.7°. |  |
| Note: Not applicable to PAL, SECAM, or Digital Video. |      |         |      |                                                                                                                                                                                              |  |

#### HUE

| Hex Value | Binary Value | Subcarrier<br>Reference<br>Changed By | Resulting Hue<br>Changed By |
|-----------|--------------|---------------------------------------|-----------------------------|
| 0x80      | 1000 0000    | -90°                                  | +90°                        |
| 0x81      | 1000 0001    | −89.3°                                | +89.3°                      |
|           |              |                                       |                             |
| 0xFF      | 1111 1111    | -0.7°                                 | +0.7°                       |
| 0x00      | 0000 0000*   | 00°                                   | 00°                         |
| 0x01      | 0000 0001    | +0.7°                                 | -0.7°                       |
|           |              |                                       |                             |
| 0x7E      | 0111 1110    | +88.6°                                | −88.6°                      |
| 0x7F      | 0111 1111    | +89.3°                                | −89.3°                      |



# **SC Loop Control Register**

Memory Mapped Location 0x040 – Even Field (E\_SCLOOP) Memory Mapped Location 0x0C0 – Odd Field (O\_SCLOOP)

Upon reset it is initialized to 0x00. Reserved(0) is the LSB.

| Bits      | Туре                             | Default | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|-----------|----------------------------------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [7]       | RW                               | 0       | PEAK     | This bit determines if the normal luma low-pass filters are implemented via the HFILT bits or if the peaking filters are implemented.  0 = Normal luma low pass filtering 1 = Use luma peaking filters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| [6]       | RW                               | 0       | CAGC     | This bit controls the Chroma AGC function. When enabled, Chroma AGC will compensate for non-standard chroma levels. The compensation is achieved by multiplying the incoming chroma sig- nal by a value in the range of 0.5 to 2.0.  0 = Chroma AGC Disabled 1 = Chroma AGC Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| [5]       | RW                               | 0       | CKILL    | This bit determines whether the low color detector and removal circuitry is enabled.  0 = Low Color Detection and Removal Disabled  1 = Low Color Detection and Removal Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| [4:3]     | RW                               | 00      | HFILT    | These bits control the configuration of the optional 6-tap Horizontal Low-Pass Filter. The auto-format mode determines the appropriate low-pass filter based on the horizontal scaling ratio selected. The LDEC bit in the CONTROL register must be programmed to 0 to use these filters.  O0(1) = Auto Format. If auto format is selected when horizontally scaling between full resolution and half resolution, no filtering is selected. When scaling between one-half and one-quarter resolution, the CIF filter is used. When scaling between one-quarter and one-eighth resolution, the QCIF filter is used, and at less than one-eight resolution, the ICON filter is used.  If the PEAK bit is set to logical 1, the HFILT bits determine which peaking filter is selected.  O1 = Max full resolution peaking  10 = Min Cif resolution peaking  11 = Max Cif resolution peaking  O3 = Min full resolution peaking |  |
| [2:0]     | RW                               | 00      | Reserved | These bits must be set to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Notes: (1 | Notes: (1). Default filter mode. |         |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |



117

# White Crush Up Register (WC\_UP)

## Memory Mapped Location 0x044

This control register may be written to or read by the MPU at any time, and upon reset it is initialized to 0xCF. UPCNT(0) is the least significant bit.

| Bits  | Туре | Default | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|------|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6] | RW   | 3       | MAJS  | These bits determine the majority comparison point for the White Crush Up function.  00 = 3/4 of maximum luna value.  01 = 1/2 of maximum luma value.  10 = 1/4 of maximum luma value.  11 = Automatic.                                                                                                                                                                                                        |
| [5:0] | RW   | 0xF     | UPCNT | The value programmed in these bits accumulates once per field or frame, in the case where the majority of the pixels in the active region of the image are below a selected value. The accumulated value determines the extent to which the AGC value needs to be raised in order to keep the SYNC level proportionate with the white level. The UPCNT value is assumed positive i.e.,  3F = 63 3E = 62 00 = 0 |



# **Output Format Register**

## Memory Mapped Location 0x048 - (OFORM)

Upon reset it is initialized to 0x00. OFORM(0) is the LSB.

| Bits  | Туре | Default | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | RW   | 0       | RANGE    | Luma Output Range: This bit determines the range for the luminance output on the Bt879. The range must be limited when using the control codes as video timing.  0 = Normal operation (Luma range 16–253, chroma range 2–253).  Y=16 is black (pedestal).  Cr, Cb=128 is zero color information.  1 = Full-range Output (Luma range 0–255, chroma range 2–253)  Y=0 is black (pedestal).  Cr, Cb=128 is zero color information. |
| [6:5] | RW   | 00      | CORE     | Luma Coring: These bits control the coring value used by the Bt879. When coring is active and the total luminance level is below the limit programmed into these bits, the luminance signal is truncated to 0.  00 = 0 no coring 01 = 8 10 = 16 11 = 32                                                                                                                                                                         |
| [4:0] | RW   | 00000   | Reserved | These bits must be set to 0.                                                                                                                                                                                                                                                                                                                                                                                                    |



# **Vertical Scaling Register, Upper Byte**

Memory Mapped Location 0x04C – Even Field (E\_VSCALE\_HI)
Memory Mapped Location 0x0CC – Odd Field (O\_VSCALE\_HI)

Upon reset it is initialized to 0x60.

| Bits  | Туре | Default | Name       | Description                                                                                                                                                                                                                                                      |
|-------|------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | RW   | 0       | VSFLDALIGN | Used in conjunction with bit 5 (INT) to align vertical scaling when overlaying fields at CIF resolution (60/50 Hz mode) bit 7 bit 5  00 = Non-interlace vertical scaling  x1 = Interlace vertical scaling  10 = Field aligned vertical scaling                   |
| [6]   | RW   | 1       | СОМВ       | Chroma Comb Enable: This bit determines if the chroma comb is included in the data path. If enabled, a full line store is used to average adjacent lines of color information, reducing cross-color artifacts.  0 = Chroma comb disabled 1 = Chroma comb enabled |
| [5]   | RW   | 1       | INT        | Used in conjunction with bit 7 (FLDALIGN) to align vertical scaling when overlaying fields at CIF resolution (60/50 Hz mode) bit 7 bit 5  00 = Non-interlace vertical scaling  x1 = Interlace vertical scaling  10 = Field aligned vertical scaling              |
| [4:0] | RW   | 00000   | VSCALE_HI  | Vertical Scaling Ratio: These five bits represent the most significant portion of the 13-bit vertical scaling ratio register.                                                                                                                                    |

#### **Vertical Scaling Register, Lower Byte**

Memory Mapped Location 0x050 – Even Field (E\_VSCALE\_LO) Memory Mapped Location 0x0D0 – Odd Field (O\_VSCALE\_LO)

Upon reset it is initialized to 0x00.

| Bits  | Туре | Default | Name      | Description                                                                                                                                                                                                                                                                                                                          |
|-------|------|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0x00    | VSCALE_LO | Vertical Scaling Ratio: These eight bits represent the least significant byte of the 13-bit vertical scaling ratio register. They are concatenated with five bits in VSCALE_HI. The following equation should be used to determine the value for this register: $VSCALE = (0x10000 - \{ [ (scaling_ratio) - 1] * 512 \} ) \& 0x1FFF$ |

#### **Test Control Register**

#### **Memory Mapped Location 0x054 - (TEST)**

This control register is reserved for putting the part into test mode. Write operation to this register may cause undetermined behavior and should not be attempted. A read cycle from this register returns 0x01, and only a write of 0x01 is permitted.

## **AGC Delay Register**

#### Memory Mapped Location 0x060 - (ADELAY)

Upon reset, it is initialized to 0x68.

| Bits  | Туре | Default | Name   | Description                                                                                                                                                                                                                                                                 |
|-------|------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0x70    | ADELAY | AGC gate delay for back-porch sampling. The following equation should be used to determine the value for this register:<br>ADELAY = $(6.8  \mu s * 4*Fsc) + 15$<br>Example for an NTSC input signal:<br>ADELAY = $(6.8  \mu s \times 14.32  \text{MHz}) + 15 = 112  (0x70)$ |

#### **Burst Delay Register**

### Memory Mapped Location 0x064 - (BDELAY)

Upon reset, it is initialized to 0x5D. BDELAY(0) is the LSB.

| Bits  | Туре | Default | Name   | Description                                                                                                                                                                                                                                                      |
|-------|------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0x5D    | BDELAY | The burst gate delay for sub-carrier sampling. The following equation should be used to determine the value for this register: BDELAY = $(6.5  \mu s  ^*  4^* Fsc)$ Example for an NTSC input signal: BDELAY = $(6.5  \mu s  x  14.32  \text{MHz}) = 93  (0x5D)$ |



121

# **ADC Interface Register**

## Memory Mapped Location 0x068 - (ADC)

Upon reset, it is initialized to 0x82. CRUSH is the LSB.

| Bits  | Туре | Default | Name      | Description                                                                                                                                                                                                                                                                 |
|-------|------|---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6] |      | 10      | Reserved  | These bits should only be written with logical 1 and logical 0.                                                                                                                                                                                                             |
| [5]   |      |         | Reserved  | This bit is reserved and must be set to 0.                                                                                                                                                                                                                                  |
| [4]   | RW   | 0       | AGC_EN    | This bit controls the AGC function. If disabled REFOUT is not driven, and an external reference voltage must be provided. If enabled, REFOUT is driven to control the A/D reference voltage.  0 = AGC enabled  1 = AGC disabled                                             |
| [3]   | RW   | 0       | CLK_SLEEP | When this bit is at a logical 1, the decoder clock is powered down, but the device registers are still accessible. Recovery time is approximately one second to return to capturing video.  0 = Normal clock operation 1 = Shut down the system clock (Power Down)          |
| [2]   | RW   | 0       | Y_SLEEP   | This bit enables putting the luma ADC in sleep mode.  0 = Normal Y ADC operation  1 = Sleep Y ADC operation                                                                                                                                                                 |
| [1]   | RW   | 1       | C_SLEEP   | This bit enables putting the chroma ADC in sleep mode.  0 = Normal C ADC operation  1 = Sleep C ADC operation                                                                                                                                                               |
| [0]   | RW   | 0       | CRUSH     | When the CRUSH bit is high (adaptive AGC), the gain control mechanism monitors the A/D's for overflow conditions. If an overflow is detected, the REFOUT voltage is increased, which increases the input voltage range on the A/D's.  0 = Non-adaptive AGC 1 = Adaptive AGC |

## **Video Timing Control Register**

Memory Mapped Location 0x6C – Even Field (E\_VTC)
Memory Mapped Location 0xEC – Odd Field (O\_VTC)

Upon reset, it is initialized to 0x00. VFILT(0) is the LSB.

| Bits  | Туре | Default | Name     | Description                                                                                                                                                                                                            |  |
|-------|------|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [7]   | RW   | 0       | HSFMT    | This bit selects between a 32-clock-wide HRESET and the standard 64-clock-wide HRESET.  0 = HRESET is 64 CLKx1 cycles wide  1 = HRESET is 32 CLKx1 cycles wide                                                         |  |
| [6:3] |      |         | Reserved | These bits should only be written with a logical 0.                                                                                                                                                                    |  |
| [2:0] | RW   | 000     | VFILT    | These bits control the number of taps in the Vertical Scaling Filter. The number of taps must be chosen in conjunction with the horizontal scale factor to ensure the needed data does not overflow the internal FIFO. |  |
|       |      |         |          | 000* = 2-tap interpolation only. (1)                                                                                                                                                                                   |  |
|       |      |         |          | 001 = 2-tap $\frac{1}{2}(1+Z^{-1})$ and 2-tap interpolation. (2)                                                                                                                                                       |  |
|       |      |         |          | 010 = 3-tap $\frac{1}{4}(1+2Z^{-1}+Z^{-2})$ and 2-tap interpolation. (3)                                                                                                                                               |  |
|       |      |         |          | 011 = 4-tap $\frac{1}{8}(1+3Z^{-1}+3Z^{-2}+Z^{-3})$ and 2-tap interpolation. (3)                                                                                                                                       |  |
|       |      |         |          | $100^* = 2 - tap  \frac{1}{2}(1 + Z^{-1})  {}^{(1)}$                                                                                                                                                                   |  |
|       |      |         |          | 101 = 3-tap $\frac{1}{4}(1+2Z^{-1}+Z^{-2})$ (2)                                                                                                                                                                        |  |
|       |      |         |          | 110 = 4-tap $\frac{1}{8}(1+3Z^{-1}+3Z^{-2}+Z^{-3})$ (3)                                                                                                                                                                |  |
|       |      |         |          | 111 = 5-tap $\frac{1}{16}(1 + 4Z^{-1} + 6Z^{-2} + 4Z^{-3} + Z^{-4})$ (3)                                                                                                                                               |  |

Notes: (1). Available at all resolutions.

- (2). Only available if scaling to less than 385 horizontal active pixels (CIF or smaller).
- (3). Only available if scaling to less than 193 horizontal active pixels (QCIF or smaller).



#### **Software Reset Register**

#### Memory Mapped Location 0x07C - (SRESET)

This command register can be written at any time. Read cycles to this register return an undefined value. A data write cycle to this register resets the video decoder and scaler registers to the default state. Writing any data value into this address resets the device.

## White Crush Down Register

## **Memory Mapped Location 0x078**

This control register may be written to or read by the MPU at any time, an upon reset is initialized to 0x7F. DNCNT(0) is the least significant bit. This register is programmed with a two's complement number.

| Bits  | Туре | Default | Name    | Description                                                                                                                                                                                                                                                                                                |
|-------|------|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | RW   | 0       | VERTEN  | 0 = Normal operation 1 = Enable vertical sync detection in determining the video presence (PRES) status.                                                                                                                                                                                                   |
| [6]   | RW   | 1       | WCFRAME | This bit programs the rate at which the DNCNT and UPCNT values are accumulated.  0 = Once per field  1 = Once per frame                                                                                                                                                                                    |
| [5:0] | RW   | 0x22F   | DNCNT   | The value programmed in these bits accumulates once per field or frame. The accumulated value determines the extent to which the AGC value needs to be lowered in order to keep the SYNC level proportionate to the white level.  The DNCNT value is assumed negative i.e., $3F = -1$ $3E = -2$ $00 = -64$ |

#### **Timing Generator Load Byte**

#### **Memory Mapped Location 0x080 - (TGLB)**

Upon reset, it is initialized to 00.

| Bits  | Туре | Default | Name | Description                                                                                                                                                                                                                                                                                                                   |
|-------|------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 00      | TGLB | Load SRAM 1 byte at a time, in sequence after a TGC_AR. Load the least significant byte first. Each write to this address causes an automatic advance of the SRAM byte location.  Reading from this address only reads the current byte. The TGC_AI bit must be pulsed by s/w in order for the SRAM byte location to advance. |

#### **Timing Generator Control**

#### Memory Mapped Location 0x084 - (TGCTRL)

Upon reset, it is initialized to 00.

| Bits  | Туре | Default | Name     | Description                                                                                                                           |
|-------|------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------|
| 7     |      |         | Reserved | Must be written with a logical zero.                                                                                                  |
| [6:5] | RW   |         | TGCKO    | GPCLK Output Clock Select  00 = CLKx1  01 = xtal 0 input  10 = PLL  11 = PLL - inverted                                               |
| [4:3] | RW   |         | TGCKI    | Decoder Input Clock Select.  00 = Normal xtal 0/xtal 1 mode  01 = PLL  10 = GPCLK <sup>(I)</sup> 11 = GPCLK - inverted <sup>(I)</sup> |
| 2     | RW   |         | TGC_AI   | Timing Generator Read Address Increment. Active hi pulse increments the read address.                                                 |
| 1     | RW   |         | GPC_AR   | Timing Generator Address Reset.                                                                                                       |
| 0     | RW   | 00      | TGC_VM   | Timing Generator Video Mode enable.  0 = Read/write mode  1 = Enable timing generator/read mode                                       |

Notes: (1). Since the entire decoder will be running off the external clock GPCLK, when selecting the GPCLK is activated, the decoder functionality is subject to a halt condition if the input port is disconnected. A clock detect circuit will allow the decoder to fall back on either the PLL or the Xtal, whichever is enabled via PLL\_I. If the PLL has been put to sleep, then the decoder will fall back on the Xtal0 input. The VPRES status condition indicates the status of the clock detect output when in digital video input mode which is monitoring GPCLK. It is desirable for SW to set up the PLL to run at the same frequency as the GPCLK input, so if the digital camera is disconnected, then blue-field timing will run properly.

#### **Total Line Count Register**

If set to non-zero, the 10 bit value will change the decoder's vertical synchronization line count from the normal 525/625.

#### Memory Mapped Location 0x0B0 - (VTOTAL\_LO)

| Bits  | Туре | Default | Name      | Description                                                                                                                               |
|-------|------|---------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0x00    | VTOTAL_LO | The least significant byte of the 10 bit VTOTAL register, which sets the expected number of horizontal video lines per frame if non-zero. |



## Memory Mapped Location 0x0B4 - VTOTAL\_HI

| Bits  | Туре | Default | Name      | Description                                                                                                                                |
|-------|------|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|
| [7:2] | RW   | 000000  |           | Reserved                                                                                                                                   |
| [1:0] | RW   | 00      | VTOTAL_HI | The most significant 2 bits of the 10 bit VTOTAL register, which sets the expected number of horizontal video lines per frame if non-zero. |

# **Color Format Register**

## Memory Mapped Location 0x0D4 - (COLOR\_FMT)

| Bits  | Туре | Default | Name       | Description                                                                                                                                                                                                                                                                                                                        |
|-------|------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:4] | RW   | 0000    | COLOR_ODD  | Odd Field Color Format  0000 = RGB32  0001 = RGB24  0010 = RGB16  0011 = RGB15  0100 = YUY2 4:2:2  0101 = BtYUV 4:1:1  0110 = Y8 (Gray scale)  0111 = RGB8 (Dithered)  1000 = YCrCb 4:2:2 Planar  1001 = YCrCb 4:1:1 Planar (YUV9, YUV12)  1010 = Reserved  1011 = Reserved  1100 = Reserved  1110 = Raw 8X Data  1111 = Reserved  |
| [3:0] | RW   | 0000    | COLOR_EVEN | Even Field Color Format  0000 = RGB32  0001 = RGB24  0010 = RGB16  0011 = RGB15  0100 = YUY2 4:2:2  0101 = BtYUV 4:1:1  0110 = Y8 (Gray scale)  0111 = RGB8 (Dithered)  1000 = YCrCb 4:2:2 Planar  1001 = YCrCb 4:1:1 Planar  1010 = Reserved  1011 = Reserved  1100 = Reserved  1101 = Reserved  1101 = Reserved  1111 = Reserved |



# **Color Control Register**

## Memory Mapped Location 0x0D8 – (COLOR\_CTL)

A value of 1 enables byte swapping of data entering the FIFO. B3[31:24] swapped with B2[23:16] and B1[15:8] swapped with B0[7:0].

| Bits | Туре | Default | Name        | Description                                                                                                                                                                                                    |
|------|------|---------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]  | RW   | 0       | EXT_FRMRATE | When the GPIO port is in SPI-16 input mode then this bit supplies NTSC(0)/PAL(1) which selects the gamma ROM.                                                                                                  |
| [6]  | RW   | 0       | COLOR_BARS  | A value of 1 enables a color bars pattern at the input of the VDFC block.                                                                                                                                      |
| [5]  | RW   | 0       | RGB_DED     | A value of 0 enables error diffusion for RGB16/RGB15 modes. A value of 1 disables it.                                                                                                                          |
| [4]  | RW   | 0       | GAMMA       | A value of 0 enables gamma correction removal. The inverse gamma correction factor of 2.2 or 2.8 is applied and auto-selected by the respective mode NTSC/PAL. A value of 1 disables gamma correction removal. |
| [3]  | RW   | 0       | WSWAP_ODD   | WordSwap Odd Field. A value of 1 enables word swapping of data entering the FIFO. W2[31:16] swapped with W0[15:0].                                                                                             |
| [2]  | RW   | 0       | WSWAP_EVEN  | WordSwap Even Field. A value of 1 enables word swapping of data entering the FIFO. W2[31:16] swapped with W0[15:0].                                                                                            |
| [1]  | RW   | 0       | BSWAP_ODD   | ByteSwap Odd Field. A value of 1 enables byte swapping of data entering the FIFO. B3[31:24] swapped with B2[23:16] and B1[15:8] swapped with B0[7:0].                                                          |
| [0]  | RW   | 0       | BSWAP_EVEN  | ByteSwap Even Field. A value of 1 enables byte swapping of data entering the FIFO. B3[31:24] swapped with B2[23:16] and B1[15:8] swapped with B0[7:0].                                                         |



# **Capture Control Register**

Memory Mapped Location 0x0DC - (CAP\_CTL)

| Bits  | Туре | Default | Name                                                                                      | Description                                                                                     |
|-------|------|---------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| [7:5] | RW   | 000     | Reserved                                                                                  | These bits should only be written with a logical 0.                                             |
| [4]   | RW   | 0       | DITH_FRAME                                                                                | 0 = Dither matrix applied to consecutive lines in a field<br>1 = Full frame mode                |
| [3]   | RW   | 0       | CAPTURE_VBI_ODD A value of 1 enables VBI data to be captured into t during the odd field. |                                                                                                 |
| [2]   | RW   | 0       | CAPTURE_VBI_EVEN                                                                          | A value of 1 enables VBI data to be captured into the FIFO during the even field.               |
| [1]   | RW   | 0       | CAPTURE_ODD                                                                               | A value of 1 enables odd capture and allows VDFC to write data to FIFOs during the odd field.   |
| [0]   | RW   | 0       | CAPTURE_EVEN                                                                              | A value of 1 enables even capture and allows VDFC to write data to FIFOs during the even field. |

## **VBI Packet Size Register**

Memory Mapped Location 0x0E0 - (VBI\_PACK\_SIZE)

| Bits  | Туре | Default | Name       | Description                                                                                               |
|-------|------|---------|------------|-----------------------------------------------------------------------------------------------------------|
| [7:0] | RW   | 0x00    | VBI_PKT_LO | Lower 8 bits for the number of raw data DWORDS (four 8-bit samples) to capture while in VBI capture mode. |

# **VBI Packet Size / Delay Register**

Memory Mapped Location 0x0E4 – (VBI\_PACK\_DEL)

| Bits  | Туре | Default | Name       | Description                                                                                                       |
|-------|------|---------|------------|-------------------------------------------------------------------------------------------------------------------|
| [7:2] | RW   | 000000  | VBI_HDELAY | The number of CLKx1's to delay from the trailing edge of HRESET before starting VBI line capture.                 |
| [1]   | RW   | 0       | EXT_FRAME  | A value of 1 extends the frame output capture region to include the 10 lines prior to the default VACTIVE region. |
| [0]   | RW   | 0       | VBI_PKT_HI | Upper bit for the number of raw data DWORDS (four 8-bit samples) to capture while in VBI capture mode.            |

## Field Capture Counter—FCAP Register

## Memory Mapped Location - 0x0E8

Upon reset it is initialized to 00.

| Bits      | Туре                                                             | Default | Name  | Description                                           |  |  |
|-----------|------------------------------------------------------------------|---------|-------|-------------------------------------------------------|--|--|
| [7:0]     | RW <sup>(1)</sup>                                                | 0x00    | FCNTR | Counts Field transitions when any CAPTURE bit is set. |  |  |
| Notes: (1 | Notes: (1). Any write to this register resets the contents to 0. |         |       |                                                       |  |  |

## PLL Reference Multiplier —PLL\_F\_LO Register

#### Memory Mapped Location - 0x0F0

Upon reset it is initialized to 00.

| Bits  | Туре | Default | Name     | Description                           |
|-------|------|---------|----------|---------------------------------------|
| [7:0] | RW   | 0x00    | PLL_F_LO | Lower byte of PLL Frequency register. |

## PLL Reference Multiplier—PLL\_F\_HI Register

#### Memory Mapped Location - 0x0F4

Upon reset it is initialized to 00.

| Bits  | Туре | Default | Name     | Description                           |
|-------|------|---------|----------|---------------------------------------|
| [7:0] | RW   | 0x00    | PLL_F_HI | Upper byte of PLL Frequency register. |

## Integer—PLL-XCI Register

#### Memory Mapped Location - 0x0F8

Upon reset it is initialized to 00.

| Bits      | Туре                                                  | Default | Name  | Description                                                                     |  |
|-----------|-------------------------------------------------------|---------|-------|---------------------------------------------------------------------------------|--|
| [7]       | RW                                                    | 0       | PLL_X | PLL Ref xtal pre-divider.  0 = Use 1 for pre-divider  1 = Use 2 for pre-divider |  |
| [6]       | RW                                                    | 0       | PLL_C | PLL VCO post-divider.  0 = Use 6 for post-divider  1 = Use 4 for post-divider   |  |
| [5:0]     | RW                                                    | 000000  | PLL_I | PLL_I input <sup>(1)</sup> . Range 6–63. If set to 0x00, then the PLL sleeps.   |  |
| Notes: (1 | Notes: (1). Minimum allowable PLL_I. PLL_F = 6.8000h. |         |       |                                                                                 |  |



# **Digital Video Signal Interface Format**

# Memory Mapped Location 0x0FC—(DVSIF)

Upon reset, it is initialized to 0x000.

| Bits  | Туре | Default | Name     | Description                                                                                                                                                          |
|-------|------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | RW   | 0       |          | Reserved                                                                                                                                                             |
| [6]   | RW   | 0       | VSIF_BCF | Enable bypass of chroma filters. Use when HSCALE is set to 0.  1 = Bypass chroma filters 0 = Use chroma filters                                                      |
| [5]   | RW   | 0       | VSIF_ESO | Enable Sync output for synchronizing video Input.  1 = Syncs are outputs 0 = Syncs are inputs                                                                        |
| [4:3] | RW   | 00      | SVREF    | 00 = HS/VS aligned with Cb 01 = HS/VS aligned with Y0 10 = HS/VS aligned with Cr 11 = HS/VS aligned with Y1                                                          |
| [2:0] | RW   | 000     | VSFMT    | 000 = Digital video input disabled 001 = CCIR656 010 = Reserved 011 = Reserved 100 = External Hsync, VSYNC 101 = External HSYNC, Field 110 = Reserved 111 = Reserved |



## **Interrupt Status Register**

## Memory Mapped Location 0x100 - (INT\_STAT)

This register provides status of pending interrupt conditions. To clear the interrupts, read this register, then write the same data back. A 1 in the write data clears the particular register bit. The interrupt/status bits can be polled at any time.

| Bits    | Туре | Default | Name     | Description                                                                                                                                                                                                                                                    |
|---------|------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:28] | RO   |         | RISCS    | Set when RISC status set bits are set in the RISC instruction. Reset when RISC status reset bits are set. Status only, no interrupt.                                                                                                                           |
| [27]    | RO   |         | RISC_EN  | A value of 0 indicates the DMA controller is currently disabled. Status only, no interrupt.                                                                                                                                                                    |
| [26]    | RO   |         | Reserved |                                                                                                                                                                                                                                                                |
| [25]    | RO   |         | RACK     | Set when I <sup>2</sup> C operation is completed successfully. Otherwise, if the receiver does not acknowledge, this bit will be reset when I2CDONE (bit 8) is set. Status only, no interrupt.                                                                 |
| [24]    | RO   |         | FIELD    | 0 = Odd field<br>1 = Even field. Status only, no interrupt                                                                                                                                                                                                     |
| [23:20] |      | 0000    | Reserved |                                                                                                                                                                                                                                                                |
| [19]    | RR   | 0       | SCERR    | Set when the DMA EOL sync counter overflows. This is a severe error which requires the software to restart the field capture process. Also set when SYNC codes do not match in the data/instruction streams.                                                   |
| [18]    | RR   | 0       | OCERR    | Set when the DMA controller detects a reserved/unused opcode in the instruction sequence, or reserved/unused sync status in a SYNC instruction. In general, this includes any detected RISC instruction error.                                                 |
| [17]    | RR   | 0       | PABORT   | Set whenever the initiator receives a MASTER or TARGET ABORT.                                                                                                                                                                                                  |
| [16]    | RR   | 0       | RIPERR   | Set when a data parity error is detected (Parity Error Response must be set) while the initiator is reading RISC instructions.  RISC_ENABLE is reset by the target to stop the DMA immediately.                                                                |
| [15]    | RR   | 0       | PPERR    | Set when a parity error is detected on the PCI bus for any of the transactions, R/W, address/data phases, initiator/target, issued/sampled PERR regardless of the Parity Error Response bit. All parity errors are serious except for data written to display. |
| [14]    | RR   | 0       | FDSR     | FIFO Data Stream Resynchronization occurred. The number of pixels, lines, or modes passing through FIFO does not match RISC program expectations.                                                                                                              |
| [13]    | RR   | 0       | FTRGT    | Set when a pixel data FIFO overrun condition results in the master, terminating the transaction due to excessive target latency.                                                                                                                               |



| Bits  | Туре | Default | Name     | Description                                                                                                                                   |
|-------|------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| [12]  | RR   | 0       | FBUS     | Set when a pixel data FIFO overrun condition is being handled by dropping as many DWORDs as needed, indicating bus access latencies are long. |
| [11]  | RR   | 0       | RISCI    | Set when the IRQ bit in the RISC instruction is set.                                                                                          |
| [10]  | RO   | 0       | Reserved |                                                                                                                                               |
| [9]   | RR   | 0       | GPINT    | Set upon the programmable edge or level of the GPINTR pin.                                                                                    |
| [8]   | RR   | 0       | 12CDONE  | Set when an I <sup>2</sup> C read or write operation has completed.                                                                           |
| [7:6] | RO   | 0       | Reserved |                                                                                                                                               |
| [5]   | RR   | 0       | VPRES    | Set when the analog video signal input changes from present to absent or vice versa.                                                          |
| [4]   | RR   | 0       | HLOCK    | Set if the horizontal lock condition changes on incoming video.                                                                               |
| [3]   | RR   | 0       | OFLOW    | Set when an overflow is detected in the luma or chroma ADCs.                                                                                  |
| [2]   | RR   | 0       | HSYNC    | Set when the analog input begins a new video line, or at the GPIO HRESET leading edge.                                                        |
| [1]   | RR   | 0       | VSYNC    | Set when FIELD changes on the analog input or GPIO input.                                                                                     |
| [0]   | RR   | 0       | FMTCHG   | Set when a video format change is detected; i.e., the analog input changes from NTSC to PAL or vice versa.                                    |



# **Interrupt Mask Register**

## Memory Mapped Location 0x104 – (INT\_MASK)

| Bits   | Туре | Default  | Name     | Description                                                                                                                                                                                                                                                                                                                   |
|--------|------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [23:0] | RW   | 0x000000 | INT_MASK | A value of 1 enables the interrupt bit. The bits correspond to the same bits in the Interrupt Status register. Unmasking a bit may generate an interrupt immediately due to a previously pending condition. The PCI INTA is level sensitive. It remains asserted until the device driver clears or masks the pending request. |



### **GPIO and DMA Control Register**

Memory Mapped Location 0x10C - (GPIO\_DMA\_CTL)

| Bits    | Туре | Default | Name        | Description                                                                                                                                                                                                     |
|---------|------|---------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15]    | RW   | 0       | GPINTC      | A value of 0 selects the direct non-inv/inv input from GPINTR to go to the interrupt status register. A value of 1 selects the rising edge detect of the GPINTI programmed input.                               |
| [14]    | RW   | 0       | GPINTI      | A value of 1 inverts the input from the GPINTR pin immediately after the input buffer.                                                                                                                          |
| [13]    |      |         |             | Reserved. Must be logical 0.                                                                                                                                                                                    |
| [12:11] | RW   | 00      | GPIOMODE    | 00 = Normal GPIO port. 01 = Synchronous Pixel Interface output mode. 10 = Synchronous Pixel Interface input mode. 11 = Reserved.                                                                                |
| [10]    | RW   | 0       | GPCLKMODE   | A value of 1 enables CLKx1 to be output on GPCLK. A value of 0 disables the output and enables GPCLK to supply the internal pixel clock during SPI-16 input mode, otherwise this pin is assumed to be inactive. |
| [9:8]   | RW   | 00      | Reserved    | This bit should only be written with a logical 0.                                                                                                                                                               |
| [7:6]   | RW   | 00      | PLTP23      | Planar mode trigger point for FIFO2 and FIFO3.  00 = 4 DWORDs  01 = 8 DWORDs  10 = 16 DWORDs  11 = 32 DWORDs                                                                                                    |
| [5:4]   | RW   | 00      | PLTP1       | Planar mode trigger point for FIFO1.  00 = 4 DWORDs  01 = 8 DWORDs  10 = 16 DWORDs  11 = 32 DWORDs                                                                                                              |
| [3:2]   | RW   | 00      | PKTP        | Packed mode FIFO Trigger Point. The number of DWORDs in the FIFOs in total before the DMA controller begins to burst data onto the PCI bus.  00 = 4 DWORDs 01 = 8 DWORDs 10 = 16 DWORDs 11 = 32 DWORDs          |
| [1]     | RW   | 0       | RISC_ENABLE | A value of 1 enables the DMA controller to process pixel dataflow instructions beginning at the RISC program start address.                                                                                     |
| [0]     | RW   | 0       | FIFO_ENABLE | A value of 1 enables the data FIFO, while 0 flushes or resets it.                                                                                                                                               |



### I<sup>2</sup>C Data/Control Register

### **Memory Mapped Location 0x110**

| Bits    | Туре | Default | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|---------|------|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [31:24] | RW   |         | I2CDB0    | First byte sent in an $I^2C$ transaction. Typically this will be the base or chip 7-bit address and the $R/\overline{W}$ bit.                                                                                                                                                                                                                                                                                                                    |  |
| [23:16] | RW   |         | I2CDB1    | Second byte sent in an I <sup>2</sup> C write transaction, usually a sub-address.                                                                                                                                                                                                                                                                                                                                                                |  |
| [15:8]  | RW   |         | I2CDB2    | Third byte sent in an I <sup>2</sup> C write transaction, usually the data byte. After a read transaction, this byte register will contain the data read from the slave.                                                                                                                                                                                                                                                                         |  |
| [7]     | RW   | 0       | I2CMODE   | I <sup>2</sup> C mode.  0 = Software mode  1 = Hardware mode                                                                                                                                                                                                                                                                                                                                                                                     |  |
| [6]     | RW   | 0       | I2CRATE   | I <sup>2</sup> C timing frequency.  0 = 99.2 kHz mode  1 = 396.8 kHz mode                                                                                                                                                                                                                                                                                                                                                                        |  |
| [5]     | RW   | 0       | I2CNOSTOP | I <sup>2</sup> C stop mode.  0 = Transmit stop at end of transaction  1 = Do not transmit stop at end of transaction. Hold SCL low.                                                                                                                                                                                                                                                                                                              |  |
| [4]     | RW   | 0       | I2CNOS1B  | I <sup>2</sup> C start mode.  0 = Transmit START or repeated START transaction. The R/W status from bit 24 is saved for any future one byte transactions.  1 = Enable one byte read or write without START.                                                                                                                                                                                                                                      |  |
| [3]     | RW   | 0       | I2CSYNC   | I <sup>2</sup> C synchronization.  0 = Disallows the slave to insert wait states  1 = Allows the slave to insert bit-level clock wait states                                                                                                                                                                                                                                                                                                     |  |
| [2]     | RW   | 0       | I2CW3BRA  | Number of bytes sent and master/slave acknowledge. This bit has no meaning when I2CNOS1B (bit 4) is high during a write transaction.  0 = Write transaction of 2 bytes I2CDB(0-1). During a 1 byte read transaction (I2CNOS1B is high), master sends a NACK to end the reads from the slave.  1 = Write transaction of 3 bytes I2CDB(0-2). During a 1 byte read transaction (I2CNOS1B is high), master sends an ACK after reading the data byte. |  |
| [1]     | RW   | 1       | I2CSCL    | A value of 1 releases the SCL output, and a 0 forces the SCL output low. This bit must be set to a 1 during hardware mode. This override is for direct software control of the bus. Reading this bit provides access to the buffered SCL input pin.                                                                                                                                                                                              |  |
| [0]     | RW   | 1       | I2CSDA    | A value of 1 releases the SDA output, and a 0 forces the SDA output low. This bit must be set to a 1 during hardware mode. This override is for direct software control of the bus. Reading this bit provides access to the buffered SDA input pin.                                                                                                                                                                                              |  |



### **RISC Program Start Address Register**

Memory Mapped Location 0x114 - (RISC\_STRT\_ADD)

| Bits   | Туре | Default    | Name     | Description                                                                                                                                                                                                                                                                                                                                        |
|--------|------|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:0] | RW   | 0x00000000 | RISC_IPC | Base address for the RISC program. Standard 32-bit memory space byte address, although the software must DWORD-align by setting the lowest two bits to 00. The DMA controller begins executing instructions at this address when RISC_ENABLE is set; i.e., the RISC program counter is loaded with this pointer at the rising edge of RISC_ENABLE. |

### **GPIO Output Enable Control Register**

Memory Mapped Location 0x118 - (GPIO\_OUT\_EN)

| Bits   | Туре | Default  | Name | Description                                                                                         |
|--------|------|----------|------|-----------------------------------------------------------------------------------------------------|
| [23:0] | RW   | 0x000000 | GPOE | Writes to this register provide data to the output buffer enables. A value of 1 enables the driver. |

### **RISC Program Counter Register**

**Memory Mapped Location 0x120 - (RISC\_COUNT)** 

| Bits   | Туре | Default | Name    | Description                                                                                                                                           |
|--------|------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:0] | RO   |         | RISC_PC | The current value of the RISC program counter. This may be slightly ahead of the current instruction due to pre-fetching instructions into the queue. |

### **GPIO Data I/O Register**

Memory Mapped Location 0x200-0x2FF - (GPIO\_DATA)

| Bits   | Туре | Default | Name   | Description                                                                                                                                                                                        |
|--------|------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [23:0] | RW   |         | GPDATA | Writes to this register provide data to the output buffers. Read data is from the input buffer. Data from this register can only be read if output enables are set, and GPIOMODE is set to normal. |





The second address space that will be discussed is Function 1. As in the previous chapter, the configuration address space includes the pre-defined PCI configuration registers. The memory address space includes all the local registers used by Bt879 to control the remaining portions of the device. Both the PCI configuration address space and the memory address space start at memory location 0x00. The PCI-based system distinguishes the two address spaces based on the Initialization Device Select, PCI address, and command signals that are issued during the appropriate software commands.

### **PCI Configuration Space**

The PCI configuration space defines the registers used to interface between the host and the PCI local bus. Function 1 responds as a multimedia device. Each function has its own address space. AD[10:8] indicate which function the PCI bus is addressing. AD[10:8] = 001 specifies Function 1. The register definitions in this chapter apply only to Function 1.

The configuration space registers are described in the previous chapter. For a discussion on configuration cycle addressing, refer to Section 3.6.4.1 of the *PCI Local Bus Specification, Revision 2.1*.

The configuration space is accessible at all times even though it is not typically accessed during normal operation. These registers are normally accessed by the Power On Self Test (POST) code and by the device driver during initialization time. Software will, however, read the status register during normal operation when a PCI bus error occurs and is detected by Bt879.

The Configuration Space is accessed when the Initialization Device Select (IDSEL) pin is high, and AD[1:0] = 00; otherwise, the cycle is ignored. The configuration register addresses are each offset by 4, since AD[1:0] = 00.

Bt879 supports burst R/W cycles. Write operations to reserved, unimplemented, or read-only registers/bits complete normally with the data discarded. Read accesses to reserved or unimplemented registers/bits return a data value equal to 0.

Internal addressing of Bt879 registers occurs via AD[7:2] and the byte enable bits of the PCI bus. The 8-bit byte address for each of the following register locations is {AD[7:2], 00}.

CardBus CIS Pointer registers are not implemented in the Bt879. User-definable features, BIST, Cache Line Size, and Expansion ROM Base Address register are also not supported.

This section defines the organization of the registers within the 64 byte predefined header portion of the configuration space. Figure 48 shows the configuration space header. For details on the PCI bus, refer to the *PCI Local Bus Specification, Revision 2.1*.

Figure 48. Function 1 PCI Configuration Space Header

| 31       | 16            | 6 15          |                     | 0 AD[7:2 |
|----------|---------------|---------------|---------------------|----------|
|          | Device ID     | Vend          | lor ID              | 0x00     |
|          | Status        | Com           | mand                | 0x04     |
|          | Class Code    |               | Revision ID         | 0x08     |
| Reserved | Header Type 0 | Latency Timer | Reserved            | 0x0C     |
|          | Base Addre    | ss 0 Register |                     | 0x10     |
|          | Res           | erved         |                     | 0x14     |
|          |               |               |                     | 0x18     |
|          |               |               |                     | 0x1C     |
|          | Res           | erved         |                     | 0x20     |
|          |               |               |                     | 0x24     |
|          | Res           | erved         |                     | 0x28     |
| Sı       | bsystem ID    | Subsysten     | Subsystem Vendor ID |          |
|          | Res           | erved         |                     | 0x30     |
|          | Reserved      |               |                     | 0x34     |
|          | Reserved      |               |                     | 0x38     |
| Max_Lat  | Min_Gnt       | Interrupt Pin | Interrupt Line      | 0x3C     |
|          | Reserved      |               |                     | 0x40     |

The following types are used to specify how the Bt879 registers are implemented:

ROx: Read only with default value = x

RW: Read/Write. All bits initialized to 0 at  $\overline{RST}$ , unless otherwise stated.

RW\*: Same as RW, but data read may not be same as data written.

RR: Same as RW, but writing a 1 resets corresponding bit location, writing 0 has no effect.



## **PCI Configuration Registers**

#### **Vendor and Device ID Register**

PCI Configuration Header Location 0x00

| Bits    | Туре | Default             | Name                  | Description                                                 |
|---------|------|---------------------|-----------------------|-------------------------------------------------------------|
| [31:16] | RO   | 0x0878 or<br>0x0879 | Device ID             | Identifies the particular device or Part ID Code.           |
| [15:0]  | RO   | 0x109E              | Vendor ID (Brooktree) | Identifies manufacturer of device, assigned by the PCI SIG. |

### **Command and Status Register**

#### PCI Configuration Header Location 0x04

The Command[15:0] register provides control over ability to generate and respond to PCI cycles. When a 0 is written to this register, Bt879 is logically disconnected from the PCI bus except for configuration cycles. The unused bits in this register are set to a logical 0. The Status[31:16] register is used to record status information regarding PCI bus related events.

| Bits    | Туре | Default | Name                  | Description                                                                                                                                                                                                                       |
|---------|------|---------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31]    | RR   | 0       | Detected Parity Error | Set when a parity error is detected, in the address or data, regardless of the Parity Error Response control bit.                                                                                                                 |
| [30]    | RR   | 0       | Signaled System Error | Set when SERR is asserted.                                                                                                                                                                                                        |
| [29]    | RR   | 0       | Received Master Abort | Set when master transaction is terminated with Master Abort.                                                                                                                                                                      |
| [28]    | RR   | 0       | Received Target Abort | Set when master transaction is terminated with Target Abort.                                                                                                                                                                      |
| [27]    | RR   | 0       | Signaled Target Abort | Set when target terminates transaction with Target Abort. This occurs when detecting an address parity error.                                                                                                                     |
| [26:25] | RO   | 01      | Address Decode Time   | Responds with medium DEVSEL timing.                                                                                                                                                                                               |
| [24]    | RR   | 0       | Data Parity Reported  | A value of 1 indicates that the bus master asserted PERR during a read transaction or observed PERR asserted by target when writing data to target. The Parity Error Response bit in the command register must have been enabled. |
| [23]    | RO   | 1       | FB2B Capable          | Target capable of fast back-to-back transactions.                                                                                                                                                                                 |
| [8]     | RW   | 0       | SERR enable           | A value of 1 enables the SERR driver.                                                                                                                                                                                             |
| [6]     | RW   | 0       | Parity Error Response | A value of 1 enables parity error reporting.                                                                                                                                                                                      |
| [2]     | RW   | 0       | Bus Master            | A value of 1 enables Bt879 to act as a bus initiator.                                                                                                                                                                             |
| [1]     | RW   | 0       | Memory Space          | A value of 1 enables response to memory space accesses (target decode to memory mapped registers).                                                                                                                                |

### **Revision ID and Class Code Register**

### PCI Configuration Header Location 0x08

| Bit   | s Туре | Default  | Name        | Description                                   |
|-------|--------|----------|-------------|-----------------------------------------------|
| [31:8 | ] RO   | 0x048000 | Class Code  | Bt879 is a multimedia other device.           |
| [7:0] | RO     |          | Revision ID | This register identifies the device revision. |

### **Header Type Register**

#### PCI Configuration Header Location 0x0C

| Bits    | Туре | Default | Name        | Description                |
|---------|------|---------|-------------|----------------------------|
| [23:16] | RO   | 0x80    | Header type | Multi-function PCI device. |

### **Latency Timer Register**

#### PCI Configuration Header Location 0x0C

| Bits   | Туре | Default | Name          | Description                                                                                                                                                                                          |
|--------|------|---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15:8] | RW   | 0x00    | Latency Timer | The number of PCI bus clocks for the latency timer used by the bus master. Once the latency expires, the master must initiate transaction termination as soon as $\overline{\text{GNT}}$ is removed. |

### **Base Address 0 Register**

#### PCI Configuration Header Location 0x10

| Bits    | Туре | Default                    | Name                       | Description                                                                                                          |
|---------|------|----------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------|
| [31:12] | RW   | Assigned by CPU at boot-up | Relocatable memory pointer | Determine the location of the registers in the 32-bit addressable memory space.                                      |
| [11:0]  | RO   | 0x008                      | Memory usage specification | Reserve 4 kB of memory-mapped address space for local registers. Address space is prefetchable without side effects. |



### Subsystem ID and Subsystem Vendor ID Register

### PCI Configuration Header Location 0x20

| Bits    | Туре | Default | Name                   | Description                                                                |
|---------|------|---------|------------------------|----------------------------------------------------------------------------|
| [31:16] | RO   | 0x0000  | Subsystem ID           | Vendor specific.                                                           |
| [15:0]  | RO   | 0x0000  | Subsystem<br>Vendor ID | Identify the vendor of the add-on board or subsystem, assigned by PCI SIG. |

### Interrupt Line, Interrupt Pin, Min\_Gnt, Max\_Lat Register

#### PCI Configuration Header Location 0x3C

| Bits    | Туре | Default | Name           | Description                                                                                                                                                                                                                                                                                                                                                                      |
|---------|------|---------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | RO   | 0xFF    | Max_Lat        | Require bus access every 64 $\mu$ s, at a minimum, in units of 250 ns. Affects the desired settings for the latency timer value. This register is set to the max value even though the audio can tolerate up to 287 $\mu$ s bus access latency (a 0 setting would indicate no latency requirements).                                                                             |
| [23:16] | RO   | 0x04    | Min_Gnt        | Desire a minimum grant burst period of 1 $\mu$ s to empty data FIFO, in units of 250 ns. Affects the desired settings for the latency timer value. Set for 32 DWORDs, 33 MHz, with 0 wait states.                                                                                                                                                                                |
| [15:8]  | RO   | 0x01    | Interrupt Pin  | Bt879 interrupt pin is connected to $\overline{\text{INTA}}$ , the only one usable by a single function device.                                                                                                                                                                                                                                                                  |
| [7:0]   | RW   |         | Interrupt Line | The Interrupt Line register communicates interrupt line routing information between the POST code and the device driver. The POST code initializes this register with a value specifying to which input (IRQ) of the system interrupt controller the Bt879 interrupt pin is connected. Device drivers can use this value to determine interrupt priority and vector information. |

### **Local Registers**

Bt879's local registers reside in the 4 kB memory addressed space that is reserved for each function. All of the registers correspond to DWORDs or a subset thereof. The local registers may be written to or read through the PCI bus at any time. Internal addressing of the Bt879 local registers occurs via AD[11:2] and the byte enable bits of the PCI bus. The local memory-mapped register address locations are specified as 12-bit offsets to the value loaded into the function's memory base address register. The 8-bit byte address for each of the following register locations is {AD[11:2], 0x00}. Any register may be written or read by any combination of the byte enables.

#### **Interrupt Status Register**

### Memory Mapped Location 0x100 - (INT\_STAT)

This register provides status of pending interrupt conditions. To clear the interrupts, read this register, then write the same data back. A 1 in the write data clears the particular register bit. The interrupt /status bits can be polled at any time.

| Bits    | Туре | Default | Name    | Description                                                                                                                                                                                                    |
|---------|------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:28] | RO   |         | RISCS   | Set when RISC status set bits are set in the RISC instruction. Reset when RISC status reset bits are set. Status only, no interrupt.                                                                           |
| [27]    | RO   |         | RISC_EN | A value of 0 indicates the DMA controller is currently disabled. Status only, no interrupt.                                                                                                                    |
| [26]    | RO   |         |         | Reserved                                                                                                                                                                                                       |
| [25]    | RO   |         |         | Reserved                                                                                                                                                                                                       |
| [24]    | RO   |         |         | Reserved                                                                                                                                                                                                       |
| [23:20] | RO   | 0000    |         | Reserved                                                                                                                                                                                                       |
| [19]    | RR   | 0       | SCERR   | Set when the DMA EOL sync counter overflows. This is a severe error which requires the software to restart the field capture process. Also set when SYNC codes do not match in the data/instruction streams.   |
| [18]    | RR   | 0       | OCERR   | Set when the DMA controller detects a reserved/unused opcode in the instruction sequence, or reserved/unused sync status in a SYNC instruction. In general, this includes any detected RISC instruction error. |
| [17]    | RR   | 0       | PABORT  | Set whenever the initiator receives a MASTER or TARGET ABORT.                                                                                                                                                  |
| [16]    | RR   | 0       | RIPERR  | Set when a data parity error is detected (Parity Error Response must be set) while the initiator is reading RISC instructions.  RISC_ENABLE is reset by the target to stop the DMA immediately.                |



| Bits  | Туре | Default | Name  | Description                                                                                                                                                                                                                                                    |
|-------|------|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15]  | RR   | 0       | PPERR | Set when a parity error is detected on the PCI bus for any of the transactions, R/W, address/data phases, initiator/target, issued/sampled PERR regardless of the Parity Error Response bit. All parity errors are serious except for data written to display. |
| [14]  | RR   | 0       | FDSR  | FIFO Data Stream Resynchronization occurred. The number of pixels, lines, or modes passing through FIFO does not match RISC program expectations.                                                                                                              |
| [13]  | RR   | 0       | FTRGT | Set when a pixel data FIFO overrun condition results in the master, terminating the transaction due to excessive target latency.                                                                                                                               |
| [12]  | RR   | 0       | FBUS  | Set when a pixel data FIFO overrun condition is being handled by dropping as many DWORDs as needed, indicating bus access latencies are long.                                                                                                                  |
| [11]  | RR   | 0       | RISCI | Set when the IRQ bit in the RISC instruction is set.                                                                                                                                                                                                           |
| [10]  | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |
| [9]   | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |
| [8]   | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |
| [7:6] | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |
| [5]   | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |
| [4]   | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |
| [3]   | RR   | 0       | OFLOW | Set when an overflow is detected in audio A/D nominal range.                                                                                                                                                                                                   |
| [2]   | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |
| [1]   | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |
| [0]   | RO   | 0       |       | Reserved                                                                                                                                                                                                                                                       |



### **Interrupt Mask Register**

### Memory Mapped Location 0x104 – (INT\_MASK)

| Bits   | Туре | Default  | Name     | Description                                                                                                                                                                                                                                                                                                                   |
|--------|------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [23:0] | RW   | 0x000000 | INT_MASK | A value of 1 enables the interrupt bit. The bits correspond to the same bits in the Interrupt Status register. Unmasking a bit may generate an interrupt immediately due to a previously pending condition. The PCI INTA is level sensitive. It remains asserted until the device driver clears or masks the pending request. |

### **Audio Control Register**

Memory Mapped Location 0x10C - (GPIO\_DMA\_CTL)

| Bits    | Туре | Default | Name    | Description                                                                                                                                                                                                                                                                                                     |
|---------|------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:28] | RW   | 0000    | A_GAIN  | Audio input gain control offering 16 discrete linear steps from 0.5 to 3.0. See Table 13 on page 69.                                                                                                                                                                                                            |
| [27]    | RW   | 0       | A_G2X   | Audio gain boost.  0 = normal gain setting as specified in A_GAIN (0.5 V <sub>rms</sub> standard input)  1 = adds +6 dB input signal boost from pre-amp                                                                                                                                                         |
| [26]    | RW   | 0       | A_PWRDN | Analog audio power-down.  0 = no power-down  1 = power-down the analog audio section                                                                                                                                                                                                                            |
| [25:24] | RW   | 00      | A_SEL   | Audio select.  00 = STV (tv tuner audio input)  01 = SFM (FM audio input)  10 = SML (mic/line audio input)  11 = SMXC                                                                                                                                                                                           |
| [23]    | RW   | 0       | DA_SCE  | Specify which edge of ASCLK to sample for ADATA bits  0 = rising edge  1 = falling edge                                                                                                                                                                                                                         |
| [22]    | RW   | 0       | DA_LRI  | This bit has two uses. The rising edge of ALRCK identifies either right or left sample in digital audio mode. (The falling edge identifies the opposite sample.)  0 = left sample 1 = right sample In data packet mode, indicates the edge of ALRCK to use as the frame sync.  0 = rising edge 1 = falling edge |
| [21]    | RW   | 0       | DA_MLB  | Select most significant or LSB format for ADATA  0 = MSB first for I <sup>2</sup> S format  1 = LSB first for Sony format                                                                                                                                                                                       |



| Bits    | Туре | Default | Name        | Description                                                                                                                                                                                                              |
|---------|------|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [20:16] | RW   | 00000   | DA_LRD      | Specify how many ASCLK clocks to delay from the rising edge of ALRCK before sampling the internal parallel audio data.                                                                                                   |
| [15]    | RW   | 0       | DA_DPM      | Specify mode of 3-wire digital audio input interface.  0 = digital audio mode  1 = data packet frame synchronized mode                                                                                                   |
| [14]    | RW   | 0       | DA_SBR      | Specify number of bits that the digital audio decimation filter will transfer out of the final stage.  0 = 16 bit samples 1 = rounded 8 bit samples                                                                      |
| [13]    | RW   | 0       | DA_ES2      | Enable Digital Decimation Filter (DDF).  0 = disable DDF  1 = enable DDF stage 2 and associated decimation factor of 2                                                                                                   |
| [12]    | RW   | 0       | DA_LMT      | Enables detection of audio data 0x8000 (0x80) and replacement with 0x8001 (0x81). Mode determined by bit 14, DA_SBR.  0 = disable 1 = enable                                                                             |
| [11:8]  | RW   | 0000    | DA_SDR      | Specify the DDF first stage and decimation rate. Range: 4 to 15                                                                                                                                                          |
| [7:6]   | RW   | 00      | DA_IOM      | Specify audio digital audio I/O mode.  00 = DA_IOM_AFE (audio A/D)  01 = DA_IOM_DA (digital audio in)  10 = Reserved  11 = Reserved                                                                                      |
| [5]     | RW   | 0       | DA_APP      | Override DA_IOM (bits 7:6) and use GPIO[23:8] for input to the audio DMA channel.  0 = disable override  1 = enable override                                                                                             |
| [4]     | RW   | 0       | ACAP_EN     | Enable audio capture into the audio FIFO.  0 = disable  1 = enable                                                                                                                                                       |
| [3:2]   | RW   | 00      | PKTP        | Packed mode FIFO trigger point, specify number of DWORDs in the FIFO before the DMA controller begins to burst data onto the PCI bus.  00 = PKTP_4 4 DWORDs  01 = PKTP_8 8 DWORDs  10 = PKTP_16 16 DWORDs  11 = Reserved |
| [1]     | RW   | 0       | RISC_ENABLE | Enable the audio DMA controller to process audio sample dataflow instructions beginning at the RISC program start address.  0 = disable 1 = enable                                                                       |
| [0]     | RW   | 0       | FIFO_ENABLE | Enable the audio data FIFO.  0 = flush/reset audio data FIFO  1 = enable audio data FIFO                                                                                                                                 |

### **Audio Packet Lengths Register**

### **Memory Mapped Location 0x110**

| Bits    | Туре | Default | Name    | Description                                             |
|---------|------|---------|---------|---------------------------------------------------------|
| [23:16] | RW   | 0x00    | AFP_LEN | Number of audio lines in an audio field: max value 255. |
| [15:10] |      |         |         | Reserved                                                |
| [11:0]  | RW   | 0x000   | ALP_LEN | Number of bytes in an audio line: max value 4095.       |

### **RISC Program Start Address Register**

Memory Mapped Location 0x114 - (RISC\_STRT\_ADD)

| Bits   | Туре | Default    | Name     | Description                                                                                                                                                                                                                                                                                                                                              |
|--------|------|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:0] | RW   | 0x00000000 | RISC_IPC | Base address for the RISC program. Standard 32-bit memory space byte address, although the software must DWORD-align by setting the lowest two bits to 00. The DMA controller begins executing pixel instructions at this address when RISC_ENABLE is set; i.e., the RISC program counter is loaded with this pointer at the rising edge of RISC_ENABLE. |

### **RISC Program Counter Register**

Memory Mapped Location 0x120 - (RISC\_COUNT)

|    | Bits  | Туре | Default | Name    | Description                                                                                                                                           |
|----|-------|------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3 | 31:0] | RO   |         | RISC_PC | The current value of the RISC program counter. This may be slightly ahead of the current instruction due to pre-fetching instructions into the queue. |



PCI Configuration Header Location 0x20 specifies the subsystem vendor ID and the subsystem ID. If an external EEPROM is present, the subsystem vendor ID and subsystem ID are uploaded. If an external EEPROM is not present, the 32 bits of the header register default to 0x0000, and the register can be programmed using BIOS.

This chapter defines the subsystem vendor ID configuration with and without an EEPROM present. For more details on the Function 1 definition, refer to "PCI Configuration Space" on page 99. The Function 0 subsystem vendor ID registers are defined starting on page 103, and the Function 1 subsystem vendor ID registers are defined starting on page 141.

### I<sup>2</sup>C Serial EEPROM Interface

The external EEPROM must reside on the  $I^2C$  bus (SDA,SCL). This interface supports ICs equivalent to the 24C02 or 24C02A 2 k bit 5 V CMOS Serial EEPROM. The 7-bit slave device address is 1010000. The EEPROM can be read anytime using the  $I^2C$  hardware or software modes. The read transaction sequence would be: START, 0xA0, 8-bit byte address, START, 0xA1, 8-bit read data, followed by (master NACK &) STOP. Thus, a normal 2-byte write transaction without STOP followed by a 2-byte read transaction will allow random access to a data byte.

#### EEPROM Upload at PCI Reset

The 32-bit subsystem IDs are read from the EEPROM by taking control of the I<sup>2</sup>C circuit just after PCI reset and performing a 4-byte sequential read access transaction in the 100 KHz mode, starting at address 0xFC. The full sequence is shown in Table 19.

Table 19. EEPROM Upload Sequence (1 of 2)

| Command | Description                                          |
|---------|------------------------------------------------------|
| START   |                                                      |
| 0xA0    | Write control byte with slave chip address           |
| ACK     | Acknowledge from slave                               |
| 0xFC    | Data byte address, points to subsystem id bits[15:8] |
| ACK     | Acknowledge from slave                               |
| START   | Repeated start                                       |
| 0xA1    | Read control byte with slave chip address            |



Table 19. EEPROM Upload Sequence (2 of 2)

| Command | Description                                                    |  |  |  |  |  |
|---------|----------------------------------------------------------------|--|--|--|--|--|
| ACK     | Acknowledge from slave                                         |  |  |  |  |  |
| 0x      | Subsystem ID [15:8] @ 0xFC                                     |  |  |  |  |  |
| ACK     | Acknowledge by master, to continue read at data byte address++ |  |  |  |  |  |
| 0x      | Subsystem ID [7:0] @ 0xFD                                      |  |  |  |  |  |
| ACK     | Acknowledge by master, to continue read at data byte address++ |  |  |  |  |  |
| 0x      | Subsystem Vendor ID [15:8] @ 0xFE                              |  |  |  |  |  |
| ACK     | Acknowledge by master, to continue read at data byte address++ |  |  |  |  |  |
| 0x      | Subsystem Vendor ID [7:0] @ 0xFF                               |  |  |  |  |  |
| NACK    | Negative acknowledge by master, to stop the read access        |  |  |  |  |  |
| STOP    |                                                                |  |  |  |  |  |

If at any time the slave device issues a NACK (because the device is not present), the sequence is aborted and the subsystem vendor IDs read 0x00000000. Normally it takes approximately  $660~\mu s$  to read this DWORD into the PCI configuration register. If this register is accessed before it is updated, the PCI target will issue a retry.

# Programming and Write-Protect

The EEPROM can be programmed before soldering onto the PCB, or it may be programmed through the Bt879 using the I<sup>2</sup>C hardware or software modes. The write transaction sequence would be: START, 0xA0, 8-bit byte address, 8-bit write data, followed by STOP. This 3-byte transaction then initiates a programming cycle internal to the EEPROM. The programming write completion status can be monitored by initiating another write transaction and checking the ACK status. If a transaction is aborted with a slave NACK, typically the EEPROM device is still busy with the internally timed programming cycle.

The upper half of a 24C02(A) device can be write-protected by adding a pull-up resistor to the EEPROM WP pin. Pull the pin to GND during programming. Using the 24C01 is not recommended because it does not offer this write-protect options.

### **Register Load from BIOS**

The subsystem ID register is read-only. However, the register can be written by enabling SVIDS\_EN (see "Device Control Register" on page 104). Disable SVIDS\_EN after the write. This value needs to be programmed before OS boots and has access during configuration. This must occur via support from the BIOS versus the IC driver. If this feature can be supported by software, then the external EEPROM is not required.



## **DC Electrical Parameters**

DC electrical parameters are specified in Tables 20 through 22.

Table 20. Recommended Operating Conditions

| Parameter                                                     | Symbol                            | Min  | Тур  | Max  | Units            |
|---------------------------------------------------------------|-----------------------------------|------|------|------|------------------|
| Power Supply — Analog                                         | V <sub>AA</sub> , V <sub>BB</sub> | 4.75 | 5.00 | 5.25 | V                |
| Power Supply — Digital                                        | V <sub>DD</sub>                   | 4.75 | 5.00 | 5.25 | V                |
| Maximum $\Delta  V_{DD} - V_{AA} $                            |                                   |      |      | 0.5  | V                |
| MUX0, MUX1, MUX2, and MUX3 Input Range (ac coupling required) |                                   | 0.5  | 1.00 | 2.00 | V                |
| CIN Amplitude Range (ac coupling required)                    |                                   | 0.5  | 1.00 | 2.00 | V                |
| STV, SFM, SML Input Range (ac coupling required)              |                                   |      | 0.5  | 1.00 | V <sub>RMS</sub> |
| Ambient Operating Temperature                                 | T <sub>A</sub>                    | 0    |      | +70  | °C               |



Table 21. Absolute Maximum Ratings

| Parameter                                | Symbol                            | Min        | Max                   | Units |
|------------------------------------------|-----------------------------------|------------|-----------------------|-------|
| V <sub>AA</sub> (measured to AGND)       | V <sub>AA</sub> , V <sub>BB</sub> |            | 7.00                  | V     |
| V <sub>DD</sub> (measured to GND)        | V <sub>DD</sub>                   |            | 7.00                  | V     |
| Voltage on any signal pin <sup>(1)</sup> |                                   | DGND - 0.5 | V <sub>DD</sub> + 0.5 | V     |
| Analog Input Voltage                     |                                   | AGND - 0.5 | V <sub>AA</sub> + 0.5 | V     |
| Ambient Operating Temperature            | T <sub>A</sub>                    | 0          | +70                   | °C    |
| Storage Temperature                      | T <sub>S</sub>                    | -65        | +150                  | °C    |
| Junction Temperature                     | T <sub>J</sub>                    |            | +125                  | °C    |
| Vapor Phase Soldering (15 Seconds)       | T <sub>VSOL</sub>                 |            | +220                  | °C    |

- Notes: (1). Stresses above those listed may cause permanent damage to the device. This is a stress rating only, and functional operation at these or any other conditions above those listed in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
  - 2. This device employs high-impedance CMOS devices on all signal pins. It must be handled as an ESD-sensitive device. Voltage on any signal pin that exceeds the power supply voltage by more than +0.5 V or drops below ground by more than +0.5 V can induce destructive latchup.



Table 22. DC Characteristics

| Parameter                                                    | Symbol           | Min     | Тур | Max                   | Units |
|--------------------------------------------------------------|------------------|---------|-----|-----------------------|-------|
| Digital Inputs                                               |                  |         |     |                       |       |
| PCI Inputs                                                   |                  |         |     |                       |       |
| Input High Voltage (TTL)                                     | V <sub>IH</sub>  | 2.0     |     | V <sub>DD</sub> + 0.5 | V     |
| Input Low Voltage (TTL)                                      | V <sub>IL</sub>  | -0.5    |     | 0.8                   | V     |
| GPIO Input                                                   |                  |         |     |                       |       |
| Input High Voltage                                           | V <sub>IH</sub>  | 2.0     |     | V <sub>DD</sub> + 0.5 | V     |
| Input Low Voltage                                            | V <sub>IL</sub>  | -0.5    |     | 0.8                   | V     |
| I <sup>2</sup> C Input                                       |                  |         |     |                       |       |
| Input High Voltage                                           | V <sub>IH</sub>  | 0.7 VDD |     | V <sub>DD</sub> + 0.5 | V     |
| Input Low Voltage                                            | V <sub>IL</sub>  | -0.5    |     | 0.3 VDD               | V     |
| Hysteresis                                                   | V <sub>hys</sub> | 0.2     |     |                       | V     |
| Input High Current (V <sub>In</sub> = .9V <sub>DDMAX</sub> ) | I <sub>IH</sub>  |         |     | 10                    | μΑ    |
| Input Low Current (V <sub>IN</sub> = 0.4V)                   | I <sub>IL</sub>  |         |     | -10                   | μА    |
| Input High Voltage (XTI)                                     | V <sub>IH</sub>  | 3.5     |     | V <sub>DD</sub> + 0.5 | V     |
| Input Low Voltage (XTI)                                      | V <sub>IL</sub>  | -0.5    |     | 1.5                   | V     |
| Input High Current (V <sub>IN</sub> =2.7 V                   | I <sub>IH</sub>  |         |     | 70                    | μΑ    |
| Input Low Current (V <sub>IN</sub> =0.5 V)                   | I <sub>IL</sub>  |         |     | -70                   | μΑ    |
| Input Capacitance (f=1 MHz, V <sub>IN</sub> =2.4 V)          | C <sub>IN</sub>  |         | 5   |                       | pF    |
| Digital Outputs                                              |                  |         |     |                       |       |
| PCI Outputs                                                  |                  |         |     |                       |       |
| Output High Voltage (I <sub>OH</sub> = −2 mA)                | V <sub>OH</sub>  | 2.4     |     | V <sub>DD</sub>       | V     |
| Output Low Voltage (I <sub>OL</sub> = 6 mA)                  | V <sub>OL</sub>  |         |     | 0.55                  | V     |
| GPIO                                                         |                  |         |     |                       |       |
| Output High Voltage (I <sub>OH</sub> = −1.2 mA)              | V <sub>OH</sub>  | 2.4     |     | V <sub>DD</sub>       | V     |
| Output Low Voltage (I <sub>OL</sub> = 8 mA)                  | V <sub>OL</sub>  |         |     | 0.4                   | V     |
| 3-State Current                                              | I <sub>OZ</sub>  |         |     | 10                    | μΑ    |
| Output Capacitance                                           | Co               |         | 5   |                       | pF    |
| I <sup>2</sup> C Output                                      |                  |         |     |                       |       |
| Output Low Voltage (I <sub>OL</sub> = 3 mA)                  | V <sub>OL</sub>  |         |     | 0.4                   | V     |
| Analog Pin Input Capacitance                                 | C <sub>A</sub>   |         | 5   |                       | pF    |



### **AC Electrical Parameters**

AC electrical parameters are specified in Tables 23 through 25. Timing diagrams for clock, GPIO, and JTAG are provided in Figures 49 through 51, respectively.

**Table 23. Clock Timing Parameters** 

| Parameter                                            | Symbol         | Min      | Тур      | Max      | Units    |
|------------------------------------------------------|----------------|----------|----------|----------|----------|
| 8*NTSC F <sub>SC</sub> Rate (50 PPM source required) | F <sub>S</sub> | 28.63493 | 28.63636 | 28.63779 | MHz      |
| XTI Input: Cycle Time High Time                      | 1 2            | 14       | 34.92    |          | ns<br>ns |
| Low Time                                             | 3              | 14       |          |          | ns       |

Figure 49. Clock Timing Diagram



Table 24. GPIO SPI Mode Timing Parameters

| Parameter                                                                                                                                | Symbol          | Min               | Тур      | Max      | Units          |
|------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|----------|----------|----------------|
| NTSC: 4 <sub>*</sub> F <sub>SC</sub> Rate                                                                                                | F <sub>S1</sub> | 14.31746          | 14.31818 | 14.31889 | MHz            |
| PAL: 4*F <sub>SC</sub> Rate                                                                                                              | F <sub>S1</sub> | 17.73358          | 17.73447 | 17.73535 | MHz            |
| GPCLK Duty Cycle GPCLK (falling edge) to Data Delay Data/Control Setup to GPCLK (falling edge) Data/Control Hold to GPCLK (falling edge) | 4<br>5<br>6     | 45<br>0<br>5<br>5 |          | 55<br>15 | % ns ns ns     |
| GPCLK Input: Cycle Time Low Time High Time                                                                                               | 7<br>8<br>9     | 56<br>22<br>22    |          | 10,000   | ns<br>ns<br>ns |



Figure 50. GPIO Timing Diagram



**Table 25. Power Supply Current Parameters** 

| Parameter                                                                                                                                                                                                                                                                                                                                                            | Symbol | Min | Тур        | Max        | Units                |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------------|------------|----------------------|--|
| $ \begin{array}{c} \text{Supply Current} \\ V_{AA} = V_{DD} = 5.0 \text{V, } F_{S2} = 28.64 \text{ MHz, } T = 25^{\circ}\text{C} \\ V_{AA} = V_{DD} = 5.25 \text{V, } F_{S2} = 35.47 \text{ MHz, } T = 70^{\circ}\text{C} \\ V_{AA} = V_{DD} = 5.25 \text{V, } F_{S2} = 35.47 \text{ MHz, } T = 0^{\circ}\text{C} \\ \text{Supply Current, Power Down} \end{array} $ |        |     | tbd<br>tbd | tbd<br>tbd | mA<br>mA<br>mA<br>mA |  |
| Note: The power supply current parameters are undergoing testing and will be provided at a later date.                                                                                                                                                                                                                                                               |        |     |            |            |                      |  |

**Table 26. JTAG Timing Parameters** 

| Parameter                       | Symbol | Min | Тур | Max | Units |
|---------------------------------|--------|-----|-----|-----|-------|
| TMS, TDI Setup Time             | 10     |     | 10  |     | ns    |
| TMS, TDI Hold Time              | 11     |     | 10  |     | ns    |
| TCK Asserted to TDO Valid       | 12     |     | 41  |     | ns    |
| TCK Asserted to TDO Driven      | 13     |     | 11  |     | ns    |
| TCK Negated to TDO Three-stated | 14     |     | 115 |     | ns    |
| TCK Low Time                    | 15     | 25  |     |     | ns    |
| TCK High TIme                   | 16     | 25  |     |     | ns    |



Figure 51. JTAG Timing Diagram



**Table 27. Decoder Performance Parameters** 

| Parameter             | Symbol | Min        | Тур | Max | Units            |
|-----------------------|--------|------------|-----|-----|------------------|
| Horizontal Lock Range |        |            |     | ±7  | % of Line Length |
| Fsc, Lock-in Range    |        | ±800       |     |     | Hz               |
| Gain Range            |        | <b>-</b> 6 |     | 6   | dB               |

Note: Test conditions (unless otherwise specified): "Recommended Operating Conditions." TTL input values are 0–3 V, with input rise/fall times ≤3 ns, measured between the 10% and 90% points. Timing reference points at 50% for digital inputs and outputs. Pixel and control data loads ≤30 pF and ≥10 pF. GPCLK load ≤50 pF. See PCI specification revision 2.1 for PCI timing parameters.



## **Package Mechanical Drawing**

Figure 52 provides a mechanical drawing of the 128-pin PQFP package.

Figure 52. 128-pin PQFP Package Mechanical Drawing







# **BTSC MTS Spectrum**

Figure 53 illustrates the BTSC MTS spectrum: NTSC FM sound carrier is at 4.5 MHz and composite multiplex signal FM carrier peak deviation is at 73 KHz.

Figure 53. BTSC MTS Spectrum





### **FM Radio Spectrum**

Figure 54 illustrates the FM radio spectrum: composite multiplex signal FM carrier peak deviation is at 75 KHz.

Figure 54. FM Radio Spectrum







#### Because Communication Matters™

URL Address www.nb.rockwell.com

E-mail Address

literature@nb.rockwell.com

For more information:

International Information: Call 1-714-221-6996

Call 1-800-854-8099

Headquarters Rockwell Semiconductor Systems Inc. 4311 Jamboree Road, P.O. Box C Newport Beach, CA 92658-8902 Phone: (714) 221-4600 Fax: (714) 221-6375

European Headquarters Rockwell Semiconductor Systems S.A.R.L. Les Taissounieres B1 1680 Route des Dolines BP 283 06905 Sophia Antipolis Cedex France Phone: 00.33.4.93.00.33.35

Asia Pacific Headquarters 1, Kallang Sector, #07-04/06 Kolam Ayer Industrial Park Singapore, 1334 Phone: 011-65-841-3801 Fax: 011-65-841-3802

Fax: 00.33.4.93.00.33.03

**US Southwest** Phone: (714) 222-9119 Fax: (714) 222-0620

**US Los Angeles** Phone: (805) 376-0559 Fax: (805) 376-8180

US South Central Phone: (972) 479-9310 Fax: (972) 479-9317

**US Southeast** Phone: (770) 393-1830 Fax: (770) 395-1419

**US Florida/South America** Phone: (813) 538-8837 Fax: (813) 531-3031 US Northwest Phone: (408) 249-9696 Fax: (408) 249-6518

US North Central Phone: (630) 773-3454 Fax: (630) 773-3907

US Northeast Phone: (508) 692-7660 Fax: (508) 692-8185

**Europe Mediterranean** Phone: (39-2) 93179911 Fax: (39-2) 93179913

**Europe North** Phone: (44-1) 344 486444 Fax: (44-1) 344 486555 **Europe South** Phone: (33-1) 49 06 39 80 Fax: (33-1) 49 06 39 90

**Europe Central** Phone: (49-89) 829-1320 Fax: (49-89) 834-2734

**Australia** Phone: (61-2) 9869-4088 Direct Fax: (61-2) 9869-4077

Hong Kong Phone: (852) 2 827-0181 Fax: (852) 2 827-6488 Phone: (81-3) 5371 1551 Fax: (81-3) 5371 1501

Korea Phone: (82-2) 565-2880 Fax: (82-2) 565-1440

Fax: (82-2) 565-1440 Singapore

Singapore Phone: (65) 737-7355 Fax: (65) 737-9077

**Taiwan** Phone: (886-2) 720-0282 Fax: (886-2) 757-6760

L879\_A Printed in USA

