

433/868/915MHZ FSK/ASK/OOK TRANSCEIVER

**Typical Applications** 

- Wireless Meter Reading
- Keyless Entry Systems
- 433MHz/868MHz/915MHz ISM Band
- Wireless Data Transceiver
- Wireless Security Systems
- Battery-Powered Portable Devices

#### Product Description

The RF2915 is a monolithic integrated circuit intended for use as a low cost FM transceiver. The device is provided in 32-lead plastic TQFP packaging and is designed to be used with a PLL IC to provide a fully functional FM transceiver. The chip is intended for digital (ASK, FSK, OOK) applications in the North American 915MHz ISM band and European 433MHz/868MHz ISM band. The integrated VCO has a buffered output to feed the RF signal back to the PLL IC to form the frequency synthesizer. Internal decoding of the RX ENABL and TX ENABL lines allow for half-duplex operation as well as turning on the VCO to give the synthesizer time to settle and complete power down mode.



Functional Block Diagram



#### Package Style: LQFP-32\_5x5

#### Features

- Fully Monolithic Integrated Transceiver
- 2.4V to 5.0V Supply Voltage
- Narrowband and Wideband FSK
- 300MHz to 1000MHz Frequency Range
- 10dB Cascaded Noise Figure
- 10mW Output Power With Power Control

#### Ordering Information

RF2915433/868/915 MHz FSK/ASK/OOK TransceiverRF2915 PCBA-LFully Assembled Evaluation Board (433 MHZ)RF2915 PCBA-MFully Assembled Evaluation Board (868 MHZ)RF2915 PCBA-HFully Assembled Evaluation Board (915 MHz)

| RF Micro Devices, Inc.    | Tel (336) 664 1233  |
|---------------------------|---------------------|
| 7628 Thorndike Road       | Fax (336) 664 0454  |
| Greensboro, NC 27409, USA | http://www.rfmd.com |

#### **Absolute Maximum Ratings**

| Parameter                     | Ratings      | Unit            |
|-------------------------------|--------------|-----------------|
| Supply Voltage                | -0.5 to +5.5 | V <sub>DC</sub> |
| Control Voltages              | -0.5 to +5.0 | V <sub>DC</sub> |
| Input RF Level                | +10          | dBm             |
| Output Load VSWR              | 50:1         |                 |
| Operating Ambient Temperature | -40 to +85   | °C              |
| Storage Temperature           | -40 to +150  | °C              |



RF Micro Devices believes the furnished information is correct and accurate at the time of this printing. However, RF Micro Devices reserves the right to make changes to its products without notice. RF Micro Devices does not assume responsibility for the use of the described product(s).

| Parameter                  | Specification |                     |       | Unit   | Condition                                                                              |  |
|----------------------------|---------------|---------------------|-------|--------|----------------------------------------------------------------------------------------|--|
| Parameter                  | Min.          | Тур.                | Max.  | Unit   | Condition                                                                              |  |
| Overall                    |               |                     |       |        | T=25 °C, V <sub>CC</sub> =3.6V, Freq=915MHz                                            |  |
| RF Frequency Range         |               | 300 to 1000         |       | MHz    |                                                                                        |  |
| VCO and PLL Section        |               |                     |       |        |                                                                                        |  |
| VCO Frequency Range        |               | 300 to 1000         |       | MHz    |                                                                                        |  |
| VCO OUT Impedance          |               | 50                  |       | Ω      |                                                                                        |  |
| VCO OUT Level              |               | -20                 |       | dBm    | Freq=915MHz                                                                            |  |
| VCO/PLL Phase Noise        |               | -72                 |       | dBc/Hz | 10kHz offset, Loop BW=5kHz                                                             |  |
|                            |               | -98                 |       | dBc/Hz | 100kHz offset, Loop BW=5kHz                                                            |  |
| Transmit Section           |               |                     |       |        |                                                                                        |  |
| Max Modulation Frequency   | 2             |                     |       | MHz    |                                                                                        |  |
| Min Modulation Frequency   |               | by loop filter band | width | _      |                                                                                        |  |
| Maximum Power Level        | +7            | +8.5                |       | dBm    | Freq=433MHz                                                                            |  |
|                            | 0             | +3                  | 6     | dBm    | Freq=915MHz                                                                            |  |
| Power Control Range        | 12            |                     |       | dB     |                                                                                        |  |
| Power Control Sensitivity  |               | 10                  |       | dB/V   |                                                                                        |  |
| Max FM Deviation           | 200           |                     |       | kHz    | Instantaneous frequency deviation is                                                   |  |
|                            |               |                     |       |        | inversely proportional with the modulation voltage. Dependent upon external circuitry. |  |
| Antenna Port Impedance     |               | 50                  |       | Ω      | TX ENABL="1", RX ENABL="0"                                                             |  |
| Antenna Port VSWR          |               | 00                  | 1.5:1 |        | TX Mode                                                                                |  |
| Modulation Input Impedance | 4             |                     | 1.0.1 | kΩ     |                                                                                        |  |
| Harmonics                  |               | -38                 |       | dBc    | Freg=915MHz, with eval board filter                                                    |  |
| Spurious                   |               |                     |       | dBc    | Compliant to Part 15.249 and I-ETS 300 220                                             |  |
| Overall Receive Section    |               |                     |       |        |                                                                                        |  |
| Frequency Range            |               | 300 to 1000         |       | MHz    |                                                                                        |  |
| Cascaded Voltage Gain      |               | 35                  |       | dB     | Freq=433MHz                                                                            |  |
| ő                          |               | 23                  |       | dB     | Freq=915MHz                                                                            |  |
| Cascaded Noise Figure      |               | 10                  |       | dB     |                                                                                        |  |
| Cascaded Input IP3         |               | -31                 |       | dBm    | Freq=433MHz                                                                            |  |
| -                          |               | -26                 |       | dBm    | Freq=915MHz                                                                            |  |
| RX Sensitivity             | -95           | -99                 |       | dBm    | IF BW=180kHz, Freq=915MHz, S/N=8dB                                                     |  |
| LO Leakage                 |               | -55                 |       | dBm    | Freq=915MHz                                                                            |  |
| RSSI DC Output Range       |               | 0.5 to 2.5          |       | V      | $R_{LOAD} = 51 k\Omega$                                                                |  |
| RSSI Sensitivity           |               | 22.5                |       | mV/dB  |                                                                                        |  |
| RSSI Dynamic Range         | 70            | 80                  |       | dB     |                                                                                        |  |

| Deremeter               | Specification |                |                      | 1.1             | Canditian                                                                                                   |  |
|-------------------------|---------------|----------------|----------------------|-----------------|-------------------------------------------------------------------------------------------------------------|--|
| Parameter               | Min.          | Min. Typ.      |                      | Unit            | Condition                                                                                                   |  |
| LNA                     |               |                |                      |                 |                                                                                                             |  |
| Voltage Gain            |               | 23             |                      | dB              | 433MHz                                                                                                      |  |
| -                       |               | 16             |                      | dB              | 915MHz                                                                                                      |  |
| Noise Figure            |               | 4.8            |                      | dB              | 433MHz                                                                                                      |  |
|                         |               | 5.5            |                      | dB              | 915MHz                                                                                                      |  |
| Input IP <sub>3</sub>   |               | -27            |                      | dBm             | 433MHz                                                                                                      |  |
|                         |               | -20            |                      | dBm             | 915MHz                                                                                                      |  |
| Input P <sub>1dB</sub>  |               | -37            |                      | dBm             | 433MHz                                                                                                      |  |
|                         |               | -30            |                      | dBm             | 915MHz                                                                                                      |  |
| Antenna Port Impedance  |               | 50             |                      | Ω               | RX ENABL="1", TX ENABL="0"                                                                                  |  |
| Antenna Port VSWR       |               |                | 1.5:1                |                 | RX Mode                                                                                                     |  |
| Output Impedance        |               | Open Collector |                      | Ω               | 433MHz/915MHz                                                                                               |  |
| Mixer                   |               |                |                      |                 | Single-ended configuration                                                                                  |  |
| Conversion Voltage Gain |               | 8              |                      | dB              | 433MHz                                                                                                      |  |
| C C                     |               | 7              |                      | dB              | 915MHz                                                                                                      |  |
| Noise Figure (SSB)      |               | 10             |                      | dB              | 433MHz                                                                                                      |  |
| 2 . ,                   |               | 17             |                      | dB              | 915MHz                                                                                                      |  |
| Input IP <sub>3</sub>   |               | -21            |                      | dBm             | 433MHz                                                                                                      |  |
|                         |               | -17            |                      | dBm             | 915MHz                                                                                                      |  |
| Input P <sub>1dB</sub>  |               | -31            |                      | dBm             | 433MHz                                                                                                      |  |
|                         |               | -28            |                      | dBm             | 915MHz                                                                                                      |  |
| Maximum Output Voltage  |               | _              |                      | V <sub>PP</sub> | Balanced                                                                                                    |  |
| First IF Section        |               |                |                      |                 |                                                                                                             |  |
| IF Frequency Range      | 0.1           | 10.7           | 25                   | MHz             |                                                                                                             |  |
| Voltage Gain            |               | 34             |                      | dB              | IF=10.7MHz, Z <sub>L</sub> =330Ω                                                                            |  |
| Noise Figure            |               | 13             |                      | dB              |                                                                                                             |  |
| IF1 Input Impedance     |               | 330            |                      | Ω               |                                                                                                             |  |
| IF1 Output Impedance    |               | 330            |                      | Ω               |                                                                                                             |  |
| Second IF Section       |               |                |                      |                 |                                                                                                             |  |
| IF Frequency Range      | 0.1           | 10.7           | 25                   | MHz             |                                                                                                             |  |
| Voltage Gain            | ••••          | 60             |                      | dB              | IF=10.7MHz                                                                                                  |  |
| IF2 Input Impedance     |               | 330            |                      | Ω               |                                                                                                             |  |
| IF2 Output Impedance    |               | 1              |                      | kΩ              | At IF2 OUT pin                                                                                              |  |
| Demod Input Impedance   |               | 10             |                      | kΩ              |                                                                                                             |  |
| Data Output Impedance   |               | 1              |                      | MΩ              |                                                                                                             |  |
| Data Output Bandwidth   | 500           |                |                      | kHz             | 3 dB Bandwidth, Z <sub>LOAD</sub> =1MΩ    3pF                                                               |  |
| Data Output Level       | 0.3           |                | V <sub>CC</sub> -0.3 | V               | $Z_{LOAD}$ =1 M $\Omega$    3pF; Output voltage is proportional with the instantaneous frequency deviation. |  |

| Parameter                  | Specification |            | Unit | Condition |                                                           |  |
|----------------------------|---------------|------------|------|-----------|-----------------------------------------------------------|--|
| Faiametei                  | Min.          | Тур.       | Max. | Unit      | Condition                                                 |  |
| Power Down Control         |               |            |      |           |                                                           |  |
| Logical Controls "ON"      | 2.0           |            |      | V         | Voltage supplied to the input                             |  |
| Logical Controls "OFF"     |               |            | 1.0  | V         | Voltage supplied to the input                             |  |
| Control Input Impedance    | 25k           |            |      | Ω         |                                                           |  |
| Turn On Time               |               |            | 1    | ms        | Turn on/off times are dependent upon PLL loop parameters. |  |
| Turn Off Time              |               |            | 1    | ms        | Turn on/off times are dependent upon PLL loop parameters. |  |
| RX to TX and TX to RX Time |               |            | 100  | μs        |                                                           |  |
| Power Supply               |               |            |      |           |                                                           |  |
| Voltage                    |               | 3.6        |      | V         | Specifications                                            |  |
|                            |               | 2.7 to 5.0 |      | V         | Operating limits                                          |  |
|                            |               |            |      |           | Temperature range -40°C to +85°C                          |  |
|                            |               | 2.4        |      | V         | Operating limits                                          |  |
|                            |               |            |      |           | Temperature range +10°C to +40°C                          |  |
| Current Consumption        | 18            | 22         | 27.4 | mA        | TX Mode, LVLADJ=3.6V                                      |  |
|                            | 4.8           | 6.1        | 7.2  | mA        | TX Mode, LVLADJ=0V                                        |  |
|                            | 4.4           | 5.6        | 6.8  | mA        | RX Mode                                                   |  |
|                            |               |            | 1    | μA        | Power Down Mode                                           |  |
|                            |               | 3.6        |      | mA        | PLL Only Mode                                             |  |

| Pin | Function | Description                                                                                                                                                                                                                                                                                                                                                                        | Interface Schematic                                                          |  |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|
| 1   | TX ENABL | Enables the transmitter circuits. TX ENABL>2.0V powers up all trans-<br>mitter functions. TX ENABL<1.0V turns off all transmitter functions<br>except the PLL functions.                                                                                                                                                                                                           |                                                                              |  |
| 2   | ΤΧ ΟυΤ   | RF output pin for the transmitter electronics. TX OUT output impedance<br>is a low impedance when the transmitter is enabled. TX OUT is a high<br>impedance when the transmitter is disabled.                                                                                                                                                                                      |                                                                              |  |
| 3   | GND2     | Ground connection for the 40 dB IF limiting amplifier and Tx PA func-<br>tions. Keep traces physically short and connect immediately to ground<br>plane for best performance.                                                                                                                                                                                                      |                                                                              |  |
| 4   | RX IN    | RF input pin for the receiver electronics. RX IN input impedance is a low impedance when the transmitter is enabled. RX IN is a high impedance when the receiver is disabled.                                                                                                                                                                                                      |                                                                              |  |
| 5   | GND1     | Ground connection for RF receiver functions. Keep traces physically short and connect immediately to ground plane for best performance.                                                                                                                                                                                                                                            |                                                                              |  |
| 6   | LNA OUT  | Output pin for the receiver RF low noise amplifier. This pin is an open collector output and requires an external pull up coil to provide bias and tune the LNA output. A capacitor in series with this output can be used to match the LNA to $50\Omega$ impedance image filters.                                                                                                 |                                                                              |  |
| 7   | GND3     | Same as pin 3.                                                                                                                                                                                                                                                                                                                                                                     |                                                                              |  |
| 8   | MIX IN   | RF input to the RF Mixer. An LC matching network between LNA OUT<br>and MIX IN can be used to connect the LNA output to the RF mixer<br>input in applications where an image filter is not needed or desired.                                                                                                                                                                      |                                                                              |  |
| 9   | GND5     | GND5 is the ground connection shared by the input stage of the trans-<br>mit power amplifier and the receiver RF mixer.                                                                                                                                                                                                                                                            |                                                                              |  |
| 10  | ΜΙΧ ΟυΤ  | IF output from the RF mixer. Interfaces directly to 10.7MHz ceramic IF filters as shown in the application schematic. A pull-up inductor and series matching capacitor should be used to present a $330\Omega$ termination impedance to the ceramic filter. Alternately, an IF tank can be used to tailor the IF frequency and bandwidth to meet the needs of a given application. | MIX OUT O<br>I 15 pF<br>GND5 GND5                                            |  |
| 11  | VREF IF  | DC voltage reference for the IF limiting amplifiers. A 10nF capacitor from this pin to ground is required.                                                                                                                                                                                                                                                                         | •                                                                            |  |
| 12  | RSSI     | A DC voltage proportional to the received signal strength is output from this pin. The output voltage range is 0.5 V to 2.3 V and increases with increasing signal strength.                                                                                                                                                                                                       |                                                                              |  |
| 13  | IF1 IN   | IF input to the 40dB limiting amplifier strip. A 10nF DC blocking capaci-<br>tor is required on this input.                                                                                                                                                                                                                                                                        | IF1 BP+     IF1 BP-       60 kΩ     0       330 ≥     230       IF1 IN     0 |  |

| Pin | Function | Description                                                                                                                                                                                                                                                                                                                                                          | Interface Schematic                                                                                                                                                              |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14  | IF1 BP+  | DC feedback node for the 40dB limiting amplifier strip. A 10nF bypass capacitor from this pin to ground is required.                                                                                                                                                                                                                                                 | See pin 13.                                                                                                                                                                      |
| 15  | IF1 BP-  | Same as pin 14.                                                                                                                                                                                                                                                                                                                                                      | See pin 13.                                                                                                                                                                      |
| 16  | IF1 OUT  | IF output from the 40 dB limiting amplifier. The IF1 OUT output presents a nominal 330 $\Omega$ output resistance and interfaces directly to 10.7 MHz ceramic filters.                                                                                                                                                                                               |                                                                                                                                                                                  |
| 17  | IF2 IN   | IF input to the 60dB limiting amplifier strip. A 10nF DC blocking capacitor is required on this input. The IF2 IN input presents a nominal 330 $\Omega$ input resistance and interfaces directly to 10.7MHz ceramic filters.                                                                                                                                         | IF2 BP+<br>60 kΩ<br>330<br>IF2 IN 0<br>↓<br>F2 BP-<br>0 60 kΩ<br>↓<br>330<br>↓<br>5 330<br>↓<br>↓<br>↓<br>5 330<br>↓<br>↓<br>↓<br>↓<br>↓<br>↓<br>↓<br>↓<br>↓<br>↓<br>↓<br>↓<br>↓ |
| 18  | IF2 BP+  | DC feedback node for the 60dB limiting amplifier strip. A 10nF bypass capacitor from this pin to ground is required.                                                                                                                                                                                                                                                 | See pin 17.                                                                                                                                                                      |
| 19  | IF2 BP-  | Same as pin 18.                                                                                                                                                                                                                                                                                                                                                      | See pin 17.                                                                                                                                                                      |
| 20  | GND6     | Ground connection for 60dB IF limiting amplifier. Keep traces physically short and connect immediately to ground plane for best performance.                                                                                                                                                                                                                         |                                                                                                                                                                                  |
| 21  | DEMOD IN | This pin is the input to the FM demodulator. This pin is NOT AC-cou-<br>pled. Therefore, a DC blocking capacitor is required on this pin to avoid<br>shorting the demodulator input with the LC tank. A ceramic discrimina-<br>tor or DC blocked LC tank resonant at the IF should be connected to<br>this pin.                                                      |                                                                                                                                                                                  |
| 22  | IF2 OUT  | IF output from the 60dB limiting amplifier strip. This pin is intended to be connected to pin 21 through a 5pF capacitor and an FM discriminator circuit.                                                                                                                                                                                                            |                                                                                                                                                                                  |
| 23  | MOD IN   | FM analog or digital modulation can be imparted to the VCO through<br>this pin. The VCO varies in accordance to the voltage level presented<br>to this pin. To set the deviation to a desired level, a voltage divider refer-<br>enced to VCC is the recommended. This deviation is also dependent<br>upon the overall capacitance of the external resonant circuit. | See pin 24.                                                                                                                                                                      |
| 24  | RESNTR+  | This port is used to supply DC voltage to the VCO as well as to tune the center frequency of the VCO. Equal value inductors should be connected to this pin and pin 25 although a small imbalance can be used to tune in the proper frequency range.                                                                                                                 |                                                                                                                                                                                  |
| 25  | RESNTR-  | See RESNTR+ description.                                                                                                                                                                                                                                                                                                                                             | See pin 24.                                                                                                                                                                      |
| 26  | VCO OUT  | This pin is used is supply a buffered VCO output to go to the PLL chip.<br>This pin has a DC bias and needs to be AC-coupled.                                                                                                                                                                                                                                        | U VCO OUT                                                                                                                                                                        |
| 27  | GND4     | GND4 is the ground shared on chip by the VCO, prescaler, and PLL electronics.                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                  |

| Pin | Function | Description                                                                                                                                                                                                                                                                                                                                                                         | Interface Schematic                                                                              |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| 28  | VCC1     | This pin is used to supply DC bias to the LNA, Mixer, first IF amplifier<br>and Bandgap reference. A RF bypass capacitor should be connected<br>directly to this pin and returned to ground. A 22 pF capacitor is recom-<br>mended for 915MHz applications. A 68pF capacitor is recommended<br>for 433MHz applications.                                                             |                                                                                                  |
| 29  | DATA OUT | Demodulated data output from the demodulator. Output levels on this are TTL/CMOS compatible. The magnitude of the load impedance is intended to be $1 M\Omega$ or greater. When using a RF2915 transmitter and receiver back to back a data inversion will occur with low side LO injection.                                                                                        | O DATA OUT                                                                                       |
| 30  | VCC3     | This pin is used to supply DC bias and colletor current to the transmitter PA. It also supplies voltage to the 2 <sup>nd</sup> IF amplifier, Demodulator and data slicer. A RF bypass capacitor should be connected directly to this pin and returned to ground. A 22 pF capacitor is recommended for 915MHz applications. A 68pF capacitor is recommended for 433MHz applications. |                                                                                                  |
| 31  | LVL ADJ  | This pin is used to vary the transmitter output power. An output level<br>adjustment range greater than 12dB is provided through analog volt-<br>age control of this pin. DC current of the transmitter power amp is also<br>reduced with output power.<br>NOTE: This pin MUST be low when the transmitter is disabled.                                                             | $ \begin{array}{c} 40 \ k\Omega \\ \hline \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$ |
| 32  | RX ENABL | Enable pin for the receiver circuits. RX ENABL>2.0V powers up all receiver functions. RX ENABL<1.0V turns off all receiver functions except the PLL functions and the RF mixer.                                                                                                                                                                                                     | RX ENABL O                                                                                       |

| Operation<br>Mode | TX ENABL | RX ENABL | Function                                                                                                                 |
|-------------------|----------|----------|--------------------------------------------------------------------------------------------------------------------------|
| Sleep Mode        | Low      | Low      | Entire chip is powered down. Total current consumption is <1 µA. *                                                       |
| Transmit Mode     | High     | Low      | Transmitter, VCO are on.                                                                                                 |
| Receive Mode      | Low      | High     | Receiver, VCO are on. *                                                                                                  |
| PLL Lock          | High     | High     | VCO is on. This mode allows time for a synthesizer loop to lock without spending current on the transmitter or receiver. |

\* LVL ADJ pin must be low to disable transmitter.

#### RF2915 Theory of Operation and Application Information

The RF2915 is part of a family of low-power RF transceiver IC's that was developed for wireless data communication devices operating in the European 433MHz to 868MHz ISM band, and 915MHz U.S. ISM band. This IC has been implemented in a 15GHz silicon bipolar process technology that allows low-power transceiver operation in a variety of commercial wireless products.

In its basic form, the RF2915 can be implemented as a two-way half-duplex FSK transceiver with the addition of some crystals, filters, and passive components. The RF2915 is designed to interface with common PLL IC's to form a multi-channel radio. The receiver IF section is optimized to interface with low-cost 10.7MHz ceramic filters and has a 3dB bandwidth of 25MHz and can still be used (with lower gain) at higher frequencies with other types of filters. The PA output and LNA input are available on separate pins and are designed to be connected together through a DC blocking capacitor. In the transmit mode, the PA will have a 50 $\Omega$  impedance and the LNA will have a high impedance. In the receive mode, the LNA will have a 50 $\Omega$  impedance and the PA will have a high impedance. This eliminates the need for a TX/RX switch, and allows for a single RF filter to be used in transmit and receive modes. Separate access to the PA and LNA allows the RF2915 to interface with external components such as a high power PA, lower NF LNA, upconverters, and downconverters, for a variety of implementations.

#### FM/FSK SYSTEMS

The MOD IN pin drives an internal varactor for modulating the VCO. This pin can be driven with a voltage level needed to generate the desired deviation. This voltage can be carried on a DC bias to select desired slope (deviation/volt) for FM systems. Or, a resistor divider network referenced to VCC or ground can divide down logic level signals to the appropriate level for a desired deviation in FSK systems.

On the receiver demodulator, the DATA OUT pin is generally used as a data slicer providing logic level outputs. However, by lightly loading the output with a resistive load, the bandwidth of the data slicer can be limited, and an analog signal recovered. A resistance value of around  $10k\Omega$  to  $15k\Omega$  is sufficient. The digital output is generated by a data slicer that is DC-coupled differentially to the demodulator. An on-chip 1.6MHz RC filter is provided at the demodulator output to filter the undesirable 2xIF product. This balanced data slicer has a speed advantage over a conventional adapter

data slicer where a large capacitor is used to provide DC reference for the bit decision. Since a balanced data slicer does not have to charge a large capacitor, the RF2915 exhibits a very fast response time. For best operation of the on-chip data slicer, FM deviation needs to exceed the carrier frequency error anticipated between the receiver and transmitter with margin.

The data slicer itself is a transconductance amplifier, and the DATA OUT pin is capable of driving rail-to-rail output only into a very high impedance and a small capacitance. The amount of capacitance will determine the bandwidth of DATA OUT. In a 3pF load, the bandwidth is in excess of 500kHz. The rail-to-rail output of the data slicer is also limited by the frequency deviation and bandwidth of IF filters. With the 180kHz bandwidth filters on the evaluation boards, the rail-to-rail output is limited to less than 140kHz. Choosing the right IF bandwidth and deviation versus data rate (mod index) is important in evaluating the applicability of the RF2915 for a given data rate.

The primary consideration when directly modulating the VCO is the data rate versus PLL bandwidth. The PLL will track out the modulation to the extent of its bandwidth, which distorts the modulating data. Therefore, the lower frequency components of the modulating data should be five to 10 times the loop bandwidth to minimize the distortion. The lower frequency components are generated by long strings of 1's and 0's in data stream. By limiting the number of consecutive, same bits, lower frequency components can be set. In addition, the data stream should be balanced to minimize distortion. Using a coding pattern such as Manchester is highly recommended to optimize system performance.

The PLL loop bandwidth is important in several system parameters. For example, switching from transmit to receive requires the VCO to retune to another frequency. The switching speed is proportional to the loop bandwidth: the higher the loop bandwidth, the faster the switching times. Phase noise of the VCO is another factor. Phase noise outside the bandwidth is because of the VCO itself, rather than a crystal reference. The design trade-offs must be made here in selecting a PLL loop bandwidth with acceptable phase noise and switching characteristics, as well as minimal distortion of the modulation data.

**TRANSCEIVERS** 

#### **ASK/OOK SYSTEMS**

The transmitter of the RF2915 has an output power level adjust (LVL ADJ) that can be used to provide approximately 18dB of power control for amplitude modulation. The RSSI output of the receiver section can be used to recover the modulation. The RSSI output is from a current source, and needs to have a resistor to convert to a voltage. A  $51k\Omega$  resistor load typically produces an output of 0.7V to 2.5V. A parallel capacitor is suggested to band limit the signal. For ASK applications, the 18dB range of the LVL ADJ does not produce enough voltage swing in the RSSI for reliable communications. The on/off keying (OOK) is suggested to provide reliable communications. To achieve this, the LVL ADJ and TX ENABL need to be controlled together (please note that LVL ADJ cannot be left high when TX ENABL is low). This will provide an on/off ratio of greater than 50 dB. One of the unfortunate consequences of modulating in this manner is VCO pulling by the PA. This results in a spurious output outside the desired transmit band, as the PLL momentarily loses lock and reacquires. This may be avoided by pulse-shaping TX data to slow the change in the VCO load to a pace which the PLL can track with its given loop bandwidth. The loop bandwidth may also be increased to allow it to track faster changes brought about by load pulling.

For the ASK/OOK receiver demodulator, an external data slicer is required. The RSSI output is used to provide both the filter data and a very low pass filter (relative to the data rate) DC reference to the data slicer. Because the very low pass filter has a slow time constant, a longer preamble may be required to allow for the DC reference to acquire a stable state. Here, as in the case of the FSK transmitter, the data pattern also affects the DC reference and the reliability of the receive data. Again, a coding scheme such as Manchester should be used to improve data integrity.

#### APPLICATION AND LAYOUT CONSIDERATIONS

Both the RX IN and the TX OUT have a DC bias on them. Therefore, a DC blocking cap is required. If the RF filter has DC blocking characteristics (such as a ceramic dielectric filter), then only one DC blocking cap would be needed to separate the DC of the RX and TX. These are RF signals and care should be taken to run the signal keeping them physically short. Because of the  $50\Omega$ /high impedance nature of these two signals, they may be connected together into a single  $50\Omega$  device (such as a filter). An external LNA or PA may be used, if desired, but an external RX/TX switch may be required.

The VCO is a very sensitive block in the system. RF signals feeding back into the VCO (either radiated or coupled by traces) may cause the PLL to become unlocked. The trace(s) for the anode of the tuning varactor should also be kept short. The layout of the resonator and varactor are very important. The capacitor and varactor should be close to the RF2915 pins, and the trace length should be as short as possible. The inductors may be placed further away, and reducing the value of the inductors can compensate any trace inductance. Printed inductors may also be used with careful design. For best results, physical layout should be as symmetrical as possible. Figure 1 is a recommended layout pattern for the VCO components. When using the loop bandwidth lower than 5kHz shown on the evaluation board, better filtering of the VCC at the resonators (and lower VCC noise, as well) will help reduce phase noise of the VCO. A series resistor of 100 $\Omega$  to 200 $\Omega$ , and a 1µF or larger capacitor may be used.



Figure 1. Recommended VCO Layout

For the interface between the LNA/mixer, the coupling capacitor should be as close to the RF2915 pins as possible, with the bias inductors further away. Once again, the value of the inductor may be changed to compensate for trace inductance. The output impedance of the LNA is in the order of several k $\Omega$ , which makes matching to 50 $\Omega$  very difficult. If image filtering is desired, a high impedance filter is recommended.

The quad tank of the discriminator may be implemented with ceramic discriminator available from a couple of sources. This design works well for wideband applications where temperature range is limited. The temperature coefficient of ceramic discriminators may be in the order of +50ppm/°C. The alternative to the ceramic discriminator is the LC tank, which provides a broadband discriminator more useful for high data rates.

#### PLL Synthesizer

The RF2915 evaluation board uses an LMX2315 PLL IC from National Semiconductor. This PLL IC may be programmed from the software available from National Semiconductor (codeloader at www.national.com/ appinfo/wireless/). An external reference oscillator is required for the PLL IC allowing for the evaluation of different reference frequencies or step sizes. The National Semiconductor software also has a calculator for determining the R and C component values for a given loop bandwidth.

The RF2915 is controlled by RX ENABL and TX ENABL which are decoded to put the RF2915 into one of four states. It may be put into a PLL-only mode with TX ENABL and RX ENABL both high. This condition is used to provide time for the synthesizer to turn on and obtain lock before turning on the receiver or transmitter. Note that LVL ADJ needs to be held low for PLLonly mode. Sometimes, it is desirable to ramp up the power amplifier to minimize load pulling on the VCO. To do this with the RF2915, first put the RF2915 into PLL mode by putting TX ENABL and RX ENABL high. Then, ramp up LVL ADJ to turn on the transmitter and PA. The rate at which LVL ADJ is allowed to ramp up is dependent on the PLL loop bandwidth. VCC pushing also affects the VCO frequency. A good low pass filter on VCC will minimize the VCC pushing effects.

Pin Out





915 MHz Application Schematic









Rev A7 001011















