No. 5169 STK391-020 # 2-Channel Convergence Correction Circuit (I<sub>C</sub> max = 6A) ### Overview The STK391-020 is a convergence correction circuit IC for video projectors. It incorporates two output amplifiers in a single package, making possible the construction of CRT horizontal and vertical convergence correction output circuits for each of the RGB colors using just three hybrid ICs. ## **Applications** · Video projectors #### **Features** - 2 output amplifier circuits in a single package - High maximum supply voltage ( $V_{CC}$ max = $\pm 44V$ ) - Low thermal resistance ( $\theta$ j-c = 2.7°C/W) - High temperature stability (good idling current temperature compensation) - Low correction coil inductance for improved oscillator stability (up to f<sub>H</sub> = 64kHz) - · Pin compatible with the STK4274 for easy replacement # **Package Dimensions** unit: mm 4062 ### **Specifications** # Maximum Ratings at Ta = 25°C | Parameter | Symbol | Conditions | Ratings | Unit | |---------------------------------|---------------------|-------------------------------------|-------------|--------| | Maximum supply voltage | V <sub>CC</sub> max | | ±44 | V | | Maximum collector current | Ic | Tr9, 11, 20, 22 | 6.0 | A | | Thermal resistance | <b>Ө</b> ј-с | Tr9, 11, 20, 22<br>(per transistor) | 2.7 | · °C/W | | Junction temperature | Tj | | 150 | °C | | Operating substrate temperature | Tc | | 105 | °C | | Storage temperature | Tslg | | -30 to +105 | •c | # Operating Characteristics at Ta = 25°C, Rg = $50\Omega$ , $V_{CC}$ = $\pm 24V$ | Parameter | Symbol | Conditions | min | typ | max | Unit | |----------------------|-----------------|-----------------------------------------------------------------|--------------|-----|-----|-------| | Output noise voltage | V <sub>NO</sub> | | - | | 0.2 | mVrms | | Quiescent current | Icco | | <del>-</del> | 20 | 40 | mA | | Neutral voltage | V <sub>N</sub> | | -50 | 0 | +50 | mV | | Output delay time | t <sub>o</sub> | f = 15.75kHz, triangular wave input, V <sub>OUT</sub> = 1.5Vp-p | _ | _ | 1 | μs | # **Equivalent Circuit** ## **Test Circuit** Vo: V<sub>NO</sub> is measured by connecting a VTVM. V<sub>N</sub> is measured by connecting a DC voltmeter. t<sub>D</sub> is measured by connecting an oscilloscope. Neutral voltage, V<sub>N</sub> —mV 120 ### **Heatsink Design** ### Tj max, Tc max, θi-c The heatsink design is determined by the maximum ratings of several key parameters—Tj max, Tc max and $\theta$ j-c. - Tj max (junction temperature) Tj max is dependent on the physical structure of each functional element. A junction temperature exceeding this rating can lead to device deterioration and breakdown, so the design must not exceed this rating. - Tc max (operating substrate temperature) Tc max is dependent on the materials used within an element and on the circuit design, and should be selected on the basis of reliability. Operation exceeding this value is not guaranteed. - θj-c (thermal resistance) θj-c is dependent on the heatsink design, which can vary greatly. The heatsink necessary is determined by calculation using the maximum rating for Tj. As Tj and Tc operating conditions are independent, the heatsink must be designed to satisfy the maximum ratings for both parameters. ### **Heatsink Design Considerations** In the expressions below Pd represents the operating IC substrate internal power dissipation and Pc represents the power dissipation per transistor. The heatsink thermal resistance, $\theta$ c-a, required to dissipate the total power dissipation, Pd, is determined as follows: Condition 1: IC substrate temperature not to exceed 105°C. $$Pd \times \theta c - a + Ta < 105^{\circ}C (Tc max)$$ .....(1) where Ta is the guaranteed maximum ambient temperature. Condition 2: Power transistor junction temperature, Tj, not to exceed 150°C. $$Pd \times \theta c - a + Pc \times \theta j - c + Ta < 150^{\circ}C (Tj max) \dots (2)$$ where $\theta$ j-c is the power transistor thermal resistance per transistor. Therefore, the heatsink design must satisfy both these expressions. ### **Design Process** A model circuit for a single channel in the STK391-020 is shown below. The power dissipation, Pd, is the sum of channel 1, Pd1, and channel 2, Pd2, power dissipations. Pd max = Pd1 max + Pd2 max Therefore, from equation (1), $$\theta c$$ -a $< \frac{Tc \max - Ta \max}{Pd \max}$ .....(3) the necessary heatsink resistance is determined (note that $Tc max = 105^{\circ}C$ ). The power dissipation per power transistor per channel, Pc, is related to the transistor junction temperature by the following equation. $$Tj = Pd \max \times \theta c - a + Ta + Pc \times \theta j - c \dots (4)$$ where Tj cannot exceed Tj max = $150^{\circ}$ C. Therefore, in order to maintain Tj below $150^{\circ}$ C, a lower heatsink thermal resistance, $\theta$ c-a, is necessary to lower Tc. ### **Heatsink Design Example** This example assumes the following worst-case conditions— $V_{CC}H=\pm35V$ , $V_{CC}L=\pm25V$ , output coil $L_Y=80\mu H$ and $R_Y=0\Omega$ , current detector resistance $R_{NF}=4.7\Omega$ , Ip-o max = 0.6Ap-o (Ip-p = 1.2A) sawtooth wave input, Io (DC) max = 0.6A DC input, both channels operating, Ta max = $60^{\circ}$ C (guaranteed maximum). The channel 1 power dissipation, Pd1, is given from Figures 1 and 2. - Pd1 max = 7.0W (AC) with sawtooth wave input - Pd1 max = 13.2W (DC) with DC input As Pd1 max (AC) < Pd1 max (DC), the power dissipation is greater with DC input. Also, looking at the output transistor dissipation, Pc, - Pc = 0.5Pd1 with sawtooth wave input - Pc = Pd1 with DC input (one side transistor continuously ON) the power dissipation is also higher with DC input. Accordingly, the heatsink design example below assumes DC input. The power dissipation in the predriver stage is ignored. As Pd1 max = Pd2 max = 13.2W, Pd max (both channels) is given by Pd max = Pd1 max + Pd2 max = 26.4W From equation (3) with $Ta = 60^{\circ}C$ , $$\theta \text{c-a} = \frac{\text{Tc max} - \text{Ta}}{\text{Pd max}} = \frac{105 - 60}{26.4} = 1.70^{\circ}\text{C/W}$$ For a 2mm aluminum heatsink with no surface coating, the necessary surface area, S, is given from Figure 3. $$S = 780 \text{cm}^2 (28 \text{cm} \times 28 \text{cm})$$ Also, from equation (4), the output stage power transistor junction temperature is given by $$Tj = Pd \max \times \theta c - a + Ta + Pc \max \times \theta j - c$$ = 26.4 × 1.7 + 60 + 13.2 × 2.7 = 140.5°C which provides a 9.5°C derating below Tj max = 150°C. However, an allowance for the predriver stage power dissipation (transistors, resistors, etc.) should also be included in the substrate internal power dissipation, Pd. - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees, jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of August, 1995. Specifications and information herein are subject to change without notice.