

## LC78856M, 78856V

# Built-in Digital Filter D/A Converters for Digital Audio

## **Preliminaly**

## Overview

The LC78856M and LC78856V are  $\Sigma\Delta$ -type digital-audio D/A converter circuits with built-in digital filters.

#### **Features**

- 8× oversampling digital filter
- Digital de-emphasis (supports fs = 44.1 kHz)
- · Soft muting
- Double speed support
- Support for a 384fs system clock
- PWM outputs
- 5 V single-voltage power supply
- Si-gate CMOS process

## **Package Dimensions**

unit: mm

#### 3091A-MFP28



unit: mm

#### 3191-SSOP30



## **Specifications**

## Absolute Maximum Ratings at $Ta = 25^{\circ}C$

| Parameter              | Symbol               | Conditions | Ratings                       | Unit |
|------------------------|----------------------|------------|-------------------------------|------|
| Maximum supply voltage | V <sub>DD</sub> max  |            | -0.3 to +7.0                  | V    |
| Maximum input voltage  | V <sub>IN</sub> max  |            | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Maximum output voltage | V <sub>OUT</sub> max |            | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Operating temperature  | Topr                 |            | -30 to +75                    | °C   |
| Storage temperature    | Tstg                 |            | -40 to +125                   | °C   |

## Allowable Operating Ranges at $Ta = -30 \text{ to } +75^{\circ}\text{C}$

| Parameter      | Symbol Conditions — | Conditions | Ratings |     |          | Unit |
|----------------|---------------------|------------|---------|-----|----------|------|
| Farameter      |                     | min        | typ     | max | O'III    |      |
| Supply voltage | $V_{DD}$            |            | 3.0     |     | 5.5      | V    |
| Input voltage  | V <sub>IN</sub>     |            | 0       |     | $V_{DD}$ | V    |

## DC Characteristics at Ta = -30 to $+75^{\circ}C$ , $V_{DD} = 4.5$ to 5.5 V, $V_{SS} = 0$ V

| Parameter                    | Symbol            | Conditions                  | Ratings               |     |                     | - Unit |  |
|------------------------------|-------------------|-----------------------------|-----------------------|-----|---------------------|--------|--|
| Faianetei                    | Symbol            | Conditions                  | min                   | typ | max                 | Offic  |  |
| Input high-level voltage (1) | V <sub>IH</sub> 1 | The XIN pin                 | 0.7 V <sub>DD</sub>   |     |                     | V      |  |
| Input low-level voltage (1)  | V <sub>IL</sub> 1 | The XIN pin                 |                       |     | 0.3 V <sub>DD</sub> | V      |  |
| Input high-level voltage (2) | V <sub>IH</sub> 2 | Pins other than the XIN pin | 2.2                   |     |                     | V      |  |
| Input low-level voltage (2)  | V <sub>IL</sub> 2 | Pins other than the XIN pin |                       |     | 0.8                 | V      |  |
| Output high-level voltage    | V <sub>OH</sub>   | I <sub>OH</sub> = -1 μA     | V <sub>DD</sub> – 0.1 |     |                     | V      |  |
| Output low-level voltage     | V <sub>OL</sub>   | I <sub>OL</sub> = 1 μA      |                       |     | 0.1                 | V      |  |
| Power dissipation            | Pd                | V <sub>DD</sub> = 5.0 V     |                       | 140 | 200                 | mW     |  |

## DC Characteristics at $Ta=-30~to~+75^{\circ}C,\,V_{DD}=4.5~to~5.5~V,\,V_{SS}=0~V$

| Darameter            | Symbol           | Conditions  |     | Ratings |      | Unit |
|----------------------|------------------|-------------|-----|---------|------|------|
| Parameter            | Symbol           | Coriditions | min | typ     | max  | Unit |
| Oscillator frequency | f <sub>X</sub>   |             |     | 16.9    | 18.5 | MHz  |
| BCLK frequency       | f <sub>BCX</sub> |             |     |         | 2.4  | MHz  |
| BCLK pulse width     | t <sub>WB</sub>  |             | 100 |         |      | ns   |
| Data setup time      | t <sub>DS</sub>  |             | 20  |         |      | ns   |
| Data hold time       | t <sub>DH</sub>  |             | 20  |         |      | ns   |
| LRCK setup time      | t <sub>LS</sub>  |             | 50  |         |      | ns   |
| LRCK hold time       | t <sub>LH</sub>  |             | 50  |         |      | ns   |

## **Timing Chart**



## Analog Characteristics at $Ta=25^{\circ}C,\,V_{DD}=5.0~V$

| Parameter                 | Symbol  | Conditions      | Ratings |       |     | Unit |
|---------------------------|---------|-----------------|---------|-------|-----|------|
| Faranielei                |         |                 | min     | typ   | max |      |
| Total harmonic distortion | THD + N | f = 1 kHz, 0 dB |         | 0.005 |     | %    |
| Signal-to-noise ratio     | S/N     | JIS-A           |         | 100   |     | dB   |
| Crosstalk                 | СТ      | f = 1 kHz, 0 dB |         | 98    |     | dB   |
| Dynamic range             | DR      | JIS-A           |         | 94    |     | dB   |

## **Block Diagram**



A01797

## **Filter Characteristics**

Standard Speed (de-emphasis off)



Double Speed (de-emphasis off)







## **Pin Assignments**



#### **Pin Functions**

| SSOP | MFP | Symbol             | Function                                                          |  |  |  |
|------|-----|--------------------|-------------------------------------------------------------------|--|--|--|
| 1    | 1   | RSTB               | Reset input (A low-level input resets the LSI internal circuits.) |  |  |  |
| 2    | 2   | CNT1               | Emphasis on/off switching input                                   |  |  |  |
| 3    | 3   | CNT2               | Standard speed/double speed switching input                       |  |  |  |
| 4    | 4   | CNT3               | Soft mute input                                                   |  |  |  |
| 5    | 5   | BCLK               | Bit clock input                                                   |  |  |  |
| 6    | 6   | LRCK               | LR clock input                                                    |  |  |  |
| 7    | 7   | DATA               | Digital audio data input                                          |  |  |  |
| 10   | 8   | MODE               | Input format setting                                              |  |  |  |
| 11   | 9   | CKO                | Clock output                                                      |  |  |  |
| 12   | 10  | XV <sub>DD</sub>   | Oscillator amplifier power supply                                 |  |  |  |
| 13   | 11  | XIN                | Oscillator amplifier input                                        |  |  |  |
| 14   | 12  | XOUT               | Oscillator amplifier output                                       |  |  |  |
| 15   | 13  | XGND               | Oscillator amplifier ground                                       |  |  |  |
| 16   | 14  | DGND               | Digital system ground                                             |  |  |  |
| 17   | 15  | MRO                | Right channel mute signal output                                  |  |  |  |
| 18   | 16  | TEST               | Test pin (Must be tied low in normal operation.)                  |  |  |  |
| 19   | 17  | AV <sub>DD</sub> 4 | Analog system power supply                                        |  |  |  |
| 20   | 18  | OUTRA              | Right channel output A                                            |  |  |  |
| 21   | 19  | AGND2              | Analog system ground                                              |  |  |  |
| 22   | 20  | OUTRB              | Right channel output B                                            |  |  |  |
| 23   | 21  | AV <sub>DD</sub> 3 | Analog system power supply                                        |  |  |  |
| 24   | 22  | AV <sub>DD</sub> 2 | Analog system power supply                                        |  |  |  |
| 25   | 23  | OUTLB              | Left channel output B                                             |  |  |  |
| 26   | 24  | AGND1              | Analog system ground                                              |  |  |  |
| 27   | 25  | OUTLA              | Left channel output A                                             |  |  |  |
| 28   | 26  | AV <sub>DD</sub> 1 | Analog system power supply                                        |  |  |  |
| 29   | 27  | MLO                | Left channel mute signal output                                   |  |  |  |
| 30   | 28  | DV <sub>DD</sub>   | Digital system power supply                                       |  |  |  |

## **Operating Description**

The LC78856M and LC78856V internal circuits can be roughly divided into the digital filter block and the 1-bit D/A converter block.

[Digital Filter Block]

## 1. Standard Speed

The LC78856M and LC78856V implements 8× oversampling using three FIR filters: a 43rd-order filter, an 11th-order filter, and a 3rd-order filter. A 1st-order IIR filter is used for de-emphasis.



## 2. Double Speed

Double-speed playback is used, for example, for dubbing CDs to audio tape at double speed. Here, the same frequency is used for XIN, but BCLK, LRCK and DATA are input at twice the rates used in standard-speed playback. After de-emphasis is applied with a 1st-order IIR filter, the signal is  $4\times$  oversampled using a 43rd-order FIR filter and a 3rd-order FIR filter.



#### 3. One-Bit D/A Converter Block

The 1-bit D/A converter accepts 8fs data input and outputs a 384fs 1-bit data stream.



## LC78856M/V Inputs

## 1. Input Data Format

• Format 1 (MODE = high)



• Format 2 (MODE = low)



2. Control Signals (CNT1 to CNT3)

| Symbol | Function                    | L              | Н            |
|--------|-----------------------------|----------------|--------------|
| CNT1   | Emphasis switching          | Off            | On           |
| CNT2   | Standard speed/double speed | Standard speed | Double speed |
| CNT3   | Soft mute                   | Off            | On           |

#### 3. Initialization

The LC78856M and LC78856V requires initialization when power is first applied and when settings are changed. The LC78856M and LC78856V is initialized by setting the RSTB pin low. The length of the low-level period must extend 1  $\mu$ s beyond the point where the XIN input is applied. When RSTB is low, all digital filter and noise shaper internal data is set to 0, and the D/A converter outputs an analog 0.



A03948

#### LC78856M/V Outputs

#### 1. CKO

CKO outputs a clock signal with the same frequency as the signal input to the XIN pin.

#### 2. MLO, MRO

These pins output a high level when either the attenuator coefficient has become 0, or when the corresponding channel data has been 0 for  $2^{13}$  or more cycles.

#### 3. OUTLA, OUTLB, OUTRA, OUTRB

These four pins produce outputs in synchronization with the XIN clock. High-precision analog signals can be acquired by differentially amplifying the output signals and passing that result through an LPF. The figure below shows a sample circuit structure.

#### **Sample Output Circuit Structure**



#### **Sample Application Circuit**



- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of December, 1997. Specifications and information herein are subject to change without notice.