

## Overview

The LC72358N, LC72362N, and LC72366 are $1.33 \mu \mathrm{~s}$ instruction execution time single-chip microcontrollers for electronic tuning applications. These products incorporate a high-speed locking circuit and a high-performance direct PLL circuit that can control the local oscillator C/N characteristics. These products have 256 or 512 bytes of RAM and $16 \mathrm{~K}, 24 \mathrm{~K}$ or 32 K bytes of program ROM on chip, and incorporate a three-channel serial I/O interface, a six-channel A/D converter and other interfaces.

## Features

- ROM
- LC72358N: 8K steps ( $8191 \times 16$ bits)
- LC72362N: 12 K steps $(12287 \times 16$ bits $)$
- LC72366: 16K steps ( $16383 \times 16$ bits) The subroutine area in both products is 4 K steps ( $4095 \times 16$ bits).
- RAM
- LC72358N, $72362 \mathrm{~N}: 512 \times 4$ bits (banks 0 to 7 )
- LC72366: $1 \mathrm{~K} \times 4$ bits (banks 0 to F )
- Stack: Eight levels
- Serial I/O: Three channels (8-bit 3-wire format) There are three internal serial clocks: 12.5 kHz , 37.5 kHz and 187.5 kHz .
- External interrupts:

Two channels (the INT0 and INT1 pins)
Switching between rising and falling edge detection is supported.

- Internal interrupts:

Three channels

- Two internal timer interrupt channels

The timers provide eight interrupt periods: $100 \mu \mathrm{~s}$, $1 \mathrm{~ms}, 2 \mathrm{~ms}, 5 \mathrm{~ms}, 10 \mathrm{~ms}, 50 \mathrm{~ms}, 125 \mathrm{~ms}$ and 250 ms .

- One serial I/O interrupt channel
- Multiple interrupt levels:

Four levels
Hardware priority order
INT0 pin > INT1 pin > SI/O pin > internal timer $0>$ internal timer 1

- A/D converter: Six channels (6-bit successive approximation type)
- General-purpose ports
- Input ports: 10
- Output ports: 28
- I/O ports: 25 (These pins can be switched between input and output in bit units.)
- PLL block
- Built-in sub-charge pump for high-speed locking
- Support for dead zone control
- Built-in unlock detection circuit
- Twelve reference frequencies: $1,3,3.125,5,6.25,9$, $10,12.5,25,30,50$ and 100 kHz
- Universal counter: 20 bits

Supports frequency and period measurement with counting periods of $1,4,8$ and 32 ms .

- Timers: Timer interrupt periods
$100 \mu \mathrm{~s}, 1 \mathrm{~ms}, 2 \mathrm{~ms}, 5 \mathrm{~ms}, 10 \mathrm{~ms}, 50 \mathrm{~ms}, 125 \mathrm{~ms}$ and 250 ms
- Beep: Six frequencies: $2.08 \mathrm{kHz}, 2.25 \mathrm{kHz}, 2.5 \mathrm{kHz}$, $3.0 \mathrm{kHz}, 3.75 \mathrm{kHz}, 4.17 \mathrm{kHz}$.
- Reset: Built-in voltage detection type reset circuit
- Cycle time: 1.33 us (all instructions execute in one cycle)
- Halt mode: The microcontroller operating clock is stopped in halt mode.
There are four types of event that clear halt mode: interrupt requests, timer FF overflows, key inputs, and hold pin inputs.
- Operating supply voltage: 4.5 to $5.5 \mathrm{~V}(3.5$ to 5.5 V when only the controller block operates)
- Package: QFP80E (QIP80E)
- OTP version: LC72P366
- Development tools: Emulator $\qquad$ RE32N
Evaluation chip.......LC72EV350
Evaluation chip board
EB-72EV350

This LSI can easily use CCB that is SANYO's original bus format.


- CCB is a trademark of SANYO ELECTRIC CO., LTD.
- CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO.


## Package Dimensions

unit: mm
3174-QFP80E


Pin Assignment


Block Diagram


## Specifications

Absolute Maximum Ratings at $\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$

| Parameter | Symbol | Conditions | Ratings | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Maximum supply voltage | $V_{\text {DD }}$ max |  | -0.3 to +6.5 | V |
| Input voltage | $\mathrm{V}_{\text {IN }}$ | All input pins | -0.3 to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Output voltage | $\mathrm{V}_{\text {OUT }}(1)$ | $J$ port | -0.3 to +15 | V |
|  | $\mathrm{V}_{\text {OUT }}(2)$ | All output ports other than $\mathrm{V}_{\text {out }}(1)$ | -0.3 to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Output current | $\mathrm{I}_{\text {OUT }}$ (1) | J port | 0 to 5 | mA |
|  | $\mathrm{I}_{\text {OUt }}(2)$ | D, E, F, G, K, L, M, N, O, P and Q ports, EO1, EO2, EO3, SUBPD | 0 to 3 | mA |
|  | $\mathrm{I}_{\text {OUT }}$ (3) | $B$ and C ports | 0 to 1 | mA |
| Allowable power dissipation | Pd max | $\mathrm{Ta}=-40$ to $+85^{\circ} \mathrm{C}$ | 400 | mW |
| Operating temperature | Topr |  | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | Tstg |  | -45 to +125 | ${ }^{\circ} \mathrm{C}$ |

Allowable Operating Ranges at $\mathrm{Ta}=-\mathbf{4 0}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=3.5$ to 5.5 V

| Parameter | Symbol | Conditions | min | typ | max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}$ (1) | CPU and PLL operating | 4.5 | 5.0 | 5.5 | V |
|  | $\mathrm{V}_{\mathrm{DD}}(2)$ | CPU operating | 3.5 |  | 5.5 | V |
|  | $\mathrm{V}_{\mathrm{DD}}$ (3) | Memory retention | 1.3 |  | 5.5 | V |
| Input high level voltage | $\mathrm{V}_{\text {HH }}(1)$ | E, H, I, L, M and Q ports, HCTR and LCTR (when selected for input) | $0.7 \mathrm{~V}_{\text {D }}$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  | $\mathrm{V}_{\text {HH }}(2)$ | F, G and K ports, LCTR (period measurement mode), HOLD | 0.8 V D |  | $V_{\text {D }}$ | V |
|  | $\mathrm{V}_{\text {HH }}(3)$ | $\overline{\text { SNS }}$ | 2.5 |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  | $\mathrm{V}_{\text {HH }}(4)$ | A port | $0.6 \mathrm{~V}_{\text {D }}$ |  | $V_{D D}$ | V |
| Input low level voltage | $\mathrm{V}_{\text {IL }}$ (1) | E, H, I, L, M and Q ports, HCTR and LCTR (when selected for input) | 0 |  | $0.3 \mathrm{~V}_{\text {D }}$ | V |
|  | $\mathrm{V}_{\text {IL }}$ (2) | A, F, G and K ports, LCTR (period measurement mode) | 0 |  | $0.2 \mathrm{~V}_{\mathrm{DD}}$ | V |
|  | $\mathrm{V}_{\text {IL }}$ (3) | $\overline{\text { SNS }}$ | 0 |  | 1.3 | V |
|  | $\mathrm{V}_{\text {IL }}$ (4) | $\overline{\text { HOLD }}$ | 0 |  | $0.4 \mathrm{~V}_{\mathrm{DD}}$ | V |
| Input frequency | $\mathrm{f}_{\text {IN }}(1)$ | XIN | 4.0 | 4.5 | 5.0 | MHz |
|  | $\mathrm{f}_{\text {IN }}(2)$ | FMIN: $\mathrm{V}_{\text {IN }}(2), \mathrm{V}_{\text {DD }}(1)$ | 10 |  | 150 | MHz |
|  | $\mathrm{f}_{\text {IN }}(3)$ | FMIN: $\mathrm{V}_{\text {IN }}(3), \mathrm{V}_{\text {DD }}(1)$ | 10 |  | 130 | MHz |
|  | $\mathrm{f}_{\text {IN }}(4)$ | AMIN (H): $\mathrm{V}_{\text {IN }}(3), \mathrm{V}_{\text {DD }}(1)$ | 2.0 |  | 40 | MHz |
|  | $\mathrm{f}_{\text {IN }}(5)$ | $\operatorname{AMIN}(\mathrm{L}): \mathrm{V}_{\text {IN }}(3), \mathrm{V}_{\text {DD }}(1)$ | 0.5 |  | 10 | MHz |
|  | $\mathrm{f}_{\text {IN }}(6)$ | HCTR: $\mathrm{V}_{\text {IN }}(3), \mathrm{V}_{\mathrm{DD}}(1)$ | 0.4 |  | 12 | MHz |
|  | $\mathrm{f}_{\text {IN }}(7)$ | LCTR: $\mathrm{V}_{\text {IN }}(3), \mathrm{V}_{\text {DD }}(1)$ | 100 |  | 500 | kHz |
|  | $\mathrm{f}_{\text {IN }}(8)$ | LCTR (period measurement): $\mathrm{V}_{\mathrm{IH}}(2), \mathrm{V}_{\mathrm{IL}}(2), \mathrm{V}_{\mathrm{DD}}(1)$ | 1 |  | $20 \times 10^{3}$ | Hz |
| Input amplitude | $\mathrm{V}_{\text {IN }}(1)$ | XIN | 0.5 |  | 1.5 | Vrms |
|  | $\mathrm{V}_{\text {IN }}(2)$ | FMIN | 0.10 |  | 1.5 | Vrms |
|  | $\mathrm{V}_{\text {IN }}(3)$ | FMIN, AMIN, HCTR, LCTR | 0.07 |  | 1.5 | Vrms |
| Input voltage range | $\mathrm{V}_{\text {IN }}(4)$ | ADI0 to ADI5 | 0 |  | $\mathrm{V}_{\text {D }}$ | V |

Electrical Characteristics for the Allowable Operating Ranges

| Parameter | Symbol | Conditions | min | typ | max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high level current | $\mathrm{I}_{\mathrm{H}}(1)$ | XIN: $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 2.0 | 5.0 | 15 | $\mu \mathrm{A}$ |
|  | $\mathrm{IHH}^{(2)}$ | FMIN, AMIN, HCTR, LCTR: $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 4.0 | 10 | 30 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathrm{H}}(3)$ | A, E, F, G, H, I, K, L, M and Q ports, $\overline{\text { SNS, }}$, $\overline{\text { OLD }}$, HCTR, LCTR, with no pull-down resistor on A port. $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V},$ <br> with the $\mathrm{E}, \mathrm{F}, \mathrm{G}, \mathrm{K}, \mathrm{L}, \mathrm{M}$ and Q ports selected for input. |  |  | 3.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {IH }}(4)$ | A port: pull-down resistor present, $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |  | 50 |  | $\mu \mathrm{A}$ |
| Input low level current | $\mathrm{IL}_{\text {(1) }}$ (1) | XIN: $\mathrm{V}_{1}=\mathrm{V}_{\text {ss }}$ | 2.0 | 5.0 | 15 | $\mu \mathrm{A}$ |
|  | ILI (2) | FMIN, AMIN, HCTR, LCTR: $\mathrm{V}_{1}=\mathrm{V}_{\text {SS }}$ | 4.0 | 10 | 30 | $\mu \mathrm{A}$ |
|  | $I_{\text {IL }}(3)$ | A, E, F, G, H, I, K, L, M and Q ports, $\overline{\text { SNS }}, \overline{\mathrm{HOLD}}$, HCTR, LCTR, with no pull-down resistor on A port. $V_{1}=V_{S S}$, <br> with the $\mathrm{E}, \mathrm{F}, \mathrm{G}, \mathrm{K}, \mathrm{L}, \mathrm{M}$ and Q ports selected for input. |  |  | 3.0 | $\mu \mathrm{A}$ |
| Input floating voltage | $\mathrm{V}_{\text {IF }}$ | A port: pull-down resistor present |  |  | $0.05 \mathrm{~V}_{\mathrm{DD}}$ | V |
| Pull-down resistance | $\mathrm{R}_{\mathrm{PD}}$ (1) | A port: pull-down resistor present, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 75 | 100 | 200 | $\mathrm{k} \Omega$ |
| Hysteresis | $\mathrm{V}_{\mathrm{H}}$ | F, G and K ports, LCTR (period measurement mode) | $0.1 \mathrm{~V}_{\text {DD }}$ | $0.2 \mathrm{~V}_{\mathrm{DD}}$ |  | V |
| Output high level voltage | $\mathrm{V}_{\mathrm{OH}}(1)$ | $B$ and $C$ ports: $I_{0}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-2.0$ | $\mathrm{V}_{\mathrm{DD}}-1.0$ |  | V |
|  | $\mathrm{V}_{\text {OH }}(2)$ | D, E, F, G, K, L, M, N, O, P and Q ports: $\mathrm{I}_{\mathrm{O}}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-1.0$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}(3)$ | EO1, EO2, EO3, SUBPD: $\mathrm{I}_{0}=-500 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{DD}}-1.0$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}(4)$ | XOUT: $\mathrm{I}_{0}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{DD}}-1.0$ |  |  | V |
| Output low level voltage | $\mathrm{V}_{\text {OL }}(1)$ | $B$ and C ports: $\mathrm{I}_{0}=50 \mu \mathrm{~A}$ |  | 1.0 | 2.0 | V |
|  | $\mathrm{V}_{\mathrm{OL}}(2)$ | D, E, F, G, K, L, M, N, O, P and Q ports: $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~mA}$ |  |  | 1.0 | V |
|  | $\mathrm{V}_{\text {OL }}(3)$ | EO1, EO2, EO3, SUBPD: $\mathrm{I}_{0}=500 \mu \mathrm{~A}$ |  |  | 1.0 | V |
|  | $\mathrm{V}_{\text {OL }}(4)$ | XOUT: $\mathrm{I}_{0}=200 \mu \mathrm{~A}$ |  |  | 1.5 | V |
|  | $\mathrm{V}_{\mathrm{oL}}(5)$ | $J$ port: $I_{0}=5 \mathrm{~mA}$ |  |  | 2.0 | V |
| Output off leakage current | $\mathrm{I}_{\text {OFF }}(1)$ | B, C, D, E, F, G, K, L, M, N, O, P and Q ports | -3.0 |  | +3.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {OFF }}(2)$ | EO1, EO2, EO3, SUBPD | -100 |  | +100 | nA |
|  | $\mathrm{I}_{\text {OFF }}(3)$ | J port | -5.0 |  | +5.0 | $\mu \mathrm{A}$ |
| A/D conversion error |  | ADI0 to ADI5: $\mathrm{V}_{\mathrm{DD}}$ (1) | -1/2 |  | +1/2 | LSB |
| Reject pulse width | $\mathrm{P}_{\text {REJ }}$ | SNS |  |  | 50 | $\mu \mathrm{s}$ |
| Power-down detection voltage | $\mathrm{V}_{\text {DET }}$ |  | 2.7 | 3.0 | 3.3 | V |
| Pull-down resistance | $\mathrm{R}_{\mathrm{PD}}$ (2) | TEST1, TEST2 |  | 10 |  | k $\Omega$ |
| Current drain | $\mathrm{I}_{\mathrm{DD}}(1)$ | $\mathrm{V}_{\text {DD }}(1): \mathrm{f}_{\mathrm{N}}(2)=130 \mathrm{MHz}, \mathrm{Ta}=25^{\circ} \mathrm{C}$ |  | 12 | 24 | mA |
|  | $\mathrm{I}_{\mathrm{DD}}(2)$ | $\mathrm{V}_{\mathrm{DD}}(2)$ : Halt mode*, $\mathrm{Ta}=25^{\circ} \mathrm{C}$ (Figure 1) |  | 0.45 | (0.9) | mA |
|  | $\mathrm{I}_{\mathrm{DD}}(3)$ | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$, oscillator stopped, $\mathrm{Ta}=25^{\circ} \mathrm{C}$ (Figure 2) |  |  | 5 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathrm{DD}}(4)$ | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$, oscillator stopped, $\mathrm{Ta}=25^{\circ} \mathrm{C}$ (Figure 2) |  |  | 1 | $\mu \mathrm{A}$ |

Note: Execute 20 STEP instructions every 1 ms . With the PLL, counters and other functions all stopped.
( ) Value: LC72366

## Test Circuit



Note: All of the pins PB to PG and PJ to PQ must be left open. Here, the pins PE to PG, PK to PM, and PQ are selected for output.


Note: All of the pins PA to PQ must be left open.

Figure 1: $I_{D D}(2)$ in Halt Mode
Figure 2. $I_{D D}(3)$ and $I_{D D}(4)$ in Backup Mode

Pin Functions

| Pin No. | Symbol | I/O | I/O type | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 30 \\ & 29 \\ & 28 \\ & 27 \end{aligned}$ | $\begin{aligned} & \text { PA0 } \\ & \text { PA1 } \\ & \text { PA2 } \\ & \text { PA3 } \end{aligned}$ | 1 | Pull-down resistor included Input | Key return signal input-only ports. The threshold voltage is set to a relatively low value. When a key matrix is formed in combination with the PB and PC ports, up to three simultaneous key presses can be detected. <br> The pull-down resistors are set by the IOS instruction with $\mathrm{PWn}=2$ for all four pins at the same time and cannot be set on an individual pin basis. <br> Input is disabled in clock stop mode. |
| $\begin{aligned} & 26 \\ & 25 \\ & 24 \\ & 23 \\ & 22 \\ & 21 \\ & 20 \\ & 19 \end{aligned}$ | PB0 <br> PB1 <br> PB2 <br> PB3 <br> PC0 <br> PC1 <br> PC2 <br> PC3 | O | Unbalanced CMOS push-pull | Key source signal output-only ports. Since the output transistor circuit is an unbalanced CMOS structure, diodes to prevent shorting due to multiple key presses are not required. In clock stop mode, these pins go to the output high-impedance state. During the power-on reset, these pins go to the output high-impedance state and hold that state until an output instruction is executed. |
| $\begin{aligned} & 18 \\ & 17 \\ & 16 \\ & 15 \end{aligned}$ | $\begin{aligned} & \text { PD0 } \\ & \text { PD1 } \\ & \text { PD2 } \\ & \text { PD3 } \end{aligned}$ | O | CMOS push-pull | Output-only ports. <br> In clock stop mode, these pins go to the output high-impedance state. During the power-on reset, these pins go to the output high-impedance state and hold that state until an output instruction is executed. |
| $\begin{aligned} & 14 \\ & 13 \\ & 12 \\ & 11 \\ & 10 \\ & 9 \\ & 8 \\ & 7 \\ & 6 \\ & 5 \\ & 4 \\ & 3 \end{aligned}$ | $\begin{gathered} \text { PE0 } \\ \text { PE1/SCK2 } \\ \mathrm{PE} 2 / \mathrm{SO} 2 \\ \mathrm{PE} 3 / \mathrm{SI2} \\ \mathrm{PF0} \\ \mathrm{PF} 1 / \mathrm{SCK} 1 \\ \mathrm{PF} 2 / \mathrm{SO} 1 \\ \mathrm{PF} 3 / \mathrm{SI1} \\ \mathrm{PG} 0 \\ \mathrm{PG} 1 / \mathrm{SCK0} \\ \mathrm{PG} / \mathrm{SO} 0 \\ \mathrm{PG} 3 / \mathrm{SIO} \end{gathered}$ | I/O | CMOS push-pull | General-purpose I/O port/serial I/O pin shared-function ports. <br> The F and G port inputs are Schmitt inputs. The E ports is a normal input. <br> The IOS instruction switches these ports between general-purpose I/O ports and serial I/O ports, and between input and output for general-purpose I/O ports. <br> - When used as general-purpose I/O ports these pins: <br> Can be set for input or output in bit units (bit I/O), and are set for use as general-purpose I/O ports by the IOS instruction with $\mathrm{PWn}=0$. $\begin{aligned} & \mathrm{b}=\mathrm{SI} / \mathrm{O} 0 \\ & \mathrm{~b} 1=\mathrm{SI} / \mathrm{O} 1 \\ & \mathrm{~b} 2=\mathrm{SI} / \mathrm{O} 2 \end{aligned}$ <br> 0 ... $\qquad$ general-purpose port <br> 1 $\qquad$ .SI/O port <br> are set for input or output by the IOS instruction in bit units. $\begin{aligned} & \mathrm{PE} . . . . . . . . . . . . . . \mathrm{PWn}=4 \\ & \mathrm{PF} \ldots . . . . . . . . . \mathrm{PWn}=5 \\ & \mathrm{PG} . . . . . . . . . . \mathrm{PWn}=6 \end{aligned}$ <br> - When used as serial I/O ports these pins: <br> Are set for serial I/O port use by the IOS instruction with $\mathrm{PWn}=0$, and are accessed by reading and writing the serial I/O data buffer with the INR and OUTR instructions. <br> Note: Pin setup states when used as serial I/O ports: <br> PEO, PFO, PGO ......General-purpose I/O <br> PE1, PF1, PG1 ......SCK output in internal clock mode SCK input in external clock mode <br> PE2, PF2, PG2......SO output <br> PE3, PF3, PG3......SI input <br> In clock stop mode, input is disabled and these pins go to the high-impedance state. During the power-on reset, these pins become general-purpose input ports. |
| $\begin{gathered} 1 \\ 80 \end{gathered}$ | $\begin{gathered} \text { XIN } \\ \text { XOUT } \end{gathered}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | - | Connections for a 4.5 MHz crystal oscillator |
| $\begin{aligned} & 78 \\ & 77 \end{aligned}$ | $\begin{aligned} & \mathrm{EO} 1 \\ & \mathrm{EO} 2 \end{aligned}$ | O | CMOS tristate | Main charge pump outputs <br> These pins output a high level when the frequency generated by dividing the local oscillator signal frequency by N is higher than the reference frequency, and a low level when that frequency is lower. <br> These pins go to the high-impedance state when the frequencies match. <br> These pins go to the high-impedance state when the $\overline{\text { HOLD }}$ pin is set low in the hold enable state. <br> In clock stop mode, during the power-on reset and in the PLL stop state, these pins go to the high-impedance state. |

Continued from preceding page.

| Pin No. | Symbol | I/O | I/O type | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 76 \\ & 73 \\ & 31 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}} \\ & \mathrm{~V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | - | - | Power supply connections |
| 75 | FMIN | 1 | Input | FM VCO (local oscillator) input <br> This pin is selected by the PLL instruction CW1 (b1, b0 are ignored). <br> Capacitor coupling must be used for signal input. <br> Input is disabled when the HOLD pin is set low in the hold enable state. <br> Input is disabled in clock stop mode, during the power-on reset, and in the PLL stop state. |
| 74 | AMIN | 1 | Input | AM VCO (local oscillator) input <br> This pin is selected and the band set by the PLL instruction CW1 (b1, b0). <br> Capacitor coupling must be used for signal input. <br> Input is disabled when the $\overline{\text { HOLD }}$ pin is set low in the hold enable state. <br> Input is disabled in clock stop mode, during the power-on reset, and in the PLL stop state. |
| 72 | SUBPD | O | CMOS tristate | Sub-charge pump output <br> This pin, in combination with the main charge pump, allows the construction of a highspeed locking circuit. <br> The DZC instruction controls the sub-charge pump. <br> This pin goes to the high-impedance state when the $\overline{\text { HOLD }}$ pin is set low in the hold enable state. <br> This pin goes to the high-impedance state in clock stop mode, during the power-on reset, and in the PLL stop state. |
| 71 | EO3 | O | CMOS tristate | Second PLL charge pump output <br> This pin outputs a low level when the frequency generated by dividing the local oscillator signal frequency by N is higher than the reference frequency, and a high level when that frequency is lower. <br> This pin goes to the high-impedance state when the frequencies match. (Note that this pin's output logic is the opposite of that of the EO1 and EO2 pins.) <br> This pin goes to the high-impedance state when the HOLD pin is set low in the hold enable state. <br> This pin goes to the high-impedance state in clock stop mode, during the power-on reset, and in the PLL stop state. |

Continued from preceding page.

| Pin No. | Symbol | I/O | I/O type | Function |
| :---: | :---: | :---: | :---: | :---: |
| 70 | HCTR | 1 | Input | Universal counter/general-purpose input shared-function input port <br> The IOS instruction b3 with PWn = 3 switches the pin function between universal counter input and general-purpose input. <br> - Frequency measurement <br> The universal counter function is selected by an IOS instruction with $\mathrm{PWn}=3$ and $\mathrm{b} 3=0$. HCTR frequency measurement mode is set up by a UCS instruction with b3 $=0$ and b2 $=$ 0 , and counting is started with a UCC instruction after the count time is selected. <br> The CNTEND flag is set when the count completes. <br> To operate this circuit as an AC amplifier in this mode, the input must be capacitor coupled. <br> - General-purpose input pin use <br> The general-purpose input port function is selected by an IOS instruction with PWn=3 and $\mathrm{b} 3=1$. <br> An internal register (address: 0EH) input instruction INR (b0) is used to acquire data from this pin. <br> Input is disabled in clock stop mode. (The input pin will be pulled down.) <br> During the power-on reset, the universal counter function is selected. |
| 69 | LCTR | 1 | Input | Universal counter (frequency and period measurement)/general-purpose input sharedfunction input port <br> The IOS instruction b2 with PWn = 3 switches the pin function between universal counter input and general-purpose input. <br> - Frequency measurement <br> The universal counter function is selected by an IOS instruction with $\mathrm{PWn}=3$ and $\mathrm{b} 2=0$. LCTR frequency measurement mode is set up by aCS instruction with $\mathrm{b} 3=0 \mathrm{~b} 2=1$, and counting is started with a UCC instruction after the count time is selected. <br> The CNTEND flag is set when the count completes. <br> To operate this circuit as an AC amplifier in this mode, the input must be capacitor coupled. <br> - Period measurement <br> With the universal counter function selected, set up period measurement mode with a UCS instruction with b3 $=1$ and b2 $=0$, and start the count with a UCC instruction after selecting the count time. The CNTEND flag will be set when the count completes. In this mode, the signal must be input with DC coupling to turn off the bias feedback resistor. <br> - General-purpose input pin use <br> The general-purpose input port function is selected by an IOS instruction with PWn $=3$, $\mathrm{b} 2=1$. <br> An internal register (address: 0EH) input instruction INR (b1) is used to acquire data from this pin. <br> Input is disabled in clock stop mode. (The input pin will be pulled down.) During the power-on reset, the universal counter function (in HCTR frequency measurement mode) is selected. |

Continued from preceding page.

| Pin No. | Symbol | I/O | I/O type | Function |
| :---: | :---: | :---: | :---: | :---: |
| 67 | $\overline{\text { HOLD }}$ | 1 | Input | PLL control and clock stop mode control <br> Setting this pin low in the hold enabled state disables input to the FMIN and AMIN pins and sets the EO pin to the high-impedance state. <br> To enter clock stop mode, set the HOLDEN flag, set this pin low, and execute a CKSTP instruction. <br> To clear clock stop mode, set this pin high. |
| $\begin{aligned} & 66 \\ & 65 \\ & 64 \\ & 63 \\ & 62 \\ & 61 \end{aligned}$ | PHO/ADIO <br> PH1/ADI1 <br> PH2/ADI2 <br> PH3/ADI3 <br> PIO/ADI4 <br> PI1/ADI5 | 1 | Input | General-purpose input port/A/D converter shared-function pins <br> The IOS instruction with PWn = 7 or 8 switches the pin function between general-purpose input ports and $A / D$ converter inputs. <br> - General-purpose input port usage <br> Specify general-purpose input port usage with the IOS instruction with PWn = 7 or 8 in bit units. <br> - A/D converter usage <br> Specify A/D converter usage with the IOS instruction with $\mathrm{PWn}=7$ or 8 in bit units. <br> Specify the pin to convert with the IOS instruction with $\mathrm{PWn}=1$. <br> Start a conversion with the UCC instruction (b2). <br> The ADCE flag will be set when the conversion competes. <br> Note: Executing an input instruction for a port specified for ADI usage will always return low since input is disabled. These pins must be set up for general-purpose input port usage before an input instruction is executed. <br> Input is disabled in clock stop mode. <br> During the power-on reset, these pins go to the general-purpose input port function. |
| $\begin{aligned} & 60 \\ & 59 \\ & 58 \\ & 57 \end{aligned}$ | $\begin{aligned} & \text { PJ0 } \\ & \text { PJ1 } \\ & \text { PJ2 } \\ & \text { PJ3 } \end{aligned}$ | 0 | N -channel open drain | General-purpose output ports <br> An external pull-up resistor is required since these pins are open-drain circuits. In clock stop mode, these pins go to the transistor off state (high level output). During the power-on reset, these pins are set up as general-purpose output ports and go to the transistor off state (high level output). |
| $\begin{aligned} & 56 \\ & 55 \\ & 54 \\ & 53 \end{aligned}$ | PKO/INTO <br> PK1/INT1 <br> PK2 <br> PK3 | I/O | CMOS push-pull | General-purpose I/O/external interrupt shared-function ports <br> There is no instruction that switches the function of these ports between general-purpose ports and external interrupt ports. These pins function as external interrupt pins at the point that the external interrupt enable flag is set. <br> - General-purpose I/O port usage <br> These pins can be set for input or output in bit units (bit I/O). <br> The IOS instruction is used to specify input or output in bit units. <br> - External interrupt pin usage <br> This function can be used by setting the external interrupt enable flags (INTOEN and INT1EN) in status register 2. The corresponding pin must be set up for input. To enable interrupt operation, the interrupt enable flag (INTEN) in status register 1 also must be set. <br> The IOS instruction with $\mathrm{PWn}=3, \mathrm{~b} 1=\mathrm{INT} 1$, and $\mathrm{bO}=\mathrm{INT} 0$ is used to select rising or falling edge detection. <br> In clock stop mode, input is disabled and these pins go to the high impedance state. During the power-on reset, these pins function as general-purpose input ports. |
| $\begin{gathered} 52 \text { to } \\ 45 \end{gathered}$ | PL0 to PL3 PM0 to PM3 | I/O | CMOS push-pull | General-purpose I/O ports <br> The IOS instruction is used to specify input or output. <br> In clock stop mode input is disabled and these pins go to the high impedance state. During the power-on reset, these pins function as general-purpose input ports. |

Continued on next page.

Continued from preceding page.

| Pin No. | Symbol | I/O | I/O type | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 44 \\ & 43 \\ & 42 \\ & 41 \end{aligned}$ | PNo/BEEP <br> PN1 <br> PN2 <br> PN3 | O | CMOS push-pull | General-purpose output port/BEEP tone shared-function output pins <br> The BEEP instruction switches between the general-purpose output port and BEEP tone functions. <br> - General-purpose output port usage The BEEP instruction with b3 $=0$ sets up the general-purpose output port function. Pins PN1 to PN3 are general-purpose output-only pins. <br> - BEEP output usage <br> The BEEP instruction with b3 $=1$ sets up BEEP output. <br> The BEEP instruction bits b0, b1 and b2 sets the frequency. <br> When set up as the BEEP port, executing an output instruction will set the internal latch data but has no influence on the output. <br> These pins go to the output high-impedance state in clock stop mode. <br> These pins go to the output high-impedance state during the power-on reset and hold that state until an output instruction is executed. |
| $\begin{gathered} 40 \text { to } \\ 33 \end{gathered}$ | PO0 to PO3 <br> PP0 to PP3 | 0 | CMOS push-pull | Output-only ports <br> These pins go to the output high-impedance state in clock stop mode. <br> These pins go to the output high-impedance state during the power-on reset and hold that state until an output instruction is executed. |
| 32 | PQ0 | I/O | CMOS push-pull | General-purpose I/O ports <br> The IOS instruction is used to specify input or output. <br> The OUTR and INR instructions are used for output and input. <br> The bit set, reset and test instruction cannot be used. <br> In clock stop mode input is disabled and these pins go to the high impedance state. <br> During the power-on reset, these pins function as general-purpose input ports. |
| $\begin{gathered} 79 \\ 2 \end{gathered}$ | $\begin{aligned} & \text { TEST1 } \\ & \text { TEST2 } \end{aligned}$ |  |  | LSI test pins <br> These pins must be either left open or connected to ground. |

## LC72358N, LC72362N and LC72366 Instruction Table

Abbreviations:
ADDR: Program memory address
b: Borrow
C: Carry
$\mathrm{D}_{\mathrm{H}}$ : Data memory address high (row address): 2 bits
$\mathrm{D}_{\mathrm{L}}$ : Data memory address low (column address):4 bits
I: Immediate data: 4 bits
M: Data memory address
N: Bit position
Pn: Port number:4 bits
PWn: Port control word number: 4 bits
r: $\quad$ General register (one of banks 00 to 0 FH )
Rn: Register number:4 bits
( ): Contents of register or memory
( )N: Contents of bit N of register or memory


Continued on next page.

Continued from preceding page.


Continued from preceding page.


- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.

■ Anyone purchasing any products described or contained herein for an above-mentioned use shall:
(1) Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
(2) Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.

- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of August, 1996. Specifications and information herein are subject to change without notice.

