

## LC35V256EM, ET-70W

# 256K (32K words $\times$ 8 bits) SRAM Control pins: $\overline{\text{OE}}$ and $\overline{\text{CE}}$

#### Overview

The LC35V256EM-70W and LC35V256ET-70W are asynchronous silicon-gate CMOS SRAMs with a 32768-word by 8-bit structure. These are full-CMOS devices with 6 transistors per memory cell, and feature ultralow-voltage operation, a low operating current drain, and an ultralow standby current. Control inputs include  $\overline{\text{OE}}$  for fast memory access and  $\overline{\text{CE}}$  for power saving and device selection. This makes these devices optimal for systems that require low power or battery backup, and makes memory expansion easy. The ultralow standby current allows these devices to be used with capacitor backup as well.

#### **Features**

• Supply voltage range: 3.0 to 3.6 V

Access time: 70 ns (maximum)
 Standby current: 0.8 μA (Ta ≤ 60°C)

 $4.0~\mu A~(Ta \leq 70^{\circ}C)$ 

• Operating temperature: -10 to +70°C

• Data retention voltage: 2.0 to 3.6 V

- All I/O levels: CMOS compatible (0.8 V<sub>CC</sub>, 0.2 V<sub>CC</sub>)
- Input/output shared function pins, 3-state output pins
- No clock required (fully static circuits)
- Package

28-pin SOP (450 mil) plastic package:

LC35V256EM-70W

28-pin TSOP ( $8 \times 13.4$  mm) plastic package:

LC35V256ET-70W

## **Package Dimensions**

unit: mm

#### 3187A-SOP28D



unit: mm

#### 3221-TSOP28 (Type I)



- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

#### LC35V256EM, ET70W

## Pin Assignment (Top view)





#### **Block Diagram**



## **Pin Functions**

| A0 to A14             | Address input            |
|-----------------------|--------------------------|
| WE                    | Read/write control input |
| ŌĒ                    | Output enable input      |
| CE                    | Chip enable input        |
| I/O1 to I/O8          | Data I/O                 |
| V <sub>CC</sub> , GND | Power supply, ground     |

#### **Function Table**

| Mode           | CE | ŌĒ | WE | I/O            | Supply current   |
|----------------|----|----|----|----------------|------------------|
| Read cycle     | L  | L  | Н  | Data output    | I <sub>CCA</sub> |
| Write cycle    | L  | Х  | L  | Data input     | I <sub>CCA</sub> |
| Output disable | L  | Н  | Н  | High impedance | I <sub>CCA</sub> |
| Unselected     | Н  | Х  | Х  | High impedance | I <sub>ccs</sub> |

Note: X indicates H or L.

## **Specifications**

## **Absolute Maximum Ratings**

| Parameter              | Symbol              | Conditions Ratings |                                |    |
|------------------------|---------------------|--------------------|--------------------------------|----|
| Maximum supply voltage | V <sub>CC</sub> max |                    | 4.6                            | V  |
| Input pin voltage      | V <sub>IN</sub>     |                    | -0.3* to V <sub>CC</sub> + 0.3 | V  |
| I/O pin voltage        | V <sub>I/O</sub>    |                    | $-0.3$ to $V_{CC} + 0.3$       | V  |
| Operating temperature  | Topr                |                    | -10 to +70                     | °C |
| Storage temperature    | Tstg                |                    | -55 to +125                    | °C |

Note: \* The minimum value is -2.0 V for pulse widths under 30 ns.

## I/O Capacitances at $Ta = 25^{\circ}C$ , f = 1 MHz

| Parameter             | Symbol           | Conditions             | Ratings |     |     | Unit |
|-----------------------|------------------|------------------------|---------|-----|-----|------|
|                       |                  |                        | min     | typ | max | Onit |
| I/O pin capacitance   | C <sub>I/O</sub> | V <sub>I/O</sub> = 0 V |         | 6   | 10  | pF   |
| Input pin capacitance | C <sub>I</sub>   | V <sub>IN</sub> = 0 V  |         | 6   | 10  | pF   |

Note: All units are not tested; only samples are tested.

## DC Allowable Operating Ranges at Ta = -10 to $+70^{\circ}$ C, $V_{CC}$ = 3.0 to 3.6 V

| Parameter      | Symbol          | Conditions | Ratings            |     |                       | Unit    |
|----------------|-----------------|------------|--------------------|-----|-----------------------|---------|
|                |                 |            | min                | typ | max                   | ] Offit |
| Supply voltage | V <sub>CC</sub> |            | 3.0                | 3.3 | 3.6                   | V       |
| Input voltage  | V <sub>IH</sub> |            | 0.8V <sub>CC</sub> |     | V <sub>CC</sub> + 0.3 | V       |
|                | V <sub>IL</sub> |            | -0.3*              |     | 0.2V <sub>CC</sub>    | V       |

Note: \* The minimum value is -2.0 V for pulse widths under 30 ns.

## LC35V256EM, ET70W

## DC Electrical Characteristics at $Ta = -10~to~+70^{\circ}C,\,V_{CC} = 3.0~to~3.6~V$

| Parameter                                           |                           | Symbol                                                                  | Conditions                                                                                                                                     |            |                       | Ratings |      | Unit  |
|-----------------------------------------------------|---------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|---------|------|-------|
|                                                     |                           | Symbol                                                                  | Conditions                                                                                                                                     |            | min                   | typ     | max  | Offic |
| Input leakage current                               |                           | ILI                                                                     | V <sub>IN</sub> = 0 to V <sub>CC</sub>                                                                                                         |            | -1.0                  |         | +1.0 | μA    |
| Output leakage current                              |                           | I <sub>LO</sub>                                                         | $V_{\overline{CE}} = V_{IH} \text{ or } V_{\overline{OE}} = V_{IH} \text{ or } V_{\overline{WE}} = V_{IL}$<br>$V_{I/O} = 0 \text{ to } V_{CC}$ |            | -1.0                  |         | +1.0 | μA    |
| Output high lovel voltage                           |                           | V <sub>OH1</sub>                                                        | I <sub>OH1</sub> = -2.0 mA                                                                                                                     |            | V <sub>CC</sub> - 0.4 |         |      | V     |
| Output high-level voltage                           | Output high-level voltage |                                                                         | I <sub>OH2</sub> = -100 μA                                                                                                                     |            | V <sub>CC</sub> - 0.1 |         |      | V     |
| Outroit lavo lavol valta va                         |                           | V <sub>OL1</sub>                                                        | $I_{OL1} = 2.0 \text{ mA}$                                                                                                                     |            |                       |         | 0.4  | V     |
| Output low-level voltage                            |                           | V <sub>OL2</sub>                                                        | I <sub>OL2</sub> = 100 μA                                                                                                                      |            |                       |         | 0.4  | V     |
|                                                     |                           | I <sub>CCA2</sub>                                                       | $V_{\overline{CE}} = V_{IL}, \ I_{I/O} = 0 \ mA, \ V_{IN} = V_{IH} \ or \ V_{IL}$                                                              |            |                       |         | 1.2  | mA    |
| Operating current drain                             | CMOS inputs               | I <sub>CCA3</sub>                                                       | $V_{\overline{CE}} = V_{IL}, V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{I/O} = 0 \text{ mA, DUTY } 100 \%$                                        | min cycle  |                       | 20      | 25   | mA    |
|                                                     |                           |                                                                         |                                                                                                                                                | 1 µs cycle |                       | 1.5     | 2.5  | mA    |
|                                                     |                           |                                                                         | \ \\ \\ \\ \\                                                                                                                                  | Ta ≤ 25°C  |                       | 0.01    |      | μA    |
| Standby mode $V_{CC} - 0.2 \text{ V}/$ 0.2 V inputs | I <sub>CCS1</sub>         | $V_{CE} \ge V_{CC} - 0.2 \text{ V},$<br>$V_{IN} = 0 \text{ to } V_{CC}$ | Ta ≤ 60°C                                                                                                                                      |            |                       | 0.8     | μA   |       |
| current drain                                       | 0.2 ·puto                 |                                                                         | 114                                                                                                                                            | Ta ≤ 70°C  |                       |         | 4.0  | μA    |
|                                                     | CMOS inputs               | I <sub>CCS2</sub>                                                       | $V_{\overline{CE}} = V_{IH}, V_{IN} = 0 \text{ to } V_{CC}$                                                                                    |            |                       |         | 0.4  | mA    |

Note: \* Reference values when  $V_{CC}$  = 3.3 V and Ta = 25°C.

## AC Electrical Characteristics at $Ta = -10~to~+70^{\circ}C,\,V_{CC} = 3.0~to~3.6~V$

AC test conditions

Input pulse voltage levels: 0.2  $V_{CC}$  to 0.8  $V_{CC}$ 

Input rise and fall times: 5 ns

Input and output timing levels:  $1/2\ V_{CC}$ 

Output load: 30 pF (including the jig capacitance)

## Read Cycle

| Parameter              | Symbol           | min | max | Unit |
|------------------------|------------------|-----|-----|------|
| Read cycle time        | t <sub>RC</sub>  | 70  |     | ns   |
| Address access time    | t <sub>AA</sub>  |     | 70  | ns   |
| CE access time         | t <sub>CA</sub>  |     | 70  | ns   |
| OE access time         | t <sub>OA</sub>  |     | 50  | ns   |
| Output hold time       | t <sub>OH</sub>  | 10  |     | ns   |
| CE output enable time  | t <sub>COE</sub> | 10  |     | ns   |
| OE output enable time  | tooe             | 5   |     | ns   |
| CE output disable time | t <sub>COD</sub> |     | 35  | ns   |
| OE output disable time | t <sub>OOD</sub> |     | 30  | ns   |

## Write Cycle

| Parameter              | Symbol           | min | max | Unit |
|------------------------|------------------|-----|-----|------|
| Write cycle time       | t <sub>WC</sub>  | 70  |     | ns   |
| Address setup time     | t <sub>AS</sub>  | 0   |     | ns   |
| Write pulse width      | t <sub>WP</sub>  | 55  |     | ns   |
| CE setup time          | t <sub>CW</sub>  | 60  |     | ns   |
| Write recovery time    | t <sub>WR</sub>  | 0   |     | ns   |
| CE write recovery time | t <sub>WR1</sub> | 0   |     | ns   |
| Data setup time        | t <sub>DS</sub>  | 50  |     | ns   |
| Data hold time         | t <sub>DH</sub>  | 0   |     | ns   |
| CE data hold time      | t <sub>DH1</sub> | 0   |     | ns   |
| WE output enable time  | t <sub>WOE</sub> | 5   |     | ns   |
| WE output disable time | t <sub>WOD</sub> |     | 35  | ns   |

## **Timing Charts**

[Read cycle] \*1



[Write cycle 1] ( $\overline{\text{WE}}$  write) \*6



[Write cycle 2] ( $\overline{\text{CE}}$  write) \*6



Notes:1. WE must be held at the high level during the read cycle.

- 2. Do not apply reverse phase signals to the DOUT pins when those pins are in the output state.
- 3. The time t<sub>WP</sub> is the period when both  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  are low. It is defined as the time from the fall of  $\overline{\text{WE}}$  to the rise of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ , whichever occurs first.
- 4. The time t<sub>CW</sub> is the period when both  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  are low. It is defined as the time from the fall of  $\overline{\text{CE}}$  to the rise of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ , whichever occurs first.
- 5. The D<sub>OUT</sub> pins will be in the high-impedance state if any one of the following is held: OE is at the high level, CE is at the high level, or WE is at the low level.
- 6. The  $\overline{\mathsf{OE}}$  pin must be either held high or held low during the write cycle.
- 7. D<sub>OUT</sub> has the same phase as the write data during this write cycle.

#### Data Retention Characteristics at $Ta = -10 \text{ to } +70^{\circ}\text{C}$

| Parameter                     | Symbol           | Conditions                                     | min               | max | Unit |
|-------------------------------|------------------|------------------------------------------------|-------------------|-----|------|
| Data retention supply voltage | V <sub>DR</sub>  | $V_{\overline{CE}} \ge V_{CC} - 0.2 \text{ V}$ | 2.0               | 3.6 | V    |
| Chip enable setup time        | t <sub>CDR</sub> |                                                | 0                 |     | ns   |
| Chip enable hold time         | t <sub>R</sub>   |                                                | t <sub>RC</sub> * |     | ns   |

Note: \* t<sub>RC</sub>: Read cycle time

#### Data Retention Waveforms (CE control)



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of January, 2000. Specifications and information herein are subject to change without notice.