

# Juno™ 04 UR8HC007-004

Zero-Power<sup>™</sup> Input Device and Power Management IC

### HID & SYSTEM MANAGEMENT PRODUCTS, H/PC IC FAMILY

#### DESCRIPTION

The Juno<sup>™</sup> 04 is a member of a series of input device and power management companion ICs for RISC-based portable systems. On a single IC, the Juno<sup>™</sup> 04 integrates control of any 4-wire or 8-wire resistive touch screen, keyboard scanning, unique power management capabilities, and plenty of General Purpose Input / Output (GPIO).

The Juno<sup>TM</sup> 04 provides continuous operation between 3 and 5V and scans a fully programmable 8 X 16 keyboard matrix. The Zero-Power<sup>TM</sup> Juno<sup>TM</sup> 04 will power down even between key presses. Typical power consumption is less than 1  $\mu$ A, a first for embedded ICs.

The Juno<sup>™</sup> 04 is equipped with Semtech's proprietary protocol developed specifically for RISCbased handheld machines. It interfaces the system via either Asynchronous Serial (UART) or the Serial Peripheral Interface (SPI).

The integration of features, many of them programmable, on one IC increases flexibility and reduces component count and cost.

### FEATURES

- Typically consumes less than 1µA
- Scans an 8 x 16 keyboard matrix that supports Japanese, English and European keyboards
- Interfaces any four- or eight-wire resistive touch screen
- Operates continuously between 3 Volts and 5 Volts
- Offers unique power management capabilities that work in harmony with Windows® CE power modes
- Always runs in "Stop" mode without data or event loss
- GPIO pins provide interrupt at both falling and rising edge of signals, ideal for lid functions, power, ring indicators, docking signals, battery measurement, etc.

- Has additional GPIO available for LEDs, switches, etc.
- Offers internal control of LCD brightness/contrast, audio, etc. as well as four 10-bit A/D channels for power management monitoring
- Provides programmable features that allow for maximum design differentiation without customization
- Cost-effective, reducing overall system costs by integrating features that would typically require multiple components
- Available in 80-pin 13 x 13 mm, 1.7mm high package to accommodate slim designs

#### **APPLICATIONS**

- Jupiter-class devices
- Professional H/PCs

- H/PCs
- Web Phones, G3 Terminals

### **PIN ASSIGNMENTS**



Juno is a trademark of Semtech Corporation. All other trademarks belong to their respective companies.



#### ORDERING CODE

Technical Reference Manual

**Other Materials** 

Juno™ 04 Eval. Kit

Package OptionsPitch in mm'sTA = 0° C to +75° C80-pin, Plastic LQFP0.5UR8HC007-004-XX-FQ

| Order number        |
|---------------------|
| DOC8-007-004-TR-XXX |
| EVK8-007-004-XXX    |

Note 1: XX= Optional for customization; XXX= Denotes revision number

Туре

Document

Evaluation Kit

### **BLOCK DIAGRAM**





## **PIN DEFINITIONS**

COL8-COL11

COL12-COL13

COL14-COL15

| Mnemonic               | QFP      | Туре | Name and Function                                                                                                                                                                                                                      |
|------------------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Supply           |          |      |                                                                                                                                                                                                                                        |
| VDD                    | 71       | PWR  | Positive Supply Voltage                                                                                                                                                                                                                |
| AVREF                  | 71<br>72 | AI   | Positive analog reference voltage                                                                                                                                                                                                      |
| AVSS                   | 73       | PWR  | Ground: analog signal                                                                                                                                                                                                                  |
| VSS                    | 30       | PWR  | Ground: negative supply voltage                                                                                                                                                                                                        |
| VSS1                   | 24       | PWR  | Auxiliary Ground; must be tied to pin 30                                                                                                                                                                                               |
| Reset                  |          |      |                                                                                                                                                                                                                                        |
| _RESET                 | 25       | I    | <b>Controller hardware reset pin:</b><br>when at Low-level, this pin holds the<br>UR8HC007in a reset state. This pin<br>must be held at a logic-low until Power<br>Supply voltage (VDD) reaches the<br>minimum operating level (2.7V). |
| Oscillator pins        |          |      |                                                                                                                                                                                                                                        |
| OSCI                   | 28       | Ι    | <b>Oscillator input</b> : connect ceramic<br>resonator with built-in load capacitors<br>or CMOS clock from external oscillator<br>4 MHz operating frequency                                                                            |
| _OSCO                  | 29       | 0    | Oscillator Output: connect ceramic<br>resonator with built-in load capacitors<br>or keep open if external oscillator<br>is used                                                                                                        |
| Scanned<br>matrix pins |          |      |                                                                                                                                                                                                                                        |
| ROW0-ROW7              | 62-55    |      | Row matrix outputs                                                                                                                                                                                                                     |
| COL0-COL7              | 54-47    | 0    | Column matrix outputs                                                                                                                                                                                                                  |

38-35

27-26

79-78



## PIN DEFINITIONS, (CON'T)

| Mnemonic               | QFP   | Туре       | Name and Function                                                                                                                     |
|------------------------|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose        |       |            |                                                                                                                                       |
| Input/Ouput            |       |            |                                                                                                                                       |
| GIO0                   |       |            |                                                                                                                                       |
| GIO00/LED0-GIO3/LED3   | 34-31 | I/O        | General purpose input/output pin<br>LED driver                                                                                        |
| GIO1                   |       |            |                                                                                                                                       |
| GIO10-GIO11            | 17-16 | I/O        | General purpose input/output pin,                                                                                                     |
| GIO3 - analog input    |       |            |                                                                                                                                       |
| GIO30/AD0              | 1     | I/O/Ai     | General purpose input/output pin,<br>A/D input 0                                                                                      |
| GIO31/AD1              | 80    | I/O/Ai     | General purpose input/output pin,<br>A/D input 1                                                                                      |
| GIO4                   |       |            |                                                                                                                                       |
| GIO41/SW1/±INT1        | 4     | I/O, I±Int | General purpose input/output pin,<br>switch Input. Capable of interrupt on<br>both positive and negative edges                        |
| GIO42/_BLINKCANCEL     | 3     | 1/0        | General purpose input/output pin;<br>negative input cancels all LED<br>blinking, unless blink-cancel function<br>disabled in register |
| GIO43                  | 2     |            | General purpose input/output pin                                                                                                      |
| GIO5 - analog output   |       |            |                                                                                                                                       |
| DA0/PWM0/GIO50         | 11    | Ao         | D/A output (Range: AVSS to AVREF)                                                                                                     |
| DA1/PWM1/GIO51         | 10    | Ao         | D/A output (Range: AVSS to AVREF)                                                                                                     |
| Touch Screen interface | e     |            |                                                                                                                                       |
| RIGHT3/GIO67           | 39    | I/O        | If no hardware touchscreen driver,<br>drive output to right side of<br>touchscreen; otherwise general<br>purpose I/O                  |
| RIGHT2/GIO66           | 40    | 1/0        | If no hardware touchscreen driver,<br>drive output to right side of<br>touchscreen; otherwise general<br>purpose I/O                  |
| RIGHT1/GIO65           | 41    | I/O        | If no hardware touchscreen driver,<br>drive output to right side of<br>touchscreen; otherwise general<br>purpose I/O                  |
| RIGHT0/GIO64           | 42    | I/O        | If no hardware touchscreen driver,<br>drive output to right side of<br>touchscreen; otherwise general<br>purpose I/O                  |
| LEFT3/GIO63            | 43    | I/O        | If no hardware touchscreen driver,<br>drive output to left side of touchscreen;<br>otherwise general purpose I/O                      |
| LEFT2/GIO62            | 44    | I/O        | If no hardware touchscreen driver,<br>drive output to left side of touchscreen;<br>otherwise general purpose I/O                      |
| LEFT1/GIO61            | 45    | 1/0        | If no hardware touchscreen driver,<br>drive output to left side of touchscreen;<br>otherwise general purpose I/O                      |
| LEFT0/GIO60            | 46    | I/O        | If no hardware touchscreen driver,<br>drive output to left side of touchscreen;<br>otherwise general purpose I/O                      |



# PIN DEFINITIONS, (CON'T)

| Pin Numbers<br>Mnemonic        | QFP             | Туре       | Name and Function                                                                                                                          |  |  |  |
|--------------------------------|-----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BOT3/RIGHT                     | 63              | 0          | If no hardware touchscreen driver,<br>drive output to bottom side of<br>touchscreen; otherwise output for righ<br>side of touchscreen      |  |  |  |
| BOT2/LEFT                      | 64              | 0          | If no hardware touchscreen driver,<br>drive output to bottom side of<br>touchscreen; otherwise output for left<br>side of touchscreen      |  |  |  |
| BOT1/BOT                       | 65              | 0          | If no hardware touchscreen driver,<br>drive output to bottom side of<br>touchscreen; otherwise output for<br>bottom side of touchscreen    |  |  |  |
| BOT0/TOP                       | 66              | 0          | If no hardware touchscreen driver,<br>drive output to bottom side of<br>touchscreen; otherwise output for top<br>side of touchscreen       |  |  |  |
| TOP3/_RIGHTEN                  | 67              | 0          | If no hardware touchscreen driver,<br>drive output to top side of touchscreen;<br>otherwise enable output to right side of<br>touchscreen  |  |  |  |
| TOP2/_LEFTEN                   | 68              | 0          | If no hardware touchscreen driver,<br>drive output to top side of touchscreen;<br>otherwise enable output to left side of<br>touchscreen   |  |  |  |
| TOP1/_BOTEN                    | 69              | 0          | If no hardware touchscreen driver,<br>drive output to top side of touchscreen;<br>otherwise enable output to bottom side<br>of touchscreen |  |  |  |
| TOP0/_TOPEN                    | 70              | 0          | If no hardware touchscreen driver,<br>drive output to top side of touchscreen;<br>otherwise enable output to top side of<br>touchscreen    |  |  |  |
| _TOUCHINT                      | 5               | - <u> </u> | Touchscreen interrupt input                                                                                                                |  |  |  |
| RIGHTAD                        | <u>5</u><br>77  | Ai         | A/D input from right side of touchscreen                                                                                                   |  |  |  |
| LEFTAD                         | 76              | Ai         | A/D input from left side of touchscreen                                                                                                    |  |  |  |
| BOTAD                          | <u>76</u><br>75 | Ai         | A/D input from bottom side of touchscreen                                                                                                  |  |  |  |
| TOPAD                          | 74              | Ai         | A/D input from top side of touchscreen                                                                                                     |  |  |  |
| System and Power<br>Management |                 |            |                                                                                                                                            |  |  |  |
| _LID                           | 23              | l±Int      | Lid closed signal from the lid switch<br>(active-low). Capable of interrupt on<br>both positive and negative edges                         |  |  |  |
| PWROK                          | 22              | l±Int      | Power OK signal. Capable of interrupt<br>on both positive and negative edges                                                               |  |  |  |
| _HSUS                          | 9               | <br>       | Host Suspended signal (active-low).<br>When "Low," indicates that host<br>computer system is in power-reduced<br>or Stop mode.             |  |  |  |



### PIN DEFINITIONS, (CON'T)

| Pin Numbers<br>Mnemonic         | QFP | Туре    | Name and Function                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Host Communication<br>Interface |     |         |                                                                                                                                                                                                                                                                                                                                                                                                         |
| _SS/_RTS                        | 13  | I_Int   | Slave_Select (SPI Mode) or<br>Ready_To_Send (Asynchronous Serial<br>Mode). Active-Low signal Input. Low-level<br>indicates that the Host System has data<br>for the UR8HC007 peripheral device or the<br>Host System is ready to accept data from<br>the UR8HC007 peripheral device.<br>Capable of Interrupt on Negative edge.<br>Pin 60 and pin 18 should both be "Low" for<br>data exchange to occur. |
| _ATN/_CTS                       | 18  | 0       | Attention (SPI Mode) or Clear_To_Send<br>(Asynchronous Serial Mode). Active-Low<br>signal Output. Low-level indicates that the<br>UR8HC007 peripheral device has data for<br>the Host System or the UR8HC007<br>peripheral device is ready to accept data<br>from the Host System. Pin 18 and pin 60<br>should both be "Low" for data exchange to<br>occur.                                             |
| MISO/TXD                        | 20  | I/O / O | Master-In-Slave-Out (SPI Mode) or<br>Transmit Data (Asynchronous Serial Mode,<br>Idle = "High" = 1)                                                                                                                                                                                                                                                                                                     |
| MOSI/RXD                        | 21  |         | Master-Out-Slave-In (SPI Mode) or Receive<br>Data (Asynchronous Serial Mode)                                                                                                                                                                                                                                                                                                                            |
| SCLK/_ISEL                      | 19  | <br>    | Serial Clock (SPI Mode) or Interface Select<br>(Asynchronous Serial Mode). Tie "Low" to<br>select Asynchronous Serial Mode. In SPI<br>Mode, use the following Clock sequence:<br>Idle-High / Negative-Edge (Shift Data) \<br>Positive-Edge (Latch Data), Idle-High.                                                                                                                                     |

**Note 2:** An underscore before a pin mnemonic denotes an active low signal. **Pin Types Legend:** PWR= Power; Ai=Analog Input; Ao= Analog Output; I=Digital Input; I\_Int=Digital Input capable of generating interrupts on a positive to negative edge transition; I±Int=Digital Input capable of generating interrupts on either a positive or a negative edge transition of the input signal; Ipup= Digital Input with built-in Pull-up to VDD; O=Output; pD= p-channel open Drain Output (switch to VDD); I/O=Input or Output (Bidirectional pin); nD= n-channel open Drain Output (switch to VSS); 15V= 5 Volt tolerant input (even if VDD is less than 5V); nD5V=5 Volt tolerant n-channel open Drain Output.



#### JUNO™ FAMILY COMMUNICATIONS INTERFACE

The Juno<sup>™</sup> family of controllers implements two modes of serial communications: The "Synchronous Peripheral Interface" (SPI) mode and the "Asynchronous Serial Interface" (ASI).

The SPI is a synchronous bidirectional, multi-slave interface that supports bit rates up to 500 Kb/s. Several Hosts and companion chips implement the SPI protocol in order to communicate with a wide range of peripherals such as EEPROMs, A/D converters, MCUs and other system components. Alternatively, the SPI may be implemented through software on the Host side.

The Juno<sup>™</sup> family implements the \_ATN as an additional hand-shake signal in order to support low power operation of the bus.

The ASI is an asynchronous interface (UART type) that operates at a fixed baud rate of 62.5 Kb/s.

Both interfaces are implemented through the same set of four pins.

The IC determines the mode of communication with the Host during power-up by reading the value of the SCLK/ISEL pin. If the pin is tied low, the ASI mode is enabled. If it is high, the SPI interface is enabled.

Please refer to the *Juno™ 04 Technical Reference Manual* for a description of handshake and critical timing parameters for each interface. The diagrams below describe the SPI and ASI communications interfaces, respectively.

#### **SPI Communications Interface**



### **ASI Communications Interface**





### PROTOCOLS, COMMANDS AND REPORTS

#### **Overview**

The Juno<sup>™</sup> UR8HC007-004 implements and supports four types of transaction messages.

1. Commands from the IC to the Host system

2. Commands from the Host system to the IC

3. Human Input Device (HID) reports to the system

4. Event Alert messages to the system

The protocol is fundamentally implemented through a set of general packet commands that allow handling and reporting of each individual controller register and each bit within each register. In this manner, the system achieves maximum flexibility in manipulating the operation of the UR8HC007-004 controller.

#### **General Message Structure**

Communications between the Juno<sup>™</sup> UR8HC007-004 and the Host processor are implemented using a set of packet protocols and commands. The general structure of a message is shown in the following diagram:

| Protocol Header           |
|---------------------------|
| Command/Report Identifier |
| Message Body              |
| (if applicable)           |
|                           |
|                           |
| LRC                       |
| -                         |
| Conorol Magaga Format     |

General Message Format

The Protocol Header identifies the type of transaction. The following table lists the available protocols.

### **Protocol Headers**

#### Protocols used in commands issued by the Host

| Commanus issued by the not | 51     |
|----------------------------|--------|
| Protocol                   | Header |
| Simple Commands            | 80H    |
| Write Register bit         | 81H    |
| Read Register bit          | 82H    |
| Write Register             | 83H    |
| Read Register              | 84H    |
| Write Block                | 85H    |
| Read Block                 | 86H    |
|                            |        |

#### Protocols used in responses, reports and alerts issued by the controller

| Protocol                            | Header |
|-------------------------------------|--------|
| Simple Commands                     | 80H    |
| Report Register bit & Event Alerts  | 81H    |
| Report Register                     | 83H    |
| Report Block                        | 85H    |
| Relative Pointer Data Report        | 87H    |
| Keyboard PS/2 Code Data Report      | 88H    |
| Absolute Pointer Data Report        | 89H    |
| Keyboard Key Code (position) Report | 8AH    |



#### PROTOCOLS, COMMANDS AND REPORTS (CON'T)

#### **HID Data Report**

The Pointing Device Data Reports format covers both absolute (where applicable) and relative positioning devices.

#### **Keyboard Data Report**

The Keyboard Data Reports return changes on the keyboard matrix or the External PS/2 keyboard device. The report ibncludes a make or break bit, a column number, and a row number.

### LRC (Longitudinal Redundancy Check)

The LRC is calculated for the whole packet, including the Protocol Header. The LRC is calculated by first taking the bitwise exclusive OR of all bytes from the message. If the most significant bit (MSB) of the LRC is set, the LRC is modified by clearing the MSB and changing the state of the next most significant bit. Thus, the Packet Check Byte will never consist of a valid LRC with the most significant bit set.

#### **General Commands Format**

For protocols used by either the host or the UR8HC007, a set of simple commands is implemented. These support the basic communication protocol and handle reset and errors in transmission.

A simple command would have the following structure:

| Header (80H) |  |
|--------------|--|
| Command Code |  |
| LRC          |  |
|              |  |

Simple Command Structure

Following is a summary of the simple commands used by both the Host and the UR8HC007-004:

#### **Simple Commands Summary**

| Command                 | Protocol | Cmd Code | Description                                                                                                  |
|-------------------------|----------|----------|--------------------------------------------------------------------------------------------------------------|
| Initialize              | Simple   | 20H      | Forces the recipient to enter the known default power-on state                                               |
| Initialization Complete | Simple   | 21H      | Issued as a hand-shake response only to the "Initialize" command.                                            |
| Resend Request          | Simple   | 25H      | Issued upon error in the reception<br>of a package. The recipient will<br>resend the last transmitted packet |



#### REGISTERS

The Juno<sup>™</sup> 04 implements a set of internal registers that can be used to control and monitor the operation of the various functional units of the controller IC. These registers can be accessed through the Read/Write Register commands described in the Commands section of the Juno™ 04 Technical Reference Manual. The register architecture of the Juno<sup>™</sup> 04 allows for maximum flexibility and expandability of the controller operation. At the same time, by using the default values for each register, a system can utilize all the basic functionality of the IC controller with minimum Host driver intervention.

### **Registers' Page Organization**



Figure 1: Registers' Page Organization



#### POWER MANAGEMENT MODES OF OPERATION

The Juno<sup>™</sup> family has three modes of operation relating to its power consumption.

The "Stop" mode is the lowest power consumption mode. In this mode, the crystal is stopped and the IC consumes only 1  $\mu$ A of leakage current. This is the default mode to which the IC will revert any time an event or a signal condition does not force it to exit this mode.

The "Wait" mode is entered each time it is necessary for a timer to be running in order to perform a system function. Such functions include the LED blinking mode and the use of one of the PWM channels. Typical power consumption in this mode is several hundred  $\mu$ As.

The "Run" mode is entered briefly, only to process an event or while an interrupt-generating signal condition persists. The controller IC will remain in this mode only for as long a signal prohibits it from reentering a lower power consumption mode or for as long as it is necessary to process a Host-related transaction (a few milliseconds).

#### POWER MANAGEMENT

The Juno<sup>™</sup> UR8HC007 family of controllers implements two power management methods: system-coordinated power management and Self-Power Management<sup>™</sup> (SPM).

System-coordinated power management primarily determines the tasks performed and the type of reports communicated to the Host. The Juno<sup>™</sup> 04 monitors the system states through the PWROK (Power OK), \_LID (Lid closed) and \_HSUS (Host suspended) lines. In addition to these signal inputs, the UR8HC007 family provides a set of registers, described in the "Registers" chapter of the *Juno<sup>™</sup> 04 Technical Reference Manual*, that can be used by the host to control the PM-related performance of the controller through software. According to the status of these lines (or register settings), the Juno<sup>™</sup> 04 will enable or disable specific tasks and reports suited to the current power and system management state of the Host.

Self-Power Management<sup>™</sup> describes a method implemented by the Juno<sup>™</sup> family of controllers that, independently of any system intervention, results in the lowest power consumption possible within the given parameters of its operation. Through Self-Power Management<sup>™</sup>, the Juno<sup>™</sup> controllers are capable of typically operating at only 1 µA, independent of the state of the system. Self-Power Management<sup>™</sup> primarily determines the actual power consumption of the controller IC.

The Juno<sup>™</sup> 04 implements the Semtech-patented Self-Power Management<sup>™</sup> method to achieve the minimum power consumption possible, independent of the Host power management state.

Even when the Host is in the active state, the IC can still operate most of the time at only 1  $\mu$ A, even with external PS/2 devices attached to it.





#### HID MANAGER

The UR8HC007-004 Human Input Device (HID) Manager is responsible for the configuration and handling of HID devices that are embedded or attached to the controller. The HID Manager has the following responsibilities: 1. Enabling and disabling embedded and attached input devices through the "HID enable/disable control" register 2. Formatting and relaying input device reports to the Host 3. Controlling the configuration and operation of both embedded and attached input devices

The HID Manager consists of the two functional blocks: the Keyboard Manager and the Pointing Device Manager.

The function of each Manager is explained in full in the  $Juno^{TM} 04$ Technical Reference Manual.

#### OTHER JUNO<sup>™</sup> SERIES MEMBERS

Other members of the Juno<sup>™</sup> series of companion ICs offers advanced, ergonomic control of an internal pointing device. Enabled pointing devices include touch pads or force sticks. If the application requires an internal pointing device, using a pointing-enabled Juno<sup>™</sup> will eliminate the need for a dedicated mouse encoder IC.

#### KEYBOARD ENCODING

The UR8HC007-004 will encode an 8-row by 16-column keyboard matrix. OEMs may reprogram the matrix by sending commands to the IC from the system. The Juno<sup>™</sup> 04 supports English, Japanese and European keyboards. In addition, the IC supports both sticky keys and notebook-style keyboards.

The keyboard below, the Fujitsu FKB7654, is the default keyboard for the UR8HC007-004.



Fujitsu FKB7654

#### GENERAL PURPOSE INPUT OUTPUT

The Juno<sup>™</sup> 04 provides many GPIO pins which enable OEMs to easily differentiate their products.

Four GPIO ports provide interrupt at both falling and rising edge of signals. Two of these pins are dedicated for use as a Lid indicator and Digital power monitor. The other two may be used for a ring indicator, docking signal, soft power button, etc.

Three GPIO pins provide A/D input and are ideal for battery measurement.

Three GPIO pins provide two Pulse Width Modulation (PWM) channels and one D/A channel and may be used for analog control functions such as LCD brightness/contrast or audio volume control.

Four GPIO pins with high drive ability are set aside as LED drivers or I/O.

Eight GPIO pins can be used as system control outputs or inputs, for example, for switches.



### JUNO™ 04 POINTING DEVICE MANAGER

The Juno<sup>™</sup> 04 Pointing Device Manager has the following features:

#### Pin drive or device drive detection

The designer can select one of two configurations for touchscreen driving: with hardware driver (device drive) and without (pin drive). The Juno<sup>™</sup> 04 can detect the configuration automatically at power-up and behave properly for that configuration. The touch and motion qualities are exactly the same for both configurations. For more details, see the analytical pin descriptions for touchscreen in the "Pin information" chapter.

#### **Touch detection**

The Pointing Device Manager periodically checks whether there is touch on touchscreen. If no touch is detected, the pointing device manager drives the touchscreen into power saving mode. If a touch is detected, touchscreen is forced into driving state and prepared for measurement.

#### **Touch measurement**

When the Pointing Device Manager detects a touch on touchscreen, it drives the touchscreen into drive state and does measurement. If the touch data is not good enough, the measured data are not used for the algorithm. Only good touch data are used for the algorithm.

#### **Touch algorithm**

Due to hand shaking and electrical noise, the raw data can not be output directly. The Pointing Device Manager uses a proprietary algorithm to process the data.

#### Sampling rate

The sampling rate is 100 coordinate points per second.

#### Resolution

The maximum touchscreen resolution is approximately 1000 points per direction. It varies with different touchscreens due to voltage drop on connection wires.

#### **Touchscreens from different manufacturers**

Touchscreens from different manufacturers have different parameters. The touchscreen parameters also depend on the size of touchscreen and material from which it is made. Because the Pointing Device Manager takes these properties into account, it can support almost any touchscreen.



Copyright 2000 Semtech Corp. All rights reserved. らうへ



ų

Copyright 2000, Semtech Corp. All rights reserved.



### JUNO™ 04 ELECTRICAL CHARACTERISTICS

#### Absolute maximum ratings

| Parameter                   | Symbol        | TLOW to THIGH)<br>Value | Ur |
|-----------------------------|---------------|-------------------------|----|
| Supply Voltage              | VDD           | -0.3 to +7.0            | V  |
| Input voltage               |               |                         |    |
| All pins except 2-9         | VIN           | -0.3 to VDD+0.3         | V  |
| Pins 2-9                    |               |                         |    |
| (PS/2 ports XXXDAT, XXXCLK, |               |                         |    |
| GIO16/SW16, GIO17/SW17)     | VIN           | -0.3 to +5.8            | V  |
| Output current              |               |                         |    |
| Total peak for all pins     | Σloн (Peak)   | -80                     |    |
|                             | Σlol (Peak)   | 80                      | mΑ |
| Total average for all pins  | ΣIOH (Avg)    | -40                     |    |
|                             | ΣIOL (Avg)    | 40                      | mΑ |
| All pins except 31-34       |               |                         |    |
| Peak for each pin           | Iон (Peak)    | -10                     |    |
|                             | lo∟ (Peak)    | 10                      | mA |
| Average for each pin        | Iон (Avg)     | -5                      |    |
|                             | IOL (Avg) 5   |                         | mA |
| Pins 31-34                  |               |                         |    |
| (GIO00/LED0 - GIO03/LED3)   |               |                         |    |
| Peak for each pin           | Іон (Peak)    | -10                     |    |
|                             | IoL (Peak)    | 20                      | mA |
| Average for each pin        | Iон (Avg)     | -5                      |    |
|                             | Iol (Avg)     | 15                      | mA |
| Temperature range           |               |                         |    |
| Operating Temperature       | TLOW to THIGH | -20 to 85               | °C |
| Storage Temperature         | Tstg          | -40 to 125              | °C |



#### POWER CONSUMPTION WHILE OPERATING THE PWM CHANNELS

Users should consider the built-in PWM channels for generating slowly changing DC control voltages. Since continuous clocking is necessary for the PWM operations, the only penalty for using the built-in PWM channels is the requirement for the chip to operate at least in the Reduced Power Mode, with typical Current Consumption of 750 µA.

#### NOTES FOR ELECTRICALS

Note 3:

Current Consumption values do not include any loading on the Output pins or Analog Reference Current for the built-in A/D or D/A modules.

#### Note 4:

Since the built-in A/D module consumes current only during short periods of time (when A/D conversion is actually requested), the Analog Reference Current for the built-in A/D module is not a significant contributor to the overall power consumption.

#### Note 5:

The Analog Reference Current for the built-in D/A module correlates linearly to the Output Voltage. For D/A output of 0V, the Analog Reference Current is null. For D/A outputs approaching Full Scale (AVREF), the maximum Analog Reference Current is indicated in this Table. This current is a significant contributor to the overall power consumption.

### JUNO<sup>™</sup> 04 ELECTRICAL CHARACTERISTICS, (CON'T)

#### **Recommended Operating Conditions, Digital Section**

| (VSS = 0V, Ambient Tempe<br>Parameter | Symbol    | Min     | Тур     | Max                     | Unit     |
|---------------------------------------|-----------|---------|---------|-------------------------|----------|
| Supply voltage                        | VDD       | 2.7     | 3.0     | 5.5                     | V        |
| Input logic high                      |           |         | <u></u> |                         | <u> </u> |
| voltage                               |           |         |         |                         |          |
| All pins except 2-9                   | VIH       | 0.8VDD  |         | VDD                     | V        |
| Pins 2-9                              |           |         |         |                         |          |
| (PS/2 ports xxxDAT,                   |           |         |         |                         |          |
| xxxCLK, GIO16/SW16,                   |           |         |         |                         |          |
| GIO17/SW17)                           | VIH       | 0.8Vdd  |         | 5.5                     | V        |
| nput logic low                        |           |         |         |                         |          |
| voltage                               |           |         |         |                         |          |
| All pins except 28                    | VIL       | 0       |         | 0.2VDD                  | V        |
| Pin 28 (OSCI)                         | VIL       | 0       |         | 0.16Vdd                 | V        |
| Input current                         |           |         |         |                         |          |
| VI = VSS, VDD)                        | lil / lil | -5.0    | 0       | 5.0                     | μA       |
| nput Pull-up Current                  |           |         |         |                         |          |
| pins 56-58 / IP6-IP8,                 |           |         |         |                         |          |
| /I = VSS)                             | IPUP      |         |         | -10                     | μA       |
| Dutput voltage                        |           |         |         |                         |          |
| OH = -1.0  mA                         |           | VDD-1.0 |         |                         | V        |
| oL = 1.6 mA                           | Vol       |         |         | 0.4                     | V        |
| Surrent Consumption see Note 3 below) |           |         |         |                         |          |
| Full Speed Mode                       |           |         |         |                         |          |
| Fosc=4MHz)                            | IDD       |         | 3.5     | 7.0                     | mΑ       |
| Reduced Power Mode                    |           |         |         |                         |          |
| Fosc=4MHz)                            | ldd       |         | 750     |                         | μA       |
| Stop Mode                             |           |         |         |                         |          |
| Interrupts active, Fosc=0)            |           |         | 1       | $.0 (TA = 25^{\circ}C)$ |          |
|                                       | IDD       |         | .1 1    | 0(TA = 85ºC)            | μA       |

#### Recommended operating conditions, analog section

| Parameter                | Symbol | Min  | Тур | Max   | Unit  |
|--------------------------|--------|------|-----|-------|-------|
| Analog Signal Ground     | AVss   |      | 0   |       | V     |
| Analog Reference Voltage | AVREF  | 2.7  | Vdd | Vdd   | V     |
| A/D Resolution -         |        |      |     | 10    | Bits  |
| A/D Absolute Accuracy    |        |      |     | ± 4   | LSb   |
| A/D Analog Input         |        |      |     |       |       |
| Voltage Range            | VIA    | AVss |     | AVREF | V     |
| A/D Analog Input Current | lia    |      |     | 5.0   | μΑ    |
| Analog Reference Current |        |      |     |       |       |
| (see Note 4)             |        |      |     |       |       |
| (A/D is active)          | AVREF  |      |     | 200   | μΑ    |
| D/A Resolution -         |        |      |     | 8     | Bits  |
| D/A Absolute Accuracy -  |        |      |     | 2.5   | %     |
| D/A Output Impedance     | Ro     | 1    | 2.5 | 4.0   | KOhms |
| Analog Reference Current |        |      |     |       |       |
| (see Note 5)             |        |      |     |       |       |
| (D/A is active,          |        |      |     |       |       |
| Output = Full Scale)     | AVREF  |      |     | 3.2   | mA    |

Note 3: please see left Note 4: please see left Note 5: please see left



#### MECHANICAL INFORMATION FOR THE UR8HC007-004 LQFP PACKAGE











Recommended Mount Pad

| Symbol   | Dimension in Millimeters |       |       |  |  |  |  |
|----------|--------------------------|-------|-------|--|--|--|--|
| Symbol   | Min                      | Nom   | Max   |  |  |  |  |
| А        | _                        | -     | 1.7   |  |  |  |  |
| A1       | 0                        | 0.1   | 0.2   |  |  |  |  |
| A2       | —                        | 1.4   | -     |  |  |  |  |
| b        | 0.13                     | 0.18  | 0.28  |  |  |  |  |
| С        | 0.105                    | 0.125 | 0.175 |  |  |  |  |
| D        | 11.9                     | 12.0  | 12.1  |  |  |  |  |
| E        | 11.9                     | 12.0  | 12.1  |  |  |  |  |
| е        | -                        | 0.5   | -     |  |  |  |  |
| HD       | 13.8                     | 14.0  | 14.2  |  |  |  |  |
| HE       | 13.8                     | 14.0  | 14.2  |  |  |  |  |
| L        | 0.3                      | 0.5   | 0.7   |  |  |  |  |
| L1       | _                        | 1.0   | -     |  |  |  |  |
| У        | —                        | -     | 0.1   |  |  |  |  |
| $\theta$ | 0°                       | -     | 10°   |  |  |  |  |
| b2       | _                        | 0.225 | _     |  |  |  |  |
| l2       | 1.0                      | _     | _     |  |  |  |  |
| Md       | _                        | 12.4  | _     |  |  |  |  |
| ME       | _                        | 12.4  | _     |  |  |  |  |



# JUNO<sup>™</sup> 04 BILL OF MATERIALS FOR PAGE 13 SCHEMATIC

| Description | Quantity | Manufacturer | Part#           | Description                           |
|-------------|----------|--------------|-----------------|---------------------------------------|
| Capacitors: |          |              |                 |                                       |
| C1-C4       | 4        | Generic      | Any             | 100pF, 5%, Ceramic, NPO or X7R        |
| C2,C3,C4    | 3        | Generic      | Any             | .1uF, 10%, Ceramic, X7R or Z5U        |
| C6          | 1        | Generic      | Any             | 1uF, 10V, +80%/-20%, Tantalum         |
| C5A,C5B,C5C | 3        | Generic      | Any             | 10uF, 10V, +80%/-20%, Tantalum        |
| ICs:        |          |              |                 |                                       |
| U4          | 1        | National     | LMV321M5        | Single OpAmp, Low Voltage, SOT23-5    |
| U3          | 1        | Generic      | 74HC4053        | Tri 2-ch Analog Mux                   |
| U1          | 1        | Semtech      | UR8HC007-004-FQ | Juno™ Controller                      |
| Resistors:  |          |              |                 |                                       |
| R2          | 1        | Generic      | Any             | 1k, 5%, 1/16W                         |
| R1          | 1        | Generic      | Any             | 2.7k, 5%, 1/16W                       |
| R3          | 1        | Generic      | Any             | 3.16k, 1%, 1/16W                      |
| R4,R5       | 2        | Generic      | Any             | 100k, 5%, 1/16W                       |
| Resonator:  |          |              |                 |                                       |
| Y1          | 1        | AVX          | PBRC-4.00BR     | 4.00MHz Ceramic Resonator w/ Caps, SM |
| Transistor: |          |              |                 |                                       |
| Q1          | 1        | Zetex        | BSS84ZXCT       | MOSFET_P Transistor, SMT, SOT-23      |



#### For sales information and product literature, contact:

HID & System Mgmt Division Semtech Corporation 568 Broadway New York, NY 10012

#### usar@semtech.com http://www.semtech.com 212 226 2042 Telephone

212 226 3215 Telefax

Semtech Western Regional Sales 805-498-2111 Telephone 805-498-3804 Telefax

Semtech Central Regional Sales 972-437-0380 Telephone 972-437-0381 Telefax

Semtech Eastern Regional Sales 203-964-1766 Telephone 203-964-1755 Telefax

Semtech Asia-Pacific Sales Office +886-2-2748-3380 Telephone +886-2-2748-3390 Telefax

Semtech Japan Sales Office +81-45-948-5925 Telephone +81-45-948-5930 Telefax

Semtech Korea Sales Sales +82-2-527-4377 Telephone +82-2-527-4376 Telefax

Northern European Sales Office +44 (0)2380-769008 Telephone +44 (0)2380-768612 Telefax

Southern European Sales Office +33 (0)1 69-28-22-00 Telephone +33 (0)1 69-28-12-98 Telefax

Central European Sales Office +49 (0)8161 140 123 Telephone +49 (0)8161 140 124 Telefax

Copyright ©1998-2001 Semtech Corporation. All rights reserved. Juncand Zero-Power are trademarks of Semtech Corporation. Semtech is a registered trademark of Semtech Corporation. All other trademarks belong to their respective companies.

INTELLECTUAL PROPERTY DISCLAIMER

This specification is provided "as is" with no warranties whatsoever including any warranty of merchantability, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification or sample. A license is hereby granted to reproduce and distribute this specification for internal use only. No other license, expressed or implied to any other intellectual property rights is granted or intended hereby. Authors of this specification disclaim any liability, including liability for infringement of proprietary rights, relating to the implementation of information in this specification. Authors of this specification also do not warrant or represent that such implementation(s) will not infringe such rights.