# REFERENCE | SPEC No. | EL0 | 97 | 133 | |----------|-----|----|------| | ISSUE: | Jul | 17 | 1997 | | Т | 0 | | | |---|---|--|--| | | U | | | | | SPECIFICATIONS | |---------|--------------------------------------------------------------------------------------------| | | Product Type 4-M Flash File Memory | | | LH28F004SCT-L85 | | | Model No. (LHF04C01) | | CUSTOME | If you have any objections, please contact us before issuing purchasing order. ACCEPTANCE | | DATE: | <del></del> | | BY: | PRESENTED | | | BY: for U /- tta L'MIMOTO Dept. General Manager | | | REVIEWED BY: PREPARED BY: | | | | Ja hawali J. akamatsu Flash Dept.1 Memory Engineering Center Tenri Integrated Circuits Group SHARP CORPORATION # SHARP - ●Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. - •When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - Office electronics - •Instrumentation and measuring equipment - Machine tools - Audiovisual equipment - Home appliance - Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - •Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - Mainframe computers - Traffic control systems - Gas leak detectors and automatic cutoff devices - Rescue and security equipment - •Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment <u>which demands</u> <u>extremely high performance</u> in terms of functionality, reliability, or accuracy. - Aerospace equipment - Communications equipment for trunk lines - Control equipment for the nuclear power industry - Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - Please direct all queries regarding the products covered herein to a sales representative of the company. 1 | CC | N | T | ΞΝ | TS | |----|---|---|----|----| |----|---|---|----|----| | PAGE | PAGE | |-----------------------------------------------|-----------------------------------------------------------| | 1.0 INTRODUCTION | 5.0 DESIGN CONSIDERATIONS23 | | 1.1 New Features3 | 5.1 Three-Line Output Control | | 1.2 Product Overview3 | 5.2 RY/BY# and Block Erase, Byte Write and Lock-Bit | | | Configuration Polling23 | | 2.0 PRINCIPLES OF OPERATION7 | 5.3 Power Supply Decoupling23 | | 2.1 Data Protection7 | 5.4 V <sub>PP</sub> Trace on Printed Circuit Boards23 | | | 5.5 V <sub>CC</sub> , V <sub>PP</sub> , RP# Transitions24 | | 3.0 BUS OPERATION 8 | 5.6 Power-Up/Down Protection24 | | 3.1 Read8 | 5.7 Power Dissipation24 | | 3.2 Output Disable8 | , | | 3.3 Standby 8 | 6.0 ELECTRICAL SPECIFICATIONS25 | | 3.4 Deep Power-Down8 | 6 1 Absolute Maximum Ratings25 | | 3.5 Read Identifier Codes Operation9 | 6.2 Operating Conditions25 | | 3.6 Write9 | 6.2.1 Capacitance25 | | | 6.2.2 AC Input/Output Test Conditions26 | | 4.0 COMMAND DEFINITIONS9 | 6.2.3 DC Characteristics27 | | 4.1 Read Array Command12 | 6.2.4 AC Characteristics - Read-Only Operations .29 | | 4.2 Read Identifier Codes Command | 6.2.5 AC Characteristics - Write Operations32 | | 4.3 Read Status Register Command | 6.2.6 Alternative CE#-Controlled Writes35 | | 4.4 Clear Status Register Command | 6.2.7 Reset Operations38 | | 4.5 Block Erase Command 12 | 6.2.8 Block Erase, Byte Write and Lock-Bit | | 4.6 Byte Write Command 13 | Configuration Performance39 | | 4.7 Block Erase Suspend Command | | | 4.8 Byte Write Suspend Command | 7.0 ADDITIONAL INFORMATION40 | | 4.9 Set Block and Master Lock-Bit Commands 14 | 7.1 Ordering Information40 | | 4.10 Clear Block Lock-Bits Command | | | | 8.0 PACKAGE AND PACKING SPECIFICATIONS41 | # LH28F004SCT-L85 4-MBIT (512 KB x 8) SmartVoltage Flash MEMORY - SmartVoltage Technology - 2.7V(Read-Only), 3.3V or 5V V<sub>CC</sub> - -- 3.3V, 5V or 12V Vpp - High-Performance - 35 ns Read Access Time - Enhanced Automated Suspend Options - Byte Write Suspend to Read - Block Erase Suspend to Byte Write - Block Erase Suspend to Read - Enhanced Data Protection Features - Absolute Protection with Vpp=GND - Flexible Block Locking - Block Erase/Byte Write Lockout during Power Transitions - Industry-Standard Packaging - 40-Lead TSOP - SRAM-Compatible Write Interface - High-Density Symmetrically-Blocked Architecture - Eight 64-Kbyte Erasable Blocks - Extended Cycling Capability - 100,000 Elock Erase Cycles - 0.8 Million Block Erase Cycles/Chip - Low Power Management - Deep Power-Down Mode - Automatic Power Savings Mode Decreases I<sub>CC</sub> in Static Mode - Automated Byte Write and Block Erase - Command User Interface - Status Register - ETOX<sup>TM\*</sup> V Nonvolatile Flash Technology - Not designed or rated as radiation hardened SHARP's LH28F004SCT-L85 Flash memory with SmartVoltage technology is a high-density, low-cost, nonvolatile, read/write storage solution for a wide range of applications. Its symmetrically-blocked architecture, flexible voltage and extended cycling provide for highly flexible component suitable for resident flash arrays, SIMMs and memory cards. Its enhanced suspend capabilities provide for an ideal solution for code + data storage applications. For secure code storage applications, such as networking, where code is either directly executed out of flash or downloaded to DRAM, the LH28F004SCT-L85 offers three levels of protection: absolute protection with V<sub>PP</sub> at GND, selective hardware block locking, or flexible software block locking. These alternatives give designers ultimate control of their code security needs. The LH28F004SCT-L85 is manufactured on SHARP's 0.4μm ETOX<sup>TM</sup> V process technology. It comes in industry-standard packages: the 40-lead TSOP, ideal for board constrained applications. Based on the 28F008SA architecture, the LH28F004SCT-L85 enables quick and easy upgrades for designs demanding the state-of-the-art. \*ETOX is a trademark of Intel Corporation. ### 1 INTRODUCTION This datasheet contains LH28F004SCT-L85 specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4, and 5 describe the memory organization and functionality. Section 6 covers electrical specifications. LH28F004SCT-L85 Flash memory documentation also includes application notes and design tools which are referenced in Section 7. ### 1.1 New Features The LH28F004SCT-L85 SmartVoltage Flash memory maintains backwards-compatibility with SHARP's 28F008SA. Key enhancements over the 28F008SA include: - SmartVoltage Technology - Enhanced Suspend Capabilities - •In-System Block Locking Both devices share a compatible pinout, status register, and software command set. These similarities enable a clean upgrade from the 28F008SA to LH28F004SCT-L85. When upgrading, it is important to note the following differences: - Because of new feature support, the two devices have different device codes. This allows for software optimization. - V<sub>PPLK</sub> has been lowered from 6.5V to 1.5V to support 3.3V and 5V block erase, byte write, and lock-bit configuration operations. Designs that switch V<sub>PP</sub> off during read operations should make sure that the V<sub>PP</sub> voltage transitions to GND. - •To take advantage of SmartVoltage technology, allow V<sub>PP</sub> connection to 3.3V or 5V. # 1.2 Product Overview The LH28F004SCT-L85 is a high-performance 4-Mbit SmartVoltage Flash memory organized as 512 Kbyte of 8 bits. The 512 Kbyte of data is arranged in eight 64-Kbyte blocks which are individually erasable, lockable, and unlockable in-system. The memory map is shown in Figure 3. SmartVoltage technology provides a choice of $V_{CC}$ and $V_{PP}$ combinations, as shown in Table 1, to meet system performance and power expectations. 2.7V $V_{CC}$ consumes approximately one-fifth the power of 5V $V_{CC}$ . But, 5V $V_{CC}$ provides the highest read performance. $V_{PP}$ at 3.3V and 5V eliminates the need for a separate 12V converter, while $V_{PP}$ =12V maximizes block erase and byte write performance. In addition to flexible erase and program voltages, the dedicated $V_{PP}$ pin gives complete data protection when $V_{PP} \leq V_{PPLK}$ . Table 1. V<sub>CC</sub> and V<sub>PP</sub> Voltage Combinations Offered by SmartVoltage Technology | V <sub>CC</sub> Voltage | | V <sub>PP</sub> Voltage | |-------------------------|---|-------------------------| | 2.7V <sup>(1)</sup> | 1 | _ | | 3.3V | , | 3.3V, 5V, 12V | | 5V | | 5V. 12V | #### NOTE: Block erase, byte write and lock-bit configuration operations with V<sub>CC</sub><3.0V are not supported.</li> Internal $V_{CC}$ and $V_{PP}$ detection Circuitry automatically configures the device for optimized read and write operations. A Command User Interface (CUI) serves as the interface between the system processor and internal operation of the device. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase, byte write, and lock-bit configuration operations. A block erase operation erases one of the device's 64-Kbyte blocks typically within 1 second (5V $V_{CC}$ , 12V $V_{PP}$ ) independent of other blocks. Each block can be independently erased 100,000 times (0.8 million block erases per device). Block erase suspend mode allows system software to suspend block erase to read or write data from any other block. Writing memory data is performed in byte increments typically within 6 $\mu s$ (5V V<sub>CC</sub>, 12V V<sub>PP</sub>). Byte write suspend mode enables the system to read data or execute code from any other flash memory array location. Individual block locking uses a combination of bits, eight block lock-bits and a master lock-bit, to lock and unlock blocks. Block lock-bits gate block erase and byte write operations, while the master lock-bit gates block lock-bit modification. Lock-bit configuration operations (Set Block Lock-Bit, Set Master Lock-Bit, and Clear Block Lock-Bits commands) set and cleared lock-bits. The status register indicates when the WSM's block erase, byte write, or lock-bit configuration operation is finished. The RY/BY# output gives an additional indicator of WSM activity by providing both a hardware signal of status (versus software polling) and status masking (interrupt masking for background block erase, for example). Status polling using RY/BY# minimizes both CPU overhead and system power consumption. When low, RY/BY# indicates that the WSM is performing a block erase, byte write, or lock-bit configuration. RY/BY#-high indicates that the WSM is ready for a new command, block erase is suspended (and byte write is inactive), byte write is suspended, or the device is in deep power-down mode. The access time is 85 ns ( $t_{AVAV}$ ) over the commercial temperature range (0°C to +70°C) and $V_{CC}$ supply voltage range of 4.75V-5.25V. At lower $V_{CC}$ voltages, the access times are 90 ns (4.5V-5.5V), 120 ns (3.0V-3.6V) and 150 ns (2.7V-3.6V). The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). In APS mode, the typical $I_{\rm CCR}$ current is 1 mA at 5V $V_{\rm CC}$ . When CE# and RP# pins are at $V_{CC}$ , the $I_{CC}$ CMOS standby mode is enabled. When the RP# pin is at GND, deep power-down mode is enabled which minimizes power consumption and provides write protection during reset. A reset time ( $t_{PHQV}$ ) is required from RP# switching high until outputs are valid. Likewise, the device has a wake time ( $t_{PHEL}$ ) from RP#-high until writes to the CUI are recognized. With RP# at GND, the WSM is reset and the status register is cleared. The device is available in 40-lead TSOP (Thin Small Outline Package, 1.2 mm thick). Pinout is shown in Figure 2. Figure 1. Block Diagram Figure 2. TSOP 40-Lead Pinout Table 2. Pin Descriptions Symbol Type Name and Function ADDRESS INPUTS: Inputs for addresses during read and write operations. Addresses A<sub>0</sub>-A<sub>18</sub> **INPUT** are internally latched during a write cycle. DATA INPUT/OUTPUTS: Inputs data and commands during CUI write cycles; outputs INPUT/ data during memory array, status register, and identifier code read cycles. Data pins float DQ<sub>0</sub>-DQ<sub>7</sub> OUTPUT to high-impedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle. CHIP ENABLE: Activates the device's control logic, input buffers, decoders, and sense CE# INPLIT amplifiers. CE#-high deselects the device and reduces power consumption to standby levels. RESET/DEEP POWER-DOWN: Puts the device in deep power-down mode and resets internal automation. RP#-high enables normal operation. When driven low, RP# inhibits write operations which provides data protection during power transitions. Exit from deep power-down sets the device to read array mode. RP# at $V_{HH}$ enables setting of the RP# INPUT master lock-bit and enables configuration of block lock-bits when the master lock-bit is set. RP#=VHH overrides block lock-bits thereby enabling block erase and byte write operations to locked memory blocks. Block erase, byte write, or lock-bit configuration with V\_\_<RP#<V\_H produce spurious results and should not be attempted. OE# INPLIT OUTPUT ENABLE: Gates the device's outputs during a read cycle. WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are WE# **INPUT** latched on the rising edge of the WE# pulse. READY/BUSY#: Indicates the status of the internal WSM. When low, the WSM is performing an internal operation (block erase, byte write, or lock-bit configuration). RY BY#-high indicates that the WSM is ready for new commands, block erase is RY/BY# **OUTPUT** suscended, and byte write is inactive, byte write is suspended, or the device is in deep power-down mode. RY/BY# is always active and does not float when the chip is deselected or data outputs are disabled. BLOCK ERASE, BYTE WRITE, LOCK-BIT CONFIGURATION POWER SUPPLY: For erasing array blocks, writing bytes, or configuring lock-bits. With V<sub>PP</sub>≤V<sub>PPLK</sub>, memory $V_{PP}$ SUPPLY contents cannot be altered. Block erase, byte write, and lock-bit configuration with an invalid V<sub>PP</sub> (see DC Characteristics) produce spurious results and should not be attempted. DEVICE POWER SUPPLY: Internal detection configures the device for 2.7V, 3.3V or 5V operation. To switch from one voltage to another, ramp V<sub>CC</sub> down to GND and then ramp $V_{CC}$ to the new voltage. Do not float any power pins. With $V_{CC} \le V_{LKO}$ , all write attempts $V_{CC}$ SUPPLY to the flash memory are inhibited. Device operations at invalid V<sub>CC</sub> voltage (see DC Characteristics) produce spurious results and should not be attempted. Block erase, byte write and lock-bit configuration operations with V<sub>CC</sub><3.0V are not supported. GND SUPPLY GROUND: Do not float any ground pins. NC NO CONNECT: Lead is not internal connected; it may be driven or floated. 6 ### 2 PRINCIPLES OF OPERATION The LH28F004SCT-L85 SmartVoltage Fiash memory includes an on-chip WSM to manage block erase, byte write, and lock-bit configuration functions. It allows for: 100% TTL-level control inputs, fixed power supplies during block erasure, byte write, and lock-bit configuration, and minimal processor overhead with RAM-Like interface timings. After initial device power-up or return from deep power-down mode (see Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby, and output disable operations. Status register and identifier codes can be accessed through the CUI independent of the $V_{PP}$ voltage. High voltage on $V_{PP}$ enables successful block erasure, byte writing, and lock-bit configuration. All functions associated with altering memory contents-block erase, byte write, Lock-bit configuration, status, and identifier codes-are accessed via the CUI and verified through the status register. Commands are written using standard microprocessor write timings. The CUI contents serve as input to the WSM, which controls the block erase, byte write, and lock-bit configuration. The internal algorithms are regulated by the WSM, including pulse repetition, internal verification, and margining of data. Addresses and data are internally latch during write cycles. Writing the appropriate command outputs array data, accesses the identifier codes, or outputs status register data. Interface software that initiates and polls progress of block erase, byte write, and lock-bit configuration can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to read or write data from any other block. Byte write suspend allows system software to suspend a byte write to read data from any other flash memory array location. | 7FFFF | 64-Kbyte Block | 7 | |-------------------------|----------------|-----| | 70000<br>6FFFF<br>60000 | 64-Kbyte Block | 6 | | 5FFFF<br>50000 | 64-Kbyte Block | 5 | | 4FFFF<br>40000 | 64-Kbyte Block | - 4 | | 3FFFF<br>30000 | 64-Kbyte Block | 3 | | 20000 | 64-Kbyte Block | 2 | | 1FFFF<br>10000 | 64-Kbyte Block | 1 | | OFFFF OOCCO | 64-Kbyte Block | 0 | Figure 3. Memory Map ### 2.1 Data Protection Depending on the application, the system designer may choose to make the $V_{PP}$ power supply switchable (available only when memory block erases, byte writes, or lock-bit configurations are required) or hardwired to $V_{PPH1/2/3}$ . The device accommodates either design practice and encourages optimization of the processor-memory interface. When $V_{PP} \le V_{PPLK}$ , memory contents cannot be altered. The CUI, with two-step block erase, byte write, or lock-bit configuration command sequences, provides protection from unwanted operations even when high voltage is applied to $V_{PP}$ . All write functions are disabled when $V_{CC}$ is below the write lockout voltage $V_{LKO}$ or when RP# is at $V_{IL}$ . The device's block locking capability provides additional protection from inadvertent code or data alteration by gating erase and byte write operations. ### 3 BUS OPERATION The local CPU reads and writes flash memory in-system. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. # 3.1 Read Information can be read from any block, identifier codes, or status register independent of the $V_{PP}$ voltage. RP# can be at either $V_{IH}$ or $V_{HH}$ . The first task is to write the appropriate read mode command (Read Array, Read Identifier Codes, or Read Status Register) to the CUI. Upon initial device power-up or after exit from deep power-down mode, the device automatically resets to read array mode. Four control pins dictate the data flow in and out of the component: CE#, OE#, WE#, and RP#. CE# and OE# must be driven active to obtain data at the outputs. CE# is the device selection control, and when active enables the selected memory device. OE# is the data output (DQ0-DQ7) control and when active drives the selected memory data onto the I/O bus. WE# must be at $V_{IH}$ and RP# must be at $V_{IH}$ or $V_{HH}$ . Figure 15 illustrates a read cycle. # 3.2 Output Disable With OE# at a logic-high level ( $V_{IH}$ ), the device outputs are disabled. Output pins $DQ_0$ - $DQ_7$ are placed in a high-impedance state. #### 3.3 Standby CE# at a logic-high level (V<sub>IH</sub>) places the device in standby mode which substantially reduces device power consumption. DQ<sub>0</sub>-DQ<sub>7</sub> outputs are placed in a high-impedance state independent of OE#. If deselected during block erase, byte write, or lock-bit configuration, the device continues functioning, and consuming active power until the operation completes. # 3.4 Deep Power-Down RP# at V<sub>ii.</sub> initiates the deep power-down mode. In read modes, RP#-low deselects the memory, places output drivers in a high-impedance state and turns off all internal circuits. RP# must be held low for a minimum of 100 ns. Time t<sub>PHQV</sub> is required after return from power-down until initial memory access outputs are valid. After this wake-up interval, normal operation is restored. The CUI is reset to read array mode and status register is set to 80H. During block erase, byte write, or lock-bit configuration modes, RP#-low will abort the operation. RY/BY# remains low until the reset operation is complete. Memory contents being altered are no longer valid; the data may be partially erased or written. Time $t_{\text{PHWL}}$ is required after RP# goes to logic-high (V $_{\text{IH}}$ ) before another command can be written. As with any automated device, it is important to assert RP# during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status information when accessed during block erase. byte write, or lock-bit configuration modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. SHARP's flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application, RP# is controlled by the same RESET# signal that resets the system CPU. # 3.5 Read Identifier Codes Operation The read identifier codes operation outputs the manufacturer code, device code, block lock configuration codes for each block, and the master lock configuration code (see Figure 4). Using the manufacturer and device codes, the system CPU can automatically match the device with its proper algorithms. The block lock and master lock configuration codes identify locked and unlocked blocks and master lock-bit setting. Figure 4. Device Identifier Code Memory Map #### 3.6 Write Writing commands to the CUI enable reading of device data and identifier codes. They also control inspection and clearing of the status register. When $V_{PP}=V_{PPH1/2/3}$ , the CUI additionally controls block erasure, byte write, and lock-bit configuration. The Block Erase command requires appropriate command data and an address within the block to be erased. The Byte Write command requires the command and address of the location to be written. Set Master and Block Lock-Bit commands require the command and address within the device (Master Lock) or block within the device (Block Lock) to be locked. The Clear Block Lock-Bits command requires the command and address within the device. The CUI does not occupy an addressable memory location. It is written when WE# and CE# are active. The address and data needed to execute a command are latched on the rising edge of WE# or CE# (whichever goes high first). Standard microprocessor write timings are used. Figures 16 and 17 illustrate WE# and CE#-controlled write operations. ### 4 COMMAND DEFINITIONS When the $V_{PP}$ voltage $\leq V_{PPLK}$ , Read operations from the status register, identifier codes, or blocks are enabled. Placing $V_{PPH1/2/3}$ on $V_{PP}$ enables successful block erase, byte write and lock-bit configuration operations. Device operations are selected by writing specific commands into the CUI. Table 4 defines these commands. | <u>Mode</u> | Notes | RP# | CE# | OE# | WE# | Address | $V_{pp}$ | DQ <sub>0.7</sub> | RY/BY# | |-----------------------|---------|---------------------------------------|------------------|-----------------|-----------------|-----------------|----------|-------------------|-----------------| | Read | 1,2,3,8 | V <sub>IH</sub> or<br>V <sub>HH</sub> | V <sub>IL</sub> | VIL | V <sub>IH</sub> | x | X | D <sub>OUT</sub> | X | | Output Disable | 3 | V <sub>IH</sub> or | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>IH</sub> | x | X | High Z | х | | Standby | 3 | V <sub>IH</sub> or | V <sub>iH</sub> | х | x | x | х | High Z | x | | Deep Power-Down | 4 | V <sub>11</sub> | X | Х | X | X | Х | High Z | VOH | | Read Identifier Codes | | V <sub>IH</sub> or<br>V <sub>HH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Figure 4 | X | Note 5 | V <sub>OH</sub> | | Write | 3,6,7,8 | V <sub>IH</sub> or<br>V <sub>HH</sub> | V <sub>i</sub> L | V <sub>iH</sub> | V <sub>IL</sub> | х | X | D <sub>IN</sub> | х | ### NOTES: - 1. Refer to DC Characteristics. When $V_{PP} \le V_{PPLK}$ , memory contents can be read, but not altered. - X can be V<sub>IL</sub> or V<sub>IH</sub> for control pins and addresses, and V<sub>PPLK</sub> or V<sub>PPH1/2/3</sub> for V<sub>PP</sub>. See DC Characteristics for V<sub>PPLK</sub> and V<sub>PPH1/2/3</sub> voltages. RY/BY# is V<sub>OL</sub> when the WSM is executing internal block erase, byte write, or lock-bit configuration algorithms. It is V<sub>OH</sub> during when the WSM is not busy, in block erase suspend mode (with byte write inactive), byte write suspend mode, or deep power-down mode. - 4. RP# at GND±0.2V ensures the lowest deep power-down current. - 5. See Section 4.2 for read identifier code data. - 6. Command writes involving block erase, write, or lock-bit configuration are reliably executed when V<sub>PP</sub>=V<sub>PPH1/2/3</sub> and V<sub>CC</sub>=V<sub>CC2/3/4</sub>. Block erase, byte write, or lock-bit configuration with V<sub>CC</sub><3.0V or V<sub>IH</sub><RP#<V<sub>HH</sub> produce spurious results and should not be attempted. - 7. Refer to Table 4 for valid D<sub>IN</sub> during a write operation. - 8. Don't use the timing both OE# and WE# are V<sub>IL</sub>. | | | | Command | Definition | IS <sup>(9)</sup> | | | | |------------------------------------|------------|-------|---------------------|------------|---------------------|------------------|---------------------|---------| | _ | Bus Cycles | | First Bus Cycle | | | Second Bus Cycle | | | | Command | Req'd. | Notes | Oper <sup>(1)</sup> | Addr(2) | Data <sup>(3)</sup> | Oper(1) | Addr <sup>(2)</sup> | Data(3) | | Read Array/Reset | 1 1 | | Write | X | FFH | | | | | Read Identifier Codes | ≥2 | 4 | Write | Х | 90H | Read | IA | ID | | Read Status Register | 2 | | Write | Х | 70H | Read | Х | SRD | | Clear Status Register | 1 | | Write | Х | 50H | | | | | Block Erase | 2 | 5 | Write | ВА | 20H | Write | BA | DOH | | Byte Write | 2 | 5,6 | Write | WA | 40H<br>or<br>10H | Write | WA | WD | | Block Erase and Byte Write Suspend | 1 | 5 | Write | Х | BOH | | | | | Block Erase and Byte Write Resume | 1 | 5 | Write | х | DOH | | | | | Set Block Lock-Bit | 2 | 7 | Write | ВА | 60H | Write | BA | 01H | | Set Master Lock-Bit | 2 | 7 | Write | Х | 60H | Write | X | F1H | | Clear Block Lock-Bits | 2 | 8 | Write | X | 60H | Write | X | DOH | - 1. BUS operations are defined in Table 3. - 2. X=Any valid address within the device. IA=Identifier Code Address: see Figure 4. BA=Address within the block being erased or locked. WA=Address of memory location to be written. 3. SRD=Data read from status register. See Table 7 for a description of the status register bits. WD=Data to be written at location WA. Data is latched on the rising edge of WE# or CE# (whichever goes high ID=Data read from identifier codes. - 4. Following the Read Identifier Codes command, read operations access manufacturer, device, block lock, and master lock codes. See Section 4.2 for read identifier code data. - 5. If the block is locked, RP# must be at $V_{HH}$ to enable block erase or byte write operations. Attempts to issue a block erase or byte write to a locked block while RP# is VIH. 6. Either 40H or 10H are recognized by the WSM as the byte write setup. - 7. If the master lock-bit is set, RP# must be at V<sub>HH</sub> to set a block lock-bit. RP# must be at V<sub>HH</sub> to set the master lock-bit. If the master lock-bit is not set, a block lock-bit can be set while RP# is V<sub>IH</sub>. - 8. If the master lock-bit is set, RP# must be at V<sub>HH</sub> to clear block lock-bits. The clear block lock-bits operation simultaneously clears all block lock-bits. If the master lock-bit is not set, the Clear Block Lock-Bits command can be done while RP# is VIH. - 9. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used. # 4.1 Read Array Command Upon initial device power-up and after exit from deep power-down mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal WSM has started a block erase, byte write or lock-bit configuration, the device will not recognize the Read Array command until the WSM completes its operation unless the WSM is suspended via an Erase Suspend or Byte Write Suspend command. The Read Array command functions independently of the V<sub>PP</sub> voltage and RP# can be V<sub>IH</sub> or V<sub>HH</sub>. #### 4.2 Read Identifier Codes Command The identifier code operation is initiated by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 4 retrieve the manufacturer, device, block lock configuration and master lock configuration codes (see Table 5 for identifier code values). To terminate the operation, write another valid command. Like the Read Array command, the Read Identifier Codes command functions independently of the $V_{PP}$ voltage and RP# can be $V_{IH}$ or $V_{HH}$ . Following the Read Identifier Codes command, the following information can be read: Table 5. Identifier Codes | Table 3. Ideiti | 0000 | | |---------------------------------------------|----------------------|--------------------| | Code | Address | Data | | Manufacture Code | 00000 | 89 | | Device Code | 00001 | A7 | | Block Lock Configuration | X0002 <sup>(1)</sup> | | | <ul> <li>Block is Unlocked</li> </ul> | | DQ <sub>0</sub> =0 | | <ul><li>Block is Locked</li></ul> | | DQ <sub>0</sub> =1 | | <ul> <li>Reserved for Future Use</li> </ul> | | DQ <sub>1-7</sub> | | Master Lock Configuration | 00003 | | | <ul><li>Device is Unlocked</li></ul> | | DQ <sub>0</sub> =0 | | <ul> <li>Device is Locked</li> </ul> | | DQ <sub>0</sub> =1 | | •Reserved for Future Use | | DQ <sub>1-7</sub> | # NOTE: X selects the specific block lock configuration code to be read. See Figure 4 for the device identifier code memory map. # 4.3 Read Status Register Command The status register may be read to determine when a block erase, byte write, or lock-bit configuration is complete and whether the operation completed successfully. It may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations output data from the status register until another valid command is written. The status register contents are latched on the falling edge of OE# or CE#, whichever occurs. OE# or CE# must toggle to V<sub>IH</sub> before further reads to update the status register latch. The Read Status Register command functions independently of the V<sub>PP</sub> voltage. RP# can be V<sub>IH</sub> or V<sub>HH</sub>. # 4.4 Clear Status Register Command Status register bits SR.5, SR.4, SR.3, and SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 7). By allowing system software to reset these bits, several operations (such as cumulatively erasing or locking multiple blocks or writing several bytes in sequence) may be performed. The status register may be polled to determine if an error occurre during the sequence. To clear the status register, the Clear Status Register command (50H) is written. It functions independently of the applied $V_{PP}$ Voltage. RP# can be $V_{IH}$ or $V_{HH}$ . This command is not functional during block erase or byte write suspend modes. # 4.5 Block Erase Command Erase is executed one block at a time and initiated by a two-cycle command. A block erase setup is first written, followed by an block erase confirm. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). After the two-cycle block erase sequence is written, the device automatically outputs status register data when read (see Figure 5). The CPU can detect block erase completion by analyzing the output data of the RY/BY# pin or status register bit SR.7. When the block erase is complete, status register bit SR.5 should be checked. If a block erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1". Also, reliable block erasure can only occur when V<sub>CC</sub>=V<sub>CC2/3/4</sub> V<sub>PP</sub>=V<sub>PPH1,2/3</sub>. In the absence of this high voltage, block contents are protected against erasure. If block erase is attempted while V<sub>PP</sub>≤V<sub>PPLK</sub>, SR.3 and SR.5 will be set to "1". Successful block erase requires that the corresponding block lock-bit be cleared or, if set, that RP#=VHH. If block erase is attempted when the corresponding block lock-bit is set and RP#=V<sub>IH</sub>, SR.1 and SR.5 will be set to "1". Block erase operations with $V_{IH}$ <RP#< $V_{HH}$ produce spurious results and should not be attempted. # 4.6 Byte Write Command Byte write is executed by a two-cycle command sequence. Byte write setup (standard 40H or alternate 1CH) is written, foilowed by a second write that specifies the address and data (latched on the rising edge of WE#). The WSM then takes over, controlling the byte write and write verify algorithms internally. After the byte write sequence is written, the device automatically outputs status register data when read (see Figure 6). The CPU can detect the completion of the byte write event by analyzing the RY/BY# pin or status register bit SR.7. When byte write is complete, status register bit SR.4 should be checked. If byte write error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully write to "0"s. The CUI remains in read status register mode until it receives another command. Reliable byte writes can only occur when $V_{CC}=V_{CC2/3/4}$ and $V_{PP}=V_{PPH1/2/3}$ . In the absence of this high voltage, memory contents are protected against byte writes. If byte write is attempted while $V_{PP}\leq V_{PPLK}$ , status register bits SR.3 and SR.4 will be set to "1". Successful byte write requires that the corresponding block lock-bit be cleared or, if set, that RP#= $V_{HH}$ . If byte write is attempted when the corresponding block lock-bit is set and RP#= $V_{:H}$ , SR.1 and SR.4 will be set to "1". Byte write operations with $V_{:H}$ <RP#< $V_{HH}$ produce spurious results and should not be attempted. # 4.7 Block Erase Suspend Command The Block Erase Suspend command allows block-erase interruption to read or byte-write data in another block of memory. Once the block-erase process starts, writing the Block Erase Suspend command requests that the WSM suspend the block erase sequence at a predetermined point in the algorithm. The device outputs status register data when read after the Block Erase Suspend command is written. Polling status register bits SR.7 and SR.6 can determine when the block erase operation has been suspended (both will be set to "1"). RY/BY# will also transition to $V_{\rm OH}$ . Specification $t_{\rm WHRH2}$ defines the block erase suspend latency. At this point, a Read Array command can be written to read data from blocks other than that which is suspended. A Byte Write command sequence can also be issued during erase suspend to program data in other blocks. Using the Byte Write Suspend command (see Section 4.8), a byte write operation can also be suspended. During a byte write operation with block erase suspended, status register bit SR.7 will return to "0" and the RY/BY# output will transition to V<sub>OL</sub>. However, SR.6 will remain "1" to indicate block erase suspend status. The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear and RY/BY# will return to $\rm V_{OL}$ . After the Erase Resume command is written, the device automatically outputs status register data when read (see Figure 7). $\rm V_{PP}$ must remain at $\rm V_{PPH1/2/3}$ (the same $\rm V_{PP}$ level used for block erase) while block erase is suspended. RP# must also remain at $\rm V_{IH}$ or $\rm V_{HH}$ (the same RP# level used for block erase). Block erase cannot resume until byte write operations initiated during block erase suspend have completed. # 4.8 Byte Write Suspend Command The Byte Write Suspend command allows byte write interruction to read data in other flash memory locations. Once the byte write process starts, writing the Byte Write Suspend command requests that the WSM suspend the byte write sequence at a precetermined point in the algorithm. The device continues to output status register data when read after the Byte Write Suspend command is written. Polling status register bits SR.7 and SR.2 can determine when the byte write operation has been suspended (both will be set to "1"). RY/BY# will also transition to V<sub>OH</sub>. Specification t<sub>WHRH1</sub> defines the byte write suspend latency. At this point, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while byte write is suspended are Read Status Register and Byte Write Resume. After Byte Write Resume command is written to the flash memory, the WSM will continue the byte write process. Status register bits SF.2 and SR.7 will automatically clear and RY/EY= will return to Vol. After the Byte Write Resume command is written, the device automatically outputs status register data when read (see Figure 8). Vpp must remain at VppH1/2/3 (the same Vpp level used for byte write) while in byte write suspend mode. RP# must also remain at VIH or VHH (the same RP# level used for byte write). # 4.9 Set Block and Master Lock-Bit Commands A flexible block locking and unlocking scheme is enabled via a combination of block lock-bits and a master lock-bit. The block lock-bits gate program and erase operations while the master lock-bit gates block-lock bit modification. With the master lock-bit not set, individual block lock-bits can be set using the Set Block Lock-Bit command. The Set Master Lock-Bit command, in conjunction with RP#=V<sub>HH</sub>, sets the master lock-bit. After the master lock-bit is set, subsequent setting of block lock-bits requires both the Set Block Lock-Bit command and V<sub>HH</sub> on the RP# pin. See Table 6 for a summary of hardware and software write protection options. Set block lock-bit and master lock-bit are executed by a two-cycle command sequence. The set block or master lock-bit setup along with appropriate block or device address is written followed by either the set block lock-bit confirm (and an address within the block to be locked) or the set master lock-bit confirm (and any device address). The WSM then controls the set lock-bit algorithm. After the sequence is written, the device automatically outputs status register data when read (see Figure 9). The CPU can detect the completion of the set lock-bit event by analyzing the RY/BY# pin output or status register bit SR.7. When the set lock-bit operation is complete, status register bit SR.4 should be checked. If an error is detected, the status register should be cleared. The CUI will remain in read status register mode until a new command is issued. This two-step sequence of set-up followed by execution ensures that lock-bits are not accidentally set. An invalid Set Block or Master Lock-Bit command will result in status register bits SR.4 and SR.5 being set to "1". Also, reliable operations occur only when $V_{\rm CC}=V_{\rm CC2/3/4}$ and $V_{\rm PP}=V_{\rm PPH1,2/3}$ . In the absence of this high voltage, lock-bit contents are protected against alteration. A successful set block lock-bit operation requires that the master lock-bit be cleared or, if the master lock-bit is set, that RP#=V $_{HH}$ . If it is attempted with the master lock-bit set and RP#=V $_{IH}$ , SR.1 and SR.4 will be set to "1" and the operation will fail. Set block lock-bit operations while V $_{IH}$ <RP#<V $_{HH}$ produce spurious results and should not be attempted. A successful set master lock-bit operation requires that RP#=V $_{HH}$ . If it is attempted with RP#=V $_{IH}$ , SR.1 and SR.4 will be set to "1" and the operation will fail. Set master lock-bit operations with V $_{IH}$ <RP#<V $_{HH}$ produce spurious results and should not be attempted. # 4.10 Clear Block Lock-Bits Command All set block lock-bits are cleared in parallel via the Clear Block Lock-Bits command. With the master lock-bit not set, block lock-bits can be cleared using only the Clear Block Lock-Bits command. If the master lock-bit is set, clearing block lock-bits requires both the Clear Block Lock-Bits command and $V_{\rm HH}$ on the RP# pin. See Table 6 for a summary of hardware and software write protection options. Clear block lock-bits operation is executed by a two-cycle command sequence. A clear block lock-bits setup is first written. After the command is written, the device automatically outputs status register data when read (see Figure 10). The CPU can detect completion of the clear block lock-bits event by analyzing the RY/BY# Pin output or status register bit SR.7. When the operation is complete, status register bit SR.5 should be checked. If a clear block lock-bit error is detected, the status register should be cleared. The CUI will remain in read status register mode until another command is issued. This two-step sequence of set-up followed by execution ensures that block lock-bits are not accidentally cleared. An invalid Clear Block Lock-Bits command sequence will result in status register bits SR.4 and SR.5 being set to "1". Also, a reliable clear block lock-bits operation can only occur when $V_{CC}=V_{CC2/3/4}$ and $V_{PP}=V_{PPH1/2/3}$ . If a clear block lock-bits operation is attempted while V<sub>PP</sub>≤V<sub>PPLK</sub>, SR.3 and SR.5 will be set to "1". In the absence of this high voltage, the block lock-bits content are protected against alteration. A successful clear block lock-bits operation requires that the master lock-bit is not set or, if the master lock-bit is set, that RP#=VHH. If it is attempted with the master lock-bit set and RP#=VIH, SR.1 and SR.5 will be set to "1" and the operation will fail. A clear block lock-bits operation with V<sub>IH</sub><RP#<V<sub>HH</sub> produce spurious results and should not be attempted. If a clear block lock-bits operation is aborted due to $V_{PP}$ or $V_{CC}$ transitioning out of valid range or RP# active transition, block lock-bit values are left in an undetermined state. A repeat of clear block lock-bits is required to initialize block lock-bit contents to known values. Once the master lock-bit is set, it cannot be cleared. Table 6. Write Protection Alternatives | Operation | Master<br>Lock-Bit | Block<br>Lock-Bit | RP# | Effect | |----------------|--------------------|-------------------|------------------------------------|-------------------------------------------------------------| | Block Erase or | | 0 | V <sub>IH</sub> or V <sub>HH</sub> | Block Erase and Byte Write Enabled | | Byte Write | X | 1 | V <sub>IH</sub> | Block is Locked. Block Erase and Byte Write Disabled | | | | | V <sub>HH</sub> | Block Lock-Bit Override. Block Erase and Byte Write Enabled | | Set Block | 0 | X | V <sub>IH</sub> or V <sub>HH</sub> | Set Block Lock-Bit Enabled | | Lock-Bit | 1 1 | X | V <sub>IH</sub> | Master Lock-Bit is Set. Set Block Lock-Bit Disabled | | 0.11 | | | V <sub>HH</sub> | Master Lock-Bit Override. Set Block Lock-Bit Enabled | | Set Master | × | X | V <sub>IH</sub> | Set Master Lock-Bit Disabled | | Lock-Bit | | | V <sub>HH</sub> | Set Master Lock-Bit Enabled | | Clear Block | 0 | X | V <sub>IH</sub> or V <sub>HH</sub> | Clear Block Lock-Bits Enabled | | Lock-Bits | 1 | X | V <sub>!H</sub> | Master Lock-Bit is Set. Clear Block Lock-Bits Disabled | | | | | V <sub>HH</sub> | Master Lock-Bit Override. Clear Block Lock-Bits Enabled | ### 15 # 4.10 Clear Block Lock-Bits Command All set block lock-bits are cleared in parallel via the Clear Block Lock-Bits command. With the master lock-bit not set, block lock-bits can be cleared using only the Clear Block Lock-Bits command. If the master lock-bit is set, clearing block lock-bits requires both the Clear Block Lock-Bits command and $V_{HH}$ on the RP# pin. See Table 6 for a summary of hardware and software write protection options. Clear block lock-bits operation is executed by a two-cycle command sequence. A clear block lock-bits setup is first written. After the command is written, the device automatically outputs status register data when read (see Figure 10). The CPU can detect completion of the clear block lock-bits event by analyzing the RY/BY# Pin output or status register bit SR.7. When the operation is complete, status register bit SR.5 should be checked. If a clear block lock-bit error is detected, the status register should be cleared. The CUI will remain in read status register mode until another command is issued. This two-step sequence of set-up followed by execution ensures that block lock-bits are not accidentally cleared. An invalid Clear Block Lock-Bits command sequence will result in status register bits SR.4 and SR.5 being set to "1". Also, a reliable clear block lock-bits operation can only occur when V<sub>CC</sub>=V<sub>CC2/3/4</sub> and V<sub>PP</sub>=V<sub>PPH1/2/3</sub>. If a clear block lock-bits operation is attempted while V<sub>PP</sub>≤V<sub>PPLK</sub>, SR.3 and SR.5 will be set to "1". In the absence of this high voltage, the block lock-bits content are protected against alteration. A successful clear block lock-bits operation requires that the master lock-bit is not set or, if the master lock-bit is set, that RP#=VHH. If it is attempted with the master lock-bit set and RP#=VIH, SR.1 and SR.5 will be set to "1" and the operation will fail. A clear block lock-bits operation with $V_{H}$ <RP#< $V_{HH}$ produce spurious results and should not be attempted. If a clear block lock-bits operation is aborted due to $V_{\text{PP}}$ or $V_{\text{CC}}$ transitioning out of valid range or RP# active transition, block lock-bit values are left in an undetermined state. A repeat of clear block lock-bits is required to initialize block lock-bit contents to known values. Once the master lock-bit is set, it cannot be cleared. Table 6. Write Protection Alternatives | Operation | Master<br>Lock-Bit | Block<br>Lock-Bit | RP# | Effect | |----------------|--------------------|-------------------|------------------------------------|----------------------------------------------------------------| | Block Erase or | | 0 | V <sub>IH</sub> or V <sub>HH</sub> | Block Erase and Byte Write Enabled | | Byte Write | X | 1 | V <sub>IH</sub> | Block is Locked. Block Erase and Byte Write Disabled | | | | | V <sub>HH</sub> | Block Lock-Bit Override. Block Erase and Byte Write<br>Enabled | | Set Block | 0 | Χ | V <sub>IH</sub> or V <sub>HH</sub> | Set Block Lock-Bit Enabled | | Lock-Bit | 1 | X | V <sub>IH</sub> | Master Lock-Bit is Set. Set Block Lock-Bit Disabled | | 0.11 | | | V <sub>HH</sub> | Master Lock-Bit Override. Set Block Lock-Bit Enabled | | Set Master | X | Х | V <sub>IH</sub> | Set Master Lock-Bit Disabled | | Lock-Bit | | | V <sub>HH</sub> | Set Master Lock-Bit Enabled | | Clear Block | 0 | X | V <sub>IH</sub> or V <sub>HH</sub> | Clear Block Lock-Bits Enabled | | Lock-Bits | 1 | X | V <sub>IH</sub> | Master Lock-Bit is Set. Clear Block Lock-Bits Disabled | | | | | V <sub>HH</sub> | Master Lock-Bit Override. Clear Block Lock-Bits<br>Enabled | | | | | | | | | · | |---------------------------------------------------------------------------------|------------------------------------------|------------------------------------------|-------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------| | 1404 | | Tab | le 7. Status | Register Defin | ition | | | | WSMS | ESS | ECLBS | BWSLBS | VPPS | BWSS | DPS | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | NOTES: | <del></del> | | | | SR.7 = WRITE<br>1 = Ready<br>0 = Busy | E STATE MAC | CHINE STATUS | S | write, or lock- | /# or SR.7 to do bit configuratio valid while SR. | etermine block<br>n completion.<br>7="0". | erase, byte | | SR.6 = ERASE<br>1 = Block E<br>0 = Block E | Erase Suspeni | STATUS<br>ded<br>ess/Completed | | If both SR.5 a<br>lock-bit config<br>sequence was | uration attempt | "s after a block<br>t, an improper o | erase or<br>command | | 0 = Succes | Block Erasur | e or Clear Lock<br>se or Clear Loc | :-Bits<br>ck-Bits | only after Bloc | M interrogates<br>k Erase, Byte \ | tinuous indication<br>and indicates t<br>Write, Set Block<br>Bits command | he V <sub>PP</sub> level<br>k/Master | | SR.4 = BYTE V<br>1 = Error in<br>0 = Success<br>Lock-Bit | Byte Write or<br>sful Byte Write | ET LOCK-BIT Set Master/Bic or Set Master | ck Lock-Bit | only when V <sub>PF</sub> | aranteed to reposers. | orts accurate f | eedback | | SR.3 = V <sub>PP</sub> ST/<br>1 = V <sub>PP</sub> Lov<br>0 = V <sub>PP</sub> OK | v Detect, Oper | ration Abort | - | master lock lock<br>master lock-bit<br>Erase, Byte W<br>sequences. It i | -bit values. The<br>i, block lock-bit<br>rite. or Lock-Bit<br>nforms the svs | inuous indication WSM interrogous and RP# only configuration of tem, depending | ates the<br>after Block<br>command | | 0 = Byte Wri | te Suspended<br>te in Progress | l<br>/Completed | | attempted oper<br>lock-bit is set, a<br>lock and maste<br>the Read Ident<br>and block lock- | ration, if the blo<br>and/or RP# is n<br>er lock configura<br>ifier Codes con | ock lock-bit is se<br>lot V <sub>HH</sub> . Readir<br>ation codes afte | et, master<br>ng the block<br>er writing | | SR.1 = DEVICE<br>1 = Master L<br>Detected<br>0 = Unlock | PROTECT Stock-Bit, Block di, Operation A | Lock-Bit and/o | r RP# Lock | SR.0 is reserve<br>out when pollin | ed for future use | e and should be<br>gister. | e masked | SR.0 = RESERVED FOR FUTURE ENHANCEMENTS Figure 5. Automated Block Erase Flowchart Figure 6. Automated Byte Write Flowchart Figure 7. Block Erase Suspend/Resume Flowchart Figure 8. Byte Write Suspend/Resume Flowchart Figure 9. Set Block and Master Lock-Bit Flowchart Figure 10. Clear Block Lock-Bits Flowchart # 5 DESIGN CONSIDERATIONS # 5.1 Three-Line Output Control The device will often be used in large memory arrays. SHARP provides three control inputs to accommodate multiple memory connections. Three-line control provides for: - a. Lowest possible memory power dissipation. - Complete assurance that data bus contention will not occur. To use these control inputs efficiently, an address decoder should enable CE# while OE# should be connected to all memory devices and the system's READ# control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. RP# should be connected to the system POWERGCOD signal to prevent unintended writes during system power transitions. POWERGOOD should also toggle during system reset. # 5.2 RY/BY# and Block Erase, Byte Write, and Lock-Bit Configuration Polling RY/BY# is a full CMOS output that provides a hardware method of detecting block erase, byte write and lock-bit configuration completion. It transitions low after block erase, byte write, or lock-bit configuration commands and returns to $\cdot V_{OH}$ when the WSM has finished executing the internal algorithm. RY/BY# can be connected to an interrupt input of the system CPU or controller. It is active at all times. RY/BY# is also V<sub>OH</sub> when the device is in block erase suspend (with byte write inactive), byte write suspend or deep power-down modes. # 5.3 Power Supply Decoupling Flash memory power switching characteristics require careful device decoupling. System designers are interested in three supply current issues; standby current levels, active current levels and transient peaks produced by falling and rising edges of CE# and OE#. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 µF ceramic capacitor connected between its $V_{CC}$ and GND and between its V<sub>PD</sub> and GND. These high-frequency, low inductance capacitors should be placed as close as possible to package leads. Additionally, for every eight devices, a 4.7 µF electrolytic capacitor should be placed at the array's power supply connection between V<sub>CC</sub> and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductance. # 5.4 V<sub>PP</sub> Trace on Printed Circuit Boards Updating flash memories that reside in the target system requires that the printed circuit board designer pay attention to the $V_{PP}$ Power supply trace. The $V_{PP}$ pin supplies the memory cell current for byte writing and block erasing. Use similar trace widths and layout considerations given to the $V_{CC}$ power bus. Adequate $V_{PP}$ supply traces and decoupling will decrease $V_{PP}$ voltage spikes and overshoots. # 5.5 V<sub>CC</sub>, V<sub>PP</sub>, RP# Transitions Block erase, byte write and lock-bit configuration are not guaranteed if $V_{PP}$ falls outside of a valid $V_{PPH1/2/3}$ range, $V_{CC}$ falls outside of a valid $V_{CC2/3/4}$ range, or RP# $\pm V_{:H}$ or $V_{HH}$ . If $V_{PP}$ error is detected, status register bit SR.3 is set to '1" along with SR.4 or SR.5, depending on the attempted operation. If RP# transitions to $V_{IL}$ during block erase, byte write, or lock-bit configuration, RY/BY# will remain low until the resat operation is complete. Then, the operation will abort and the device will enter deep power-down. The aborted operation may leave data partially altered. Therefore, the command sequence must be repeated after normal operation is restored. Device power-off or RP# transitions to $V_{IL}$ clear the status register. The CUI latches commands issued by system software and is not altered by $V_{PP}$ or CE# transitions or WSM actions. Its state is read array mode upon power-up, after exit from deep power-down or after $V_{CC}$ transitions below $V_{LKO}$ . After block erase, byte write, or lock-bit configuration, even after $V_{pp}$ transitions down to $V_{ppLK}$ , the CUI must be placed in read array mode via the Read Array command if subsequent access to the memory array is desired. # 5.6 Power-Up/Down Protection The device is designed to offer protection against accidental block erasure, byte writing, or lock-bit configuration during power transitions. Upon power-up, the device is indifferent as to which power supply ( $V_{PP}$ or $V_{CC}$ ) powers-up first. Internal circuitry resets the CUI to read array mode at power-up. A system designer must guard against spurious writes for $V_{CC}$ voltages above $V_{LKO}$ when $V_{PP}$ is active. Since both WE# and CE# must be low for a command write, driving either to $V_{IH}$ will inhibit writes. The CUI's two-step command sequence architecture provides added level of protection against data alteration. In-system block lock and unlock capability prevents inadvertent data alteration. The device is disabled while RP#= $V_{II}$ regardless of its control inputs state. # 5.7 Power Dissipation When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash memory's nonvolatility increases usable battery life because data is retained when system power is removed. In addition, deep power-down mode ensures extremely low power consumption even when system power is applied. For example, portable computing products and other power sensitive applications that use an array of devices for solid-state storage can consume negligible power by lowering RP# to $V_{\rm IL}$ standby or sleep modes. If access is again needed, the devices can be read following the $t_{\rm PHQV}$ and $t_{\rm PHWL}$ wake-up cycles required after RP# is first raised to $V_{\rm IH}$ . See AC Characteristics— Read Only and Write Operations and Figures 15, 16 and 17 for more information. # 6 ELECTRICAL SPECIFICATIONS # 6.1 Absolute Maximum Ratings\* Output Short Circuit Current ...... 100mA(4) NOTICE: This datasheet contains information on products in the design phase of development. Do not finalize a design with this information. Revised information will be published when the product is available. Verify with your local SHARP Sales office that you have the latest datasheet before finalizing a design. "WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Coperating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NOTES: - 1. Operating temperature is for commercial product defined by this specification. - 2. All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on $V_{CC}$ and $V_{PP}$ pins. During transitions, this level may undershoot to -2.0V for periods <2Cns. Maximum DC voltage on input/output pins and $V_{CC}$ is $V_{CC}$ +0.5V which, during transitions, may overshoot to $V_{CC}$ +2.0V for periods <20ns. - 3. Maximum DC voltage on V<sub>PP</sub> and RP# may overshoot to +14.0V for periods <20ns. - 4. Output shorted for no more than one second. No more than one output shorted at a time. # 6.2 Operating Conditions Temperature and V<sub>CC</sub> Operating Conditions | Symbol | Parameter | Notes | Min. | Max. | Unit | Test Condition | |---------------------------|--------------------------------------------|-------|------|------|------|---------------------| | Τ | Operating Temperature | | 0 | +70 | °C | Ambient Temperature | | V <sub>CC1</sub> | V <sub>CC</sub> Supply Voltage (2.7V-3.6V) | 1 | 2.7 | 3.6 | V | | | V <sub>CC2</sub> | V <sub>CC</sub> Supply Voltage (3.3V±0.3V) | | 3.0 | 3.6 | V | | | V <sub>CC3</sub> | V <sub>CC</sub> Supply Voltage (5V±5%) | | 4.75 | 5.25 | V | | | V <sub>CC4</sub><br>IOTE: | V <sub>CC</sub> Supply Voltage (5V±10%) | | 4.50 | 5.50 | V | | 1. Block erase, byte write and lock-bit configuration operations with $V_{CC}$ <3.0V should not be attempted. ### 6.2.1 CAPACITANCE(1) $T_{\Delta}=+25^{\circ}C$ , f=1MHz | Symbol | Parameter | Typ. | Max. | Unit | Condition | |------------------|--------------------|------|------|------|------------------------| | CIN | Input Capacitance | 6 | 8 | ρF | V <sub>IN</sub> =0.0V | | C <sub>OUT</sub> | Output Capacitance | 8 | 12 | ρF | V <sub>OUT</sub> =0.0V | 1. Sampled, not 100% tested. # 6.2.2 AC INPUT/OUTPUT TEST CONDITIONS Figure 11. Transient Input/Output Reference Waveform for $V_{CC}$ =2.7V-3.6V Figure 12. Transient Input/Output Reference Waveform for $V_{CC}$ =3.3V±0.3V and $V_{CC}$ =5V±5% (High Speed Testing Configuration) Figure 13. Transient Input/Output Reference Waveform for V<sub>CC</sub>=5V±10% (Standard Testing Configuration) Figure 14. Transient Equivalent Testing Load Circuit **Test Configuration Capacitance Loading Value** | Test Configuration | C <sub>L</sub> (pF) | |---------------------------------------|---------------------| | V <sub>CC</sub> =3.3V±0.3V, 2.7V-3.6V | 50 | | V <sub>CC</sub> =5V±5% | 30 | | V <sub>CC</sub> =5V±10% | 100 | 27 # 6.2.3 DC CHARACTERISTICS | | ^L | | iadiaa | |-----|------|-------|--------| | ייט | unar | acter | ISUCS | | | DC Characteristics | | | | | | | | | | |------------------|--------------------------------------------------------------|-------|------|-------|------|-------|------|------|------|-------------------------------------------------------------------------------------------------------------------| | | | | | =2.7V | | =3.3V | | =5V | 1 | Test | | Sym. | Parameter | Notes | Typ. | Max. | Тур. | Max. | Typ. | Max. | Unit | Conditions | | lu . | Input Load Current | 1 | | ±0.5 | | ±0.5 | | ±1 | μА | V <sub>CC</sub> =V <sub>CC</sub> Max<br>V <sub>IN</sub> =V <sub>CC</sub> or GND | | lo | Output Leakage Current | | | ±0.5 | | ±0.5 | | ±10 | μА | V <sub>CC</sub> =V <sub>CC</sub> Max<br>V <sub>OUT</sub> =V <sub>CC</sub> or GND | | Iccs | V <sub>CC</sub> Standby Current | 1,3,6 | 20 | 100 | 20 | 100 | 25 | 100 | μА | CMOS Inputs<br>V <sub>CC</sub> =V <sub>CC</sub> Max<br>CE#=RP#=V <sub>CC</sub> ±0.2V | | | | | 0.1 | 2 | 0.2 | 2 | 0.4 | 2 | mA | TTL Inputs V <sub>CC</sub> =V <sub>CC</sub> Max CE#=RP#=V <sub>IH</sub> | | ICCD | V <sub>CC</sub> Deep Power-Down<br>Current | 1 | | 10 | | 10 | | 10 | μA | RP#=GND±0.2V<br>I <sub>OUT</sub> (RY/BY#)=0mA | | ICCR | V <sub>CC</sub> Read Current | 1,5,6 | 6 | 12 | 7 | 12 | 17 | 35 | mA | CMOS Inputs V <sub>CC</sub> =V <sub>CC</sub> Max, CE#=GND f=5MHz(3.3V, 2.7V), 8MHz(5V) I <sub>OUT</sub> =0mA | | | | | 7 | 18 | 8 | 18 | 20 | 50 | mA | TTL Inputs V <sub>CC</sub> =V <sub>CC</sub> Max, CE#=GND f=5MHz(3.3V, 2.7V), 8MHz(5V) I <sub>OUT</sub> =0mA | | Iccw | V <sub>CC</sub> Byte Write or | 1,7 | | | | 17 | | _ | mΑ | V <sub>pp</sub> =3.3V±0.3V | | | Set Lock-Bit Current | | | | | 17 | | 35 | mΑ | V <sub>pp</sub> =5.0V±10% | | | | | | _ | | 12 | | 30 | mΑ | V <sub>pp</sub> =12.0V±5% | | ICCE | V <sub>CC</sub> Block Erase or | 1,7 | _ | | | 17 | | | mA | V <sub>pp</sub> =3.3V±0.3V | | | Clear Block Lock-Bits | ľ | | | | 17 | | 30 | mA | V <sub>PP</sub> =5.0V±10% | | | Current | Ì | | | | 12 | | 25 | mA | V <sub>pp</sub> =12.0V±5% | | Iccws<br>Icces | V <sub>CC</sub> Byte Write or Block<br>Erase Suspend Current | 1,2 | - | _ | 1 | 6 | 1 | 10 | mA | CE#=V <sub>IH</sub> | | PPS | V <sub>PP</sub> Standby or Read | 1 | ±2 | ±15 | ±2 | ±15 | ±2 | ±15 | μА | V <sub>PP</sub> ≤V <sub>CC</sub> | | l <sub>PPR</sub> | Current | | 10 | 200 | 10 | 200 | 10 | 200 | μΑ | V <sub>PP</sub> >V <sub>CC</sub> | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-Down<br>Current | 1 | 0.1 | 5 | 0.1 | 5 | 0.1 | 5 | μA | RP#=GND±0.2V | | PPW | V <sub>PP</sub> Byte Write or Set | 1,7 | | | | 40 | | | mΑ | V <sub>PP</sub> =3.3V±0.3V | | | Lock-Bit Current | | | | | 40 | | 40 | mA | V <sub>PP</sub> =5.0V±10% | | | | | _ | | | 15 | | 15 | mA | V <sub>PP</sub> =12.0V±5% | | PPE | V <sub>PP</sub> Block Erase or | 1,7 | _ | | | 20 | | | mA | V <sub>PP</sub> =3.3V±0.3V | | | Clear Lock-Bit Current | . [ | _ | | | 20 | | 20 | mA | V <sub>PP</sub> =5.0V±10% | | | | | | _ | | 15 | | 15 | mΑ | V <sub>PP</sub> =12.0V±5% | | | V <sub>PP</sub> Byte Write or Block<br>Erase Suspend Current | 1 | _ | | 10 | 200 | 10 | 200 | μА | V <sub>PP</sub> =V <sub>PPH1/2/3</sub> | | | | | Vcc | =2.7V | Vcc | =3.3V | Vcc | =5V | | Test | |-------------------|-----------------------------------------------------------------------------|-------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------|--------------------------------------------------------------------------------------------------------| | Sym. | | Notes | | Max. | Min. | Max. | Min. | Max. | Unit | Conditions | | VII | Input Low Voltage | 7 | -0.5 | 0.8 | -0.5 | 0.8 | -0.5 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 7 | 2.0 | V <sub>CC</sub><br>+0.5 | 2.0 | V <sub>CC</sub><br>+0.5 | 2.0 | V <sub>CC</sub><br>+0.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | 3,7 | | 0.4 | | 0.4 | | 0.45 | ٧ | V <sub>CC</sub> =V <sub>CC</sub> Min,<br>I <sub>OL</sub> =5.8mA(5V),<br>I <sub>OL</sub> =2.0mA(3.3V) | | V <sub>OH1</sub> | Output High Voltage<br>(TTL) | 3,7 | 2.4 | | 2.4 | | 2.4 | | ٧ | V <sub>CC</sub> =V <sub>CC</sub> Min,<br>I <sub>OH</sub> =-2.5mA(5V),<br>I <sub>OH</sub> =-2.0mA(3.3V) | | V <sub>OH2</sub> | Output High Voltage (CMOS) | 3,7 | 0.85<br>V <sub>CC</sub> | | 0.85<br>V <sub>CC</sub> | | 0.85<br>V <sub>CC</sub> | | ٧ | V <sub>CC</sub> =V <sub>CC</sub> Min<br>I <sub>OH</sub> =-2.5mA | | | | | V <sub>CC</sub><br>-0.4 | | V <sub>CC</sub><br>-0.4 | | V <sub>CC</sub><br>-0.4 | | ٧ | V <sub>CC</sub> =V <sub>CC</sub> Min<br>I <sub>OH</sub> =-100µA | | V <sub>PPLK</sub> | V <sub>PP</sub> Lockout during<br>Normal Operations | 4,7 | | 1.5 | | 1.5 | | 1.5 | ٧ | | | V <sub>PPH1</sub> | V <sub>PP</sub> during Byte Write,<br>Block Erase or Lock-Bit<br>Operations | | | | 3.0 | 3.6 | <u> </u> | _ | ٧ | | | V <sub>PPH2</sub> | Operations | | | | 4.5 | 5.5 | 4.5 | 5.5 | ٧ | | | V <sub>PPH3</sub> | V <sub>PP</sub> during Byte Write,<br>Block Erase or Lock-Bit<br>Operations | | | - | 11.4 | 12.6 | 11.4 | 12.6 | V | | | /rko | V <sub>CC</sub> Lockout Voltage | | 2.0 | | 2.0 | | 2.0 | | V | | | V <sub>HH</sub> | RP# Unlock Voltage | 8,9 | _ | | 11.4 | 12.6 | 11.4 | 12.6 | V | Set master lock-bit<br>Override master and<br>block lock-bit | - 1. All currents are in RMS unless otherwise noted. Typical values at nominal V<sub>CC</sub> voltage and T<sub>A</sub>=+25°C. These currents are valid for all product versions (packages and speeds). - 2. I<sub>CCWS</sub> and I<sub>CCES</sub> are specified with the device de-selected. If read or byte written while in erase suspend mode, the device's current draw is the sum of I<sub>CCWS</sub> or I<sub>CCES</sub> and I<sub>CCR</sub> or I<sub>CCW</sub>, respectively. - 3. Includes RY/BY#. - 4. Block erases, byte writes, and lock-bit configurations are inhibited when V<sub>PP</sub>≤V<sub>PPLK</sub>, and not guaranteed in the range between V<sub>PPLK</sub>(max) and V<sub>PPH1</sub>(min), between V<sub>PPH1</sub>(max) and V<sub>PPH2</sub>(min), between V<sub>PPH2</sub>(max) and V<sub>PPH3</sub>(min), and above V<sub>PPH3</sub>(max). - 5. Automatic Power Savings (APS) reduces typical I<sub>CCR</sub> to 1mA at 5V V<sub>CC</sub> and 3mA at 2.7V and 3.3V V<sub>CC</sub> in static - 6. CMOS inputs are either $V_{CC}\pm0.2V$ or GND $\pm0.2V$ . TTL inputs are either $V_{IL}$ or $V_{IH}$ . 7. Sampled, not 100% tested. - 8. Master lock-bit set operations are inhibited when RP#=V<sub>IH</sub>. Block lock-bit configuration operations are inhibited when the master lock-bit is set and RP#=VIH. Block erases and byte writes are inhibited when the corresponding block-lock bit is set and RP#=V<sub>IH</sub>. Block erase, byte write, and lock-bit configuration operations are not guaranteed with V<sub>CC</sub><3.0V or V<sub>IH</sub><RP#<V<sub>HH</sub> and should not be attempted. 9. RP# connection to a V<sub>HH</sub> supply is allowed for a maximum cumulative period of 80 hours. # 6.2.4 AC CHARACTERISTICS - READ-ONLY OPERATIONS(1) V<sub>CC</sub>=2.7V-3.6V, T<sub>Δ</sub>=0°C to +70°C Versions<sup>(4)</sup> LH28F004SC-L150 Notes Min. Unit Sym. **Parameter** Read Cycle Time 150 ns LAVAY 150 TAVOV Address to Output Delay ns CE# to Output Delay 2 150 t<sub>ELOV</sub> ns 600 RP# High to Output Delay tehov ns OE# to Output Delay 50 ns tGLOV CE# to Output in Low 2 3 0 t<sub>ELOX</sub> 55 CE# High to Output in High Z 3 ns teroz 0 OE# to Output in Low Z 3 $\Pi \mathbf{S}$ <u>tai ox</u> 20 OE# High to Output in High Z 3 t<sub>GHOZ</sub> ns Output Hold from Address, CE# or OE# Change, tori 3 0 ns Whichever Occurs First NOTE: See 5.0V V<sub>CC</sub> Read-Only Operations for notes 1 through 4. $V_{CC}=3.3V\pm0.3V$ , $T_{A}=0^{\circ}C$ to $+70^{\circ}C$ | | Versions(4) | | LH28F00 | 4SC-L120 | : | |--------------------|---------------------------------------------------------------------|-------|---------|----------|------| | Sym. | Parameter | Notes | Min. | Max. | Unit | | tavav | Read Cycle Time | 1 | 120 | | ns | | t <sub>AV</sub> OV | Address to Output Delay | i | | 120 | ns | | FLOV | CE# to Output Delay | 2 | | 120 | ns | | t <sub>PHQV</sub> | RP# High to Output Delay | | | 600 | ns | | GLOV | OE# to Output Delay | 2 | | 50 | ns | | EL OX | CE# to Output in Low Z | 3 | 0 | | ns | | EHOZ | CE# High to Output in High Z | 3 | | 55 | ns | | GLOX | OE# to Output in Low Z | 3 | 0 | | ns | | GHOZ | OE# High to Output in High Z | 3 | | 20 | ns | | ОН | Output Hold from Address, CE# or OE# Change, Whichever Occurs First | 3 | 0 | | ns | #### NOTE: See 5.0V $\rm V_{CC}$ Read-Only Operations for notes 1 through 4. | | | CC±5% | LH28F004 | 4SC-L85 <sup>(5)</sup> | | 4SC-L90 <sup>(6)</sup> | | |--------------------|---------------------------------------------------------------------|--------|----------|------------------------|------|------------------------|------| | Sym. | Parameter | cc±10% | Min. | Max. | Min. | Max. | 11 | | Sym. | | Notes | | wax. | | Max. | Unit | | TAVAY | Read Cycle Time | | 85 | <u> </u> | 90 | | ns | | tayoy | Address to Output Delay | | | 85 | | 90 | ns | | tel OV | CE# to Output Delay | 2 | i | 85 | | 90 | ns | | tency | RP# High to Output Delay | | | 400 | | 400 | ns | | t <sub>GLOV</sub> | OE# to Output Delay | 2 | | 40 | | 45 | ns | | t <sub>E! OX</sub> | CE# to Output in Low Z | 3 | 0 | | 0 | | ns | | t <sub>EHOZ</sub> | CE# High to Output in High Z | 3 | | 55 | | 55 | ns | | t <sub>G: QX</sub> | OE# to Output in Low Z | 3 | 0 | | 0 | | ns | | t <sub>GHC7</sub> | OE# High to Output in High Z | 3 | | 10 | | 10 | ns | | t <sub>CH</sub> | Output Hold from Address, CE# or OE# Change, Whichever Occurs First | 3 | 0 | | 0 | | ns | # NOTES: - 1. See AC Input/Output Reference Waveform for maximum allowable input slew rate. - 2. OE# may be delayed up to $t_{ELQV}$ - $t_{GLQV}$ after the falling edge of CE# without impact on $t_{ELQV}$ . - 3. Sampled, not 100% tested. - 4. See Ordering Information for device speeds (valid operational combinations). - 5. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (High Speed Configuration) for testing characteristics. - 6. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (Standard Configuration) for testing characteristics. Figure 15. AC Waveform for Read Operations # 6.2.5 AC CHARACTERISTICS - WRITE OPERATION(1) V<sub>CC</sub>=2.7V-3.6V, T<sub>A</sub>=0°C to +70°C | Versions <sup>(5)</sup> Sym. Parameter | | LH28F00 | | | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Notes | Min. | Max. | Unit | | Write Cycle Time | | 150 | | ns | | RP# High Recovery to WE# Going Low | 2 | 1 | | us | | CE# Setup to WE# Going Low | | 10 | | ns | | | | 50 | | ns | | Address Setup to WE# Going High | 3 | 50 | | ns | | Data Setup to WE# Going High | 3 | 50 | | ns | | Data Hold from WE# High | | 5 | | ns | | Address Hold from WE# High | | 5 | | ns | | CE# Hold from WE# High | | 10 | | ns | | WE# Pulse Width High | | 30 | | ns | | Write Recovery before Read | | 0 | | ns | | | Parameter Write Cycle Time RP# High Recovery to WE# Going Low CE# Setup to WE# Going Low WE# Pulse Width Address Setup to WE# Going High Data Setup to WE# Going High Data Hold from WE# High Address Hold from WE# High CE# Hold from WE# High WE# Pulse Width High | Parameter Write Cycle Time RP# High Recovery to WE# Going Low CE# Setup to WE# Going Low WE# Pulse Width Address Setup to WE# Going High Data Setup to WE# Going High Data Hold from WE# High Address Hold from WE# High CE# Hold from WE# High WE# Pulse Width High | Parameter Notes Min. Write Cycle Time 150 RP# High Recovery to WE# Going Low 2 1 CE# Setup to WE# Going Low 10 WE# Pulse Width 50 Address Setup to WE# Going High 3 50 Data Setup to WE# Going High 3 50 Data Hold from WE# High 5 5 Address Hold from WE# High 5 5 CE# Hold from WE# High 10 10 WE# Pulse Width High 30 30 | Parameter Notes Min. Max. Write Cycle Time 150 150 RP# High Recovery to WE# Going Low 2 1 CE# Setup to WE# Going Low 10 10 WE# Pulse Width 50 50 Address Setup to WE# Going High 3 50 Data Setup to WE# Going High 3 50 Data Hold from WE# High 5 5 Address Hold from WE# High 5 5 CE# Hold from WE# High 10 10 WE# Pulse Width High 30 30 | See 5.0V V<sub>CC</sub> WE#-Controlled Writes for notes 1 through 5. $V_{CC}=3.3V\pm0.3V$ , $T_{A}=0^{\circ}C$ to $+70^{\circ}C$ | | Versions <sup>(5)</sup> | | LH28F00 | 4SC-L120 | | |--------------------|--------------------------------------------------|-------|---------|----------|------| | Sym. | Parameter | Notes | Min. | Max. | Unit | | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | t <sub>eHWL</sub> | RP# High Recovery to WE# Going Low | 2 | 1 | | us | | t <sub>ELWL</sub> | CE# Setup to WE# Going Low | | 10 | | ns | | twwH_ | WE# Pulse Width | | 50 | | ns | | t <sub>ehhwh</sub> | RP# V <sub>HH</sub> Setup to WE# Going High | 2 | 100 | | ns | | t <sub>VPWH</sub> | V <sub>PP</sub> Setup to WE# Going High | 2 | 100 | | ns | | AVWH | Address Setup to WE# Going High | 3 | 50 | | ns | | DWH | Data Setup to WE# Going High | 3 | 50 | | ns | | WHDX | Data Hold from WE# High | | 5 | | ns | | WHAX | Address Hold from WE# High | | 5 | | ns | | WHEH | CE# Hold from WE# High | | 10 | | ns | | WHWL | WE# Pulse Width High | | 30 | | ns | | WHRL | WE# High to RY/BY# Going Low | | | 100 | ns | | WHGL | Write Recovery before Read | | 0 | | ns | | OVVI - | V <sub>PP</sub> Hold from Valid SRD, RY/BY# High | 2,4 | 0 | | ns | | OVPH | RP# V=H Hold from Valid SRD, RY/BY# High | 2,4 | 0 | | ns | NOTE: See 5V $V_{\rm CC}$ AC Characteristics - Write Operations for Notes 1 through 5. | | Versions <sup>(5)</sup> | | LH28F004 | 4SC-L85 <sup>(6)</sup> | | | | |--------------------|--------------------------------------------------------|----------------------|----------|------------------------|----------|------------------------|------| | 0 | | V <sub>CC</sub> ±10% | | | LH28F004 | ISC-L90 <sup>(7)</sup> | l | | Sym. | Parameter | Notes | Min. | Max. | Min. | Max. | Unit | | t <sub>AVAV</sub> | Write Cycle Time | | 85 | | 90 | | ns | | tehwi | RP# High Recovery to WE# Going Lo | w 2 | 1 | | 1 | | us | | t <sub>ELWI</sub> | CE# Setup to WE# Going Low | | 10 | | 10 | | ns | | twiwh | WE# Pulse Width | | 40 | | 40 | | ns | | t <sub>PHHWH</sub> | | 2 | 100 | | 100 | | ns | | t <sub>VPWH</sub> | Vop Setup to WE# Going High | 2 | 100 | | 100 | | ns | | TAVWH | Address Setup to WE# Going High | 3 | 40 | | 40 | | ns | | t <sub>DVWH</sub> | Data Setup to WE# Going High | 3 | 40 | | 40 | | ns | | twhox | Data Hold from WE# High | | 5 | | 5 | | ns | | twhax . | Address Hold from WE# High | | 5 | | 5 | | ns | | t <sub>when</sub> | CE# Hold from WE# High | | 10 | | 10 | | ns | | t <sub>WHWI</sub> | WE# Pulse Width High | | 30 | | 30 | | ns | | t <sub>WHPL</sub> | WE# High to RY/BY# Going Low | | | 90 | | 90 | ns | | twigi | Write Recovery before Read | | 0 | | 0 | | ns | | tovy | V <sub>DD</sub> Hold from Valid SRD, RY/BY# High | h 2,4 | 0 | | 0 | i | ns | | t <sub>QVPH</sub> | RP# V <sub>EH</sub> Hold from Valid SRD, RY/BY<br>High | | 0 | | 0 | | ns | #### NOTES: - 1. Read timing characteristics during block erase, byte write and lock-bit configuration operations are the same as during read-onry operations. Refer to AC Characteristics for read-only operations. - 2. Sampled, not 100% tested. - Refer to Table 4 for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase, byte write, or lock-bit configuration. V<sub>PP</sub> should be held at V<sub>PPH1/2/3</sub> (and if necessary RP# should be held at V<sub>HH</sub>) until determination of block erase, byte write, or lock-bit configuration success (SR.1/3/4/5=0). - 5. See Ordering Information for device speeds (valid operational combinations). - 6. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (High Seed Configuration) for testing characteristics. - 7. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (Standard Configuration) for testing characteristics. # LHF04C01 Figure 16. AC Waveform for WE#-Controlled Write Operations ## LHF04C01 # 6.2.6 ALTERNATIVE CE#-CONTROLLED WRITES(1) V<sub>CC</sub>=2.7V-3.6V, T<sub>A</sub>=0°C to +70°C Versions<sup>(5)</sup> LH28F004SC-L150 Sym. **Parameter Notes** Min. Unit tavav Write Cycle Time 150 ns RP# High Recovery to CE# Going Low t<sub>PHFI</sub> μs WE# Setup to CE# Going Low twiel 0 ns CE# Pulse Width teleh 70 ns Address Setup to CE# Going High TAVEH 50 ns toveh Data Setup to CE# Going High 50 ns t<sub>EHDX</sub> Data Hold from CE# High 5 ns Address Hold from CE# High t<sub>EHAX</sub> 5 ns t<sub>FHWH</sub> | WE# Hold from CE# High 0 ns t<sub>EHEL</sub> CE# Pulse Width High 25 Write Recovery before Read TEHGL 0 See 5.0V $V_{CC}$ Alternative CE#-Controlled Writes for notes 1 through 5. V<sub>CC</sub>=3.3V±0.3V, T<sub>A</sub>=0°C to +70°C | | Versions <sup>(5)</sup> | | LH28F00 | 4SC-L120 | | |-------------------|------------------------------------------------------|-------|---------|----------|------| | Sym. | Parameter | Notes | Min. | Max. | Unit | | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | PHFI | RP# High Recovery to CE# Going Low | 2 | 1 | | μs | | WLFI | WE# Setup to CE# Going Low | | 0 | | ns | | ELFH | CE# Pulse Width | | 70 | | ns | | PHHEH | RP# V <sub>HH</sub> Setup to CE# Going High | 2 | 100 | | ns | | VPEH | V <sub>PP</sub> Setup to CE# Going High | 2 | 100 | | ns | | AVEH | Address Setup to CE# Going High | 3 | 50 | | ns | | DVEH | Data Setup to CE# Going High | 3 | 50 | | ns | | EHDX | Data Hold from CE# High | | 5 | | ns | | EHAX | Address Hold from CE# High | | 5 | | ns | | EHWH | WE# Hold from CE# High | | 0 | | ns | | HEL | CE# Pulse Width High | | 25 | | ns | | EHRL | CE# High to RY/BY# Going Low | | | 100 | ns | | HGI | Write Recovery before Read | | 0 | | ns | | OVVI | V <sub>PP</sub> Hold from Valid-SRD, RY/BY# High | 2,4 | 0 | | ns | | OVPH | RP# V <sub>HH</sub> Hold from Valid SRD, RY/BY# High | 2,4 | 0 | | ns | NOTE: NOTE: See 5V $V_{CC}$ Alternative CE#-Controlled Writes for Notes 1 through 5. ## **LHF04C01** | | | V <sub>CC</sub> ±5%<br>V <sub>CC</sub> ±10% | LH28F004 | 4SC-L85 <sup>(6)</sup> | I HOSEON | ISC-L90 <sup>(7)</sup> | | |--------------------|------------------------------------------------|---------------------------------------------|----------|------------------------|----------|------------------------|------| | Sym. | Parameter | Notes | Min. | Max. | Min. | Max. | Unit | | tAVAV | Write Cycle Time | | 85 | | 90 | | ns | | tehei | RP# High Recovery to CE# Going Low | 2 | 1 | | 1 | | us | | twi Fi | WE# Setup to CE# Going Low | | 0 | | 0 | | ns | | t <sub>EI EH</sub> | CE# Pulse Width | | 50 | | 50 | | ns | | t <sub>рннен</sub> | RP# V <sub>HH</sub> Setup to CE# Going High | 2 | 100 | | 100 | | ns | | t <sub>VPEH</sub> | V <sub>PP</sub> Setup to CE# Going High | 2 | 100 | | 100 | | ns | | t <sub>AVEH</sub> | Address Setup to CE# Going High | 3 | 40 | | 40 | | ns | | toveh | Data Setup to CE# Going High | 3 | 40 | | 40 | | ns | | t <sub>EHDX</sub> | Data Hold from CE# High | | 5 | | 5 | | ns | | t <sub>ehax</sub> | Address Hold from CE# High | | 5 | | 5 | | ns | | t <sub>EHWH</sub> | WE# Hold from CE# High | | 0 | | 0 | | ns | | tehei | CE# Pulse Width High | | 25 | | 25 | | ns | | t <sub>EHR!</sub> | CE# High to RY/BY# Going Low | | | 90 | | 90 | ns | | EHGL | Write Recovery before Read | | 0 | | 0 | | ns | | tovvi | VPP Hold from Valid SRD, RY/BY# Hig | | 0 | · | 0 | | ns | | <sup>t</sup> QVPH | RP# V <sub>HH</sub> Hold from Valid SRD, RY/BY | 2,4 | 0 | | 0 | | ns | ## NOTES: - 1. In systems where CE# defines the write pulse width (within a longer WE# timing waveform), all setup, hold, and inactive WE# times should be measured relative to the CE# waveform. - 2. Sampled, not 100% tested. - Refer to Table 4 for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase, byte write, or lock-bit configuration. V<sub>PP</sub> should be held at V<sub>PPH1/2/3</sub> (and if necessary RP# should be held at V<sub>HH</sub>) until determination of block erase, byte write, or lock-bit configuration success (SR.1/3/4/5=0). - 5. See Ordering Information for device speeds (valid operational combinations). - 6. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (High Seed Configuration) for testing characteristics. - 7. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (Standard Configuration) for testing characteristics. Figure 17. Alternate AC Waveform for CE#-Controlled Write Operations ## 6.2.7 RESET OPERATIONS Figure 18. AC Waveform for Reset Operation Reset AC Specifications(1) | | | | V <sub>CC</sub> =2.7V | | V <sub>CC</sub> | =3.3V | V <sub>CC</sub> =5V | | | | |---------------------|-------------------------------------------|-------|-----------------------|------|-----------------|-------|---------------------|------|------|--| | Sym. | Parameter | Notes | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | RP# Pulse Low Time | | | | | | | | | | | t <sub>РLРН</sub> | (If RP# is tied to V <sub>CC</sub> , this | | 100 | | 100 | | 100 | | ns | | | | specification is not applicable) | 1 | - | 1 | 1 | | | | | | | 1 | RP# Low to Reset during | | | | | | | | | | | t <sub>PLRH</sub> | Block Erase, Byte Write or | 2,3 | | | | 20 | | 12 | μs | | | | Lock-Bit Configuration | | | | | | , | | ' | | | | V <sub>CC</sub> 2.7V to RP# High | | | | | | | | | | | t <sub>235VPH</sub> | V <sub>CC</sub> 3.0V to RP# High | 4 | 100 | | 100 | | 100 | | ns | | | | V <sub>CC</sub> 4.5V to RP# High | | | | | | | | | | ## NOTES: - 1. These specifications are valid for all product versions (packages and speeds). - 2. If RP# is asserted while a block erase, byte write, or lock-bit configuration operation is not executing, the reset will complete within 100ns. - A reset time, t<sub>PHQV</sub>, is required from the latter of RY/BY# or RP# going high until outputs are valid. When the device power-up, holding RP# low minimum 100ns is required after V<sub>CC</sub> has been in predefined range and also has been in stable there. SHARP # 6.2.8 BLOCK ERASE, BYTE WRITE AND LOCK-BIT CONFIGURATION PERFORMANCE(3,4) $V_{CC}=3.3V\pm0.3V$ , $T_{A}=0^{\circ}C$ to +70°C | | | | V <sub>pp</sub> =3.3V | | V <sub>pp</sub> =5V | | | V <sub>pp</sub> =12V | | | 1 | | |------------------------------------------|--------------------------------------------|-------|-----------------------|---------|---------------------|------|---------|----------------------|------|---------------------|------|------| | Sym. | Parameter | Notes | Min. | Typ.(1) | | Min. | Typ.(1) | Max. | Min. | Typ. <sup>(1)</sup> | Max. | Unit | | twhQV1 | Byte Write Time | 2 | 15 | 17 | TBD | 8.2 | 9.3 | TBD | 6.7 | 7.6 | TBD | μs | | | Block Write Time | 2 | 1 | 1.1 | TBD | 0.5 | 0.5 | TBD | 0.4 | 0.5 | TBD | sec | | twhqv2 | Block Erase Time | 2 | 1.5 | 1.8 | TBD | 1 | 1.2 | TBD | 0.8 | 1.1 | TBD | sec | | twHQV3 | Set Lock-Bit Time | 2 | 18 | 21 | TBD | 11.2 | 13.3 | TBD | 9.7 | 11.6 | TBD | μs | | t <sub>WHQV4</sub><br>t <sub>EHQV4</sub> | Clear Block Lock-Bits<br>Time | 2 | 1.5 | 1.8 | TBD | 1 | 1.2 | TBD | 0.8 | 1.1 | TBD | sec | | twhRH1 | Byte Write Suspend<br>Latency Time to Read | | | 7.1 | 10 | | 6.6 | 9.3 | | 7.4 | 10.4 | μs | | t <sub>WHRH2</sub> | Erase Suspend Latency<br>Time to Read | | | 15.2 | 21.1 | | 12.3 | 17.2 | | 12.3 | 17.2 | μs | $V_{CC}=5V\pm0.5V$ , $5V\pm0.25V$ , $T_{A}=0^{\circ}C$ to $+70^{\circ}C$ | | | | V <sub>pp</sub> =5V | | V <sub>pp</sub> =12V | | | | | |------------------|-----------------------------------------|-------|---------------------|---------|----------------------|------|---------------------|------|------| | Sym. | Parameter | Notes | Min. | Typ.(1) | Max. | Min. | Typ. <sup>(1)</sup> | Max. | Unit | | twHQV1 | Byte Write Time | 2 | 6.5 | 8 | TBD | 4.8 | 6 | TBD | μs | | | Block Write Time | 2 | 0.4 | 0.5 | TBD | 0.3 | 0.4 | TBD | sec | | twhqv2 | Block Erase Time | 2 | 0.9 | 1.1 | TBD | 0.3 | 1.0 | TBD | sec | | twhqv3 | Set Lock-Bit Time | 2 | 9.5 | 12 | TBD | 7.8 | 10 | TBD | μs | | twHQV4 | Clear Block Lock-Bits Time | 2 | 0.9 | 1.1 | TBD | 0.3 | 1.0 | TBD | sec | | twhehi<br>tehehi | Byte Write Suspend Latency Time to Read | | | 5.6 | 7 | | 5.2 | 7.5 | μs | | twhRH2 | Erase Suspend Latency Time to Read | | | 9.4 | 13.1 | | 9.8 | 12.6 | μs | ## NOTES: - 1. Typical values measured at $T_A$ =+25°C and nominal voltages. Assumes corresponding lock-bits are not set. Subject to change based on device characterization. - 2. Excludes system-level overhead. - 3. These performance numbers are valid for all speed versions. - 4. Sampled but not 100% tested. # 7 ADDITIONAL INFORMATION # 7.1 Ordering Information | | | | Valid Operation | nal Combinations | | |--------|-----------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|---------------------------------------| | | | V <sub>CC</sub> =2.7-3.6V<br>50pF load, | V <sub>CC</sub> =3.3±0.3V<br>50pF load, | V <sub>CC</sub> =5.0±10%<br>100pF load, | V <sub>CC</sub> =5.0±5%<br>30pF load, | | Option | Order Code | 1.35V VO Levels | 1.5V I/O Levels | TTL I/O Levels | 1.5V I/O Levels | | 1 | LH28F004SCT-L85 | LH28F004SC-L150 | LH28F004SC-L120 | LH28F004SC-L90 | LH28F004SC-L85 | | | <del></del> | <del>'</del> | | | | # 8 Package and packing specification 1. Package Outline Specification Refer to drawing No.AA1105 ## 2. Markings 2-1. Marking contents (1) Product name: LH28F004SCT-L85 (2) Company name : SHARP (3) Date code (4) The marking of "JAPAN" indicates the country of origin. 2-2. Marking layout Refer drawing No. AA1105 (This layout does not define the dimensions of marking character and marking position.) 3. Packing Specification (Dry packing for surface mount packages) Dry packing is used for the purpose of maintaining IC quality after mounting packages on the PCB (Printed Circuit Board). When the epoxy resin which is used for plastic packages is stored at high humidity, it may absorb 0.15% or more of its weight in moisture. If the surface mount type package for a relatively large chip absorbs a large amount of moisture between the epoxy resin and insert material (e.g. chip, lead frame) this moisture may suddenly vaporize into steam when the entire package is heated during the soldering process (e.g. VPS). This causes expansion and results in separation between the resin and insert material, and sometimes cracking of the package. This dry packing is designed to prevent the above problem from occurring in surface mount packages. 3-1. Packing Materials | - 1. Packing Material | | 2 | |------------------------|-------------------------------------|------------------------------------------------------------| | Material Name | Material Specificaiton | Purpose | | Tray | Conductive plastic (50devices/tray) | Fixing of device | | Upper cover tray | Conductive plastic (ltray/case) | Fixing of device | | Laminated aluminum bag | Aluminum polyethylene (1bag/case) | Drying of device | | Des iccant | Silica gel | Drying of device | | P P band | Polypropylene (3pcs/case) | Fixing of tray | | Inner case | Card board (500devices/case) | Packaging of device | | Label | Paper | Indicates part number, quantity<br>and date of manufacture | | Outer case | Card board | Outer packing of tray | (Devices shall be placed into a tray in the same direction.) SHARP 3-2. Outline dimension of tray Refer to attached drawing 4. Storage and Opening of Dry Packing 4-1. Store under conditions shown below before opening the dry packing (1) Temperature range : 5~40℃ (2) Humidity : 80% RH or less 4-2. Notes on opening the dry packing (1) Before opening the dry packing, prepare a working table which is grounded against ESD and use a grounding strap. (2) The tray has been treated to be conductive or anti-static. If the device is transferred to another tray, use a equivalent tray. 4-3. Storage after opening the dry packing Perform the following to prevent absorption of moisture after opening. (1) After opening the dry packing, store the ICs in an environment with a temperature of 5~25℃ and a relative humidity of 60% or less and mount ICs within 72 hours after opening dry packing. ## 4-4. Baking (drying) before mounting (1) Baking is necessary - (A) If the humidity indicator in the desiccant becomes pink - (B) If the procedure in section 4-3 could not be performed - (2) Recommended baking conditions If the above conditions (A) and (B) are applicable, bake it before mounting. The recommended conditions are 16-24 hours at 120℃. Heat resistance tray is used for shipping tray. - 5. Surface Mount Conditions Please perform the following conditions when mounting ICs not to deteriorate IC quality. 5-1 . Soldering conditions (The following conditions are valid only for one time soldering.) | Mounting Method | Temperature and Duration | Measurement Point | |------------------|------------------------------------------------|-------------------| | Reflow soldering | Peak temperature of 230℃ or less, | IC package | | (air) | duration of less than 15 seconds. | surface | | | 200℃ or over,duration of less than 40 seconds. | | | | Temperature increase rate of 1∼4°C/second | <u> </u> | | Manual soldering | 260℃ or less, duration of less | IC outer lead | | (soldering iron) | than 10 seconds. | surface | 5-2. Conditions for removal of residual flux (1) Ultrasonic washing power 25 Watts/liter or less (2) Washing time Total 1 minute maximum (3) Solvent temperature : 15~40°C LH28Fxxx FLASH MEMORY FLASH NON-VOLATILE MEMORY FLASH E2ROM FLASH ROM READ ONLY MEMORY ETOX LH28F004SC 4M (512Kx8) SmartVoltage