# **LH28F016LL** ### **FEATURES** - User-Configurable x8 or x16 Operation - 3 V Write/Erase Operation (3 V V<sub>PP</sub>) 2.7 3.6 V Write-Erase Operation - 120 ns Maximum Access Time (V<sub>CC</sub> = 3.0 V) - 150 ns Maximum Access Time (V<sub>CC</sub> = 2.7 V) - 32 Independently Lockable Blocks (64K) - 0.48 MB/sec Write Transfer Rate - 100,000 Erase Cycles per Block - Revolutionary Architecture - Pipelined Command Execution - Write During Erase - Command Superset of Sharp LH28F016SU - 10 μA (MAX.) I<sub>CC</sub> in CMOS Standby - 5 μA (MAX.) Deep Power-Down - State-of-the Art 0.6 µm ETOX™ Flash Technology - 56-Pin, 1.2 mm x 14 mm x 20 mm TSOP (Type I) Package Figure 1. TSOP Configuration Figure 2. LH28F016LL Block Diagram (Architectural Evolution Includes Page Buffers, Queue Registers and Extended Status Registers) <sup>2</sup> SHARP # **PIN DESCRIPTION** | SYMBOL | TYPE | NAME AND FUNCTION | |------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> | INPUT | <b>BYTE-SELECT ADDRESS:</b> Selects between high and low byte when device is in x8 mode. This address is latched in x8 Data Writes. Not used in x16 mode (i.e., the $A_0$ input buffer is turned off when $\overline{\text{BYTE}}$ is high). | | A <sub>1</sub> - A <sub>15</sub> | INPUT | <b>WORD-SELECT ADDRESSES:</b> Select a word within one 64K block. $A_6$ - $A_{15}$ selects 1 of 1024 rows, and $A_1$ - $A_5$ selects 16 of 512 columns. These addresses are latched during Data Writes. | | A <sub>16</sub> - A <sub>20</sub> | INPUT | <b>BLOCK-SELECT ADDRESSES:</b> Select 1 of 32 Erase blocks. These addresses are latched during Data Writes, Erase and Lock-Block operations. | | DQ <sub>0</sub> - DQ <sub>7</sub> | INPUT/OUTPUT | LOW-BYTE DATA BUS: Inputs data and commands during CUI write cycles. Outputs array, buffer, identifier or status data in the appropriate Read mode. Floated when the chip is de-selected or the outputs are disabled. | | DQ <sub>8</sub> - DQ <sub>15</sub> | INPUT/OUTPUT | <b>HIGH-BYTE DATA BUS</b> : Inputs data during x16 Data-Write operations. Outputs array, buffer or identifier data in the appropriate Read mode; not used for Status register reads. Floated when the chip is de-selected or the outputs are disabled. | | Œ <sub>0</sub> , Œ <sub>1</sub> | INPUT | <b>CHIP ENABLE INPUTS</b> : Activate the device's control logic, input buffers, decoders and sense amplifiers. With either $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ high, the device is de-selected and power consumption reduces to Standby levels upon completion of any current Data-Write or Erase operations. Both $\overline{\text{CE}}_0$ , $\overline{\text{CE}}_1$ must be low to select the device. All timing specifications are the same for both signals. Device Selection occurs with the latter falling edge of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ . The first rising edge of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ disables the device. | | RP | INPUT | RESET/POWER-DOWN: $\overline{RP}$ low places the device in a Deep Power-Down state. All circuits that burn static power, even those circuits enabled in standby mode, are turned off. When returning from Deep Power-Down, a recovery time of 5 ns is required to allow these circuits to power-up for Read mode, and another 395 ns is required to enter Program or Erase mode. When $\overline{RP}$ goes low, any current or pending WSM operation(s) are terminated, and the device is reset. All Status registers return to ready (with all status flags cleared). | | ŌĒ | INPUT | <b>OUTPUT ENABLE:</b> Gates device data through the output buffers when low. The outputs float to tri-state off when $\overline{OE}$ is high. <b>NOTE:</b> $\overline{CE}_X$ overrides $\overline{OE}$ , and $\overline{OE}$ overrides $\overline{WE}$ . | | WE | INPUT | <b>WRITE ENABLE:</b> Controls access to the CUI, Page Buffers, Data Queue Registers and Address Queue Latches. WE is active low, and latches both address and data (command or array) on its rising edge. | | RY/BY | OPEN DRAIN<br>OUTPUT | <b>READY/BUSY:</b> Indicates status of the internal WSM. When low, it indicates that the WSM is busy performing an operation. $\overline{RY}/\overline{BY}$ high indicates that the WSM is ready for new operations (or WSM has completed all pending operations), or Erase is Suspended, or the device is in deep power-down mode. This output is always active (i.e., not floated to tri-state off when $\overline{OE}$ or $\overline{CE}_0$ , $\overline{CE}_1$ are high), except if a $\overline{RY}/\overline{BY}$ Pin Disable command is issued. | # **PIN DESCRIPTION (Continued)** | SYMBOL | TYPE | NAME AND FUNCTION | |-------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WP | INPUT | <b>WRITE PROTECT:</b> Erase blocks can be locked by writing a non-volatile lock-bit for each block. When $\overline{\text{WP}}$ is low, those locked blocks as reflected by the Block-Lock Status bits (BSR.6), are protected from inadvertent Data Writes or Erases. When $\overline{\text{WP}}$ is high, all blocks can be Written or Erased regardless of the state of the lock-bits. The $\overline{\text{WP}}$ input buffer is disabled when $\overline{\text{RP}}$ transitions low (deep power-down mode). | | BYTE | INPUT | <b>BYTE ENABLE:</b> $\overline{\text{BYTE}}$ low places device in x8 mode. All data is then input or output on $DQ_0$ - $DQ_7$ , and $DQ_8$ - $DQ_{15}$ float. Address $A_0$ selects between the high and low byte. $\overline{\text{BYTE}}$ high places the device in x16 mode, and turns off the $A_0$ input buffer. Address $A_1$ , then becomes the lowest order address. | | LX | INPUT | INPUT FROM OUTSIDE INDUCTOR: Input pin for outside inductor in DC/DC converter circuit. Connect 1.8 ( $\mu$ H) inductor from $V_{CC}$ . | | LC | INPUT | INPUT FROM OUTSIDE CAPACITOR: Input pin for outside capacitor in DC/DC converter circuit. Ground at 22000 (pF) capacitor. | | V <sub>CC</sub> | SUPPLY | <b>DEVICE POWER SUPPLY 3.0 V (2.7 V to 3.6 V)</b> : Do not leave any power pins floating. | | GND | SUPPLY | GROUND FOR ALL INTERNAL CIRCUITRY: Do not leave any ground pins floating. | | NC | | NO CONNECT: No internal connection to die, lead may be driven or left floating. | | V <sub>SS</sub> L | | GROUND | #### INTRODUCTION Sharp's LH28F016LL 16M Flash Memory is a revolutionary architecture which enables the design of truly mobile, high performance, personal computing and communication products. With innovative capabilities, 3 V single voltage operation and very high read/write performance, the LH28F0166LL is also the ideal choice for designing embedded mass storage flash memory systems. The LH28F016LL is very high density, highest performance non-volatile read/write solution for solid-state storage applications. Its symmetrically blocked architecture (100% compatible with the LH28F016SU 16M Flash memory), extended cycling, minimum power 2.7 V operation, very fast write and read performance and selective block locking provide a highly flexible memory component suitable for battery operation portable equipment such as digital still camera, PDA, cellular phone, and memory card. Its x8/x16 architecture allows the optimization of memory to processor interface. The flexible block locking option enables bundling of executable of executable application software in a Resident Flash Array or memory card. Manufactured on Sharp's 0.6 µm ETOX™ process technology, the LH28F016LL is the most cost-effective, high-density 3 V single power operation flash memory. #### **DESCRIPTION** The LH28F016LL is a high performance 16M (16,777,216 bit) block erasable non-volatile random access memory organized as either 1M $\times$ 16 or 2M $\times$ 8. The LH28F016LL includes thirty-two 64K (65,536) blocks or thirty-two 32-KW (32,768) blocks. A chip memory map is shown in Figure 3. The implementation of a new architecture, with many enhanced features, will improve the device operating characteristics and results in greater product reliability and ease of use. Among the significant enhancements of the LH28F016LL: - 3 V Write/Erase Operation (3 V V<sub>PP</sub>) - 3 V Low Power Capability - Improved Write Performance - · Dedicated Block Write/Erase Protection The LH28F016LL will be available in a 56-pin, 1.2 mm thick $\times$ 14 mm $\times$ 20 mm TSOP (Type I) package. This form factor and pinout allow for very high board layout densities. A Command User Interface (CUI) serves as the system interface between the microprocessor or microcontroller and the internal memory operation. Internal Algorithm Automation allows Byte/Word Writes and Block Erase operations to be executed using a Two-Write command sequence to the CUI in the same way as the LH28F008SA 8M Flash memory. A Superset of commands have been added to the basic LH28F008SA command-set to achieve higher write performance and provide additional capabilities. These new commands and features include: - · Page Buffer Writes to Flash - · Command Queuing Capability - · Automatic Data Writes During Erase - Software Locking of Memory Blocks - Two-Byte Successive Writes in 8-bit Systems - Erase All Unlocked Blocks Writing of memory data is performed in either byte or word increments typically within 9 $\mu$ s, a 15% improvement over the LH28F008SA. Each block can be written and erased a minimum of 100,000 cycles. Systems can achieve 1,000,000 Block Erase Cycles by providing wear-leveling algorithms and graceful block retirement. These techniques have already been employed in many flash file systems and Hard Disk Drive designs. The LH28F016LL incorporates two Page Buffers of 256 Bytes (128 Words) each to allow page data writes. This feature can improve a system write performance by up to 4.8 times over previous flash memory devices. All operations are started by a sequence of Write commands to the device. Three Status Registers (described in detail later) and a RY/BY output pin provide information on the progress of the requested operation. While the LH28F008SA requires an operation to complete before the next operation can be requested, the LH28F016LL allows queuing of the next operation while the memory executes the current operation. This eliminates system overhead when writing several bytes in a row to the array or erasing several blocks at the same time. The LH28F016LL can also perform write operations to one block of memory while performing erase of another block. The LH28F016LL provides user-selectable block locking to protect code or data such as Device Drivers, PCMCIA card information, ROM-Executable O/S or Application Code. Each block has an associated non-volatile lock-bit which determines the lock status of the block. In addition, the LH28F016LL has a master Write Protect pin (WP) which prevents any modifications to memory blocks whose lock-bits are set. The LH28F016LL contains three types of Status Registers to accomplish various functions: - A Compatible Status Register (CSR) which is 100% compatible with the LH28F008SA Flash memory's Status Register. This register, when used alone, provides a straightforward upgrade capability to the LH28F016LL from a LH28F008SA-based design. - A Global Status Register (GSR) which informs the system of command Queue status. Page Buffer status, and overall Write Status Machine (WSM) status. - 32 Block Status Registers (BSRs) which provide block-specific status information such as the block lock-bit status. The GSR and BSR memory maps for Byte-Wide and Word-Wide modes are shown in Figures 4 and 5. The LH28F016LL incorporates an open drain RY/BY output pin. This feature allows the user to ORtie many RY/BY pins together in a multiple memory configuration such as a Resident Flash Array. The LH28F016LL also incorporates a dual chipenable function with two input pins, $\overline{CE}_0$ and $\overline{CE}_1$ . These pins have exactly the same functionality as the regulary chip-enable pin $\overline{CE}$ on the LH28F008SA. For minimum chip designs, $\overline{CE}_1$ may be tied to ground and use $\overline{CE}_0$ as the chip enable input. The LH28F016LL uses the logical combination of these two signals to enable or disable the entire chip. Both $\overline{CE}_0$ and $\overline{CE}_1$ must be active low to enable the device and if either one becomes inactive, the chip will be disabled. This feature, along with the open drain $\overline{RY}/\overline{BY}$ pin, allows the system designer to reduce the number of control pins used in a large array of 16M devices. The $\overline{\text{BYTE}}$ pin allows either x8 or x16 read/writes to the LH28F016LL. $\overline{\text{BYTE}}$ at logic low selects 8-bit mode with address A<sub>0</sub> selecting between low byte and high byte. On the other hand, $\overline{\text{BYTE}}$ at logic high enables 16-bit operation with address A<sub>1</sub> becoming the lowest order address and address A<sub>0</sub> is not used (don't care). A device diagram is shown in Figure 1. The LH28F016LL is specified for a maximum access time ( $t_{ACC}$ )150 ns, in operating voltage 2.7 V to 3.6 V and in operating temperature 0°C to +70°C. The LH28F016LL incorporates an Automatic Power Saving (APS) feature which substantially reduces the active current when the device is in static mode of operation (address not switching). In APS mode, the typical $I_{CC}$ current is 1 mA at 3.0 V. A Deep Power-Down mode of operation is invoked when the $\overline{RP}$ (called $\overline{PWD}$ on the LH28F008SA) pin transitions low. This mode brings the device power consumption to less than 5 $\mu A$ typically, and provides additional write protection by acting as a device reset pin during power transitions. A reset time of 480 ns is required from $\overline{RP}$ switching high until outputs are again valid. In the Deep Power-Down state, the WSM is reset #### MEMORY MAP | FFFFFH | 64KB BLOCK | 31 | |-------------------|------------|----| | EFFFFH | 64KB BLOCK | 30 | | E0000H<br>DFFFFH | 64KB BLOCK | 29 | | D0000H<br>CFFFFH | 64KB BLOCK | 28 | | C0000H<br>BFFFFH | 64KB BLOCK | 27 | | B0000H<br>AFFFFH | 64KB BLOCK | 26 | | A0000H<br>9FFFFH | 64KB BLOCK | 25 | | 90000H<br>8FFFFH | 64KB BLOCK | 24 | | 80000H<br>7FFFFH | 64KB BLOCK | 23 | | 70000H<br>6FFFFH | 64KB BLOCK | 22 | | 60000H<br>5FFFFH | 64KB BLOCK | 21 | | 50000H<br>4FFFFH | 64KB BLOCK | 20 | | 40000H<br>3FFFFH | 64KB BLOCK | 19 | | 30000H<br>2FFFFH | 64KB BLOCK | 18 | | 20000H<br>1FFFFH | 64KB BLOCK | 17 | | 10000H<br>0FFFFH | 64KB BLOCK | 16 | | 00000H<br>FFFFH | | | | F0000H<br>FFFFH | 64KB BLOCK | 15 | | E0000H<br>DFFFFH | 64KB BLOCK | 14 | | D0000H<br>CFFFFH | 64KB BLOCK | 13 | | C0000H<br>BFFFFH | 64KB BLOCK | 12 | | B0000H<br>AFFFFH | 64KB BLOCK | 11 | | A0000H<br>9FFFFH | 64KB BLOCK | 10 | | 90000H<br>8FFFFH | 64KB BLOCK | 9 | | 80000Н | 64KB BLOCK | 8 | | 7FFFFH<br> 70000H | 64KB BLOCK | 7 | | 660000H | 64KB BLOCK | 6 | | 50000H | 64KB BLOCK | 5 | | 4FFFFH<br>40000H | 64KB BLOCK | 4 | | 3FFFFH<br>30000H | 64KB BLOCK | 3 | | 2FFFFH<br>20000H | 64KB BLOCK | 2 | | 1FFFFH<br>110000H | 64KB BLOCK | 1 | | 00000H | 64KB BLOCK | 0 | Figure 3. LH28F016LL Memory Map (any current operation will abort) and the CSR, GSR and BSR registers are cleared. A CMOS Standby mode of operation is enabled when either $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ transitions high and $\overline{\text{RP}}$ stays high with all input control pins at CMOS levels. In this mode, the device typically draws an $I_{CC}$ standby current of 10 $\mu\text{A}$ . # **Extended Status Registers Memory Map** Figure 4. Extended Status Register Memory Map (Byte-Wide Mode) Figure 5. Extended Status Register Memory Map (Word-Wide Mode) # **BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS** # Bus Operations for Word-Wide Mode ( $\overline{BYTE} = V_{IH}$ ) | MODE | RP | CE <sub>1</sub> | CE <sub>0</sub> | ŌĒ | WE | A <sub>1</sub> | DQ <sub>0</sub> - DQ <sub>15</sub> | RY/BY | NOTE | |-----------------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|------------------------------------|-----------------|---------| | Read | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | Х | D <sub>OUT</sub> | X | 1, 2 | | Output Disable | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | Х | High-Z | Х | 1, 6 | | Standby | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Х | х | Х | High-Z | Х | 1, 6 | | Deep Power-Down | V <sub>IL</sub> | Х | Х | Х | Х | Х | High-Z | V <sub>OH</sub> | 1, 3 | | Manufacturer ID | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | 00B0H | V <sub>OH</sub> | 4 | | Device ID | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | 6688H | V <sub>OH</sub> | 4 | | Write | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | Х | 1, 5, 6 | # Bus Operations For Byte-Wide Mode ( $\overline{BYTE} = V_{II}$ ) | MODE | RP | CE <sub>1</sub> | CE <sub>0</sub> | ŌĒ | WE | A <sub>0</sub> | DQ <sub>0</sub> - DQ <sub>7</sub> | RY/BY | NOTE | |-----------------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|----------|-----------------|-----------------------------------|-----------------|---------| | Read | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | Х | D <sub>OUT</sub> | X | 1, 2 | | Output Disable | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | Х | High-Z | X | 1, 6 | | Standby | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Х | X | Х | High-Z | Х | 1, 6 | | Deep Power-Down | $V_{IL}$ | Х | Х | Х | Х | Х | High-Z | V <sub>OH</sub> | 1, 3 | | Manufacturer ID | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | ВОН | V <sub>OH</sub> | 4 | | Device ID | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | V <sub>IH</sub> | 88H | V <sub>OH</sub> | 4 | | Write | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | Х | D <sub>IN</sub> | X | 1, 5, 6 | #### NOTES: - 1. $\underline{X}$ can be $V_{IH}$ or $V_{IL}$ for address or control pins except for $\overline{RY}/\overline{BY}$ , which is either $V_{OL}$ or $V_{OH}$ . - 2. RY/BY output is open drain. When the WSM is ready, Erase is suspended or the device is in deep power-down mode, $\overline{RY}/\overline{BY}$ will be at $V_{OH}$ if it is tied to $V_{CC}$ through a resistor. When the $\overline{RY}/\overline{BY}$ at $V_{OH}$ is independent of $\overline{OE}$ while a WSM operation is in progress. - 3. $\overrightarrow{RP}$ at GND ± 0.2 $\overrightarrow{V}$ ensures the lowest deep power-down current. - 4. A<sub>0</sub> and A<sub>1</sub> at V<sub>IL</sub> provide manufacturer ID codes in x8 and x16 modes respectively. All other addresses are set to zero. - A<sub>0</sub> and A<sub>1</sub>, at V<sub>IH</sub> provide device ID codes in x8 and x16 modes respectively. All other addresses are set to zero. 5. Commands for different Erase operations, Data Write operations of Lock-Block operations can only be successfully - completed when $V_{PP} = V_{PPH}$ . 6. While the WSM is running, $\overline{RY}/\overline{BY}$ in Level-Mode (default) stays at $V_{OL}$ until all operations are complete. $\overline{RY}/\overline{BY}$ goes to V<sub>OH</sub> when the WSM is not busy or in erase suspend mode. 8 # LH28F008SA-Compatible Mode Command Bus Definitions | COMMAND | FIR | ST BUS CYCI | _E | SEC | OND BUS CY | CLE | NOTE | |---------------------------------|-------|-------------|------|-------|------------|------|------| | COMMAND | OPER. | ADDRESS | DATA | OPER. | ADDRESS | DATA | NOTE | | Read Array | Write | Х | FFH | Read | AA | AD | | | Intelligent Identifier | Write | Х | 90H | Read | IA | ID | 1 | | Read Compatible Status Register | Write | Х | 70H | Read | Х | CSRD | 2 | | Clear Status Register | Write | Х | 50H | | | | 3 | | Word/Byte Write | Write | Х | 40H | Write | WA | WD | | | Alternate Word/Byte Write | Write | Х | 10H | Write | WA | WD | | | Block Erase/Confirm | Write | Х | 20H | Write | BA | D0H | | | Erase Suspend/Resume | Write | Х | В0Н | Write | Х | D0H | | ADDRESS DATA AA = Array Address BA = Block Address IA = Identifier Address WA = Write Address AD = Array Data CSRD = CSR Data ID = Identifier Data WD = Write Data #### NOTES: X = Don't Care - 1. Following the intelligent identifier command, two Read operations access the manufacturer and device signature codes. - 2. The CSR is automatically available after device enters Data Write, Erase or Suspend operations. - 3. Clears CSR.3, CSR.4, and CSR.5. Also clears GSR.5 and all BSR.5 and BSR.2 bits. See Status register definitions. - 4. While device performs Block Erase, if you issue Erase Suspend command (B0H), be sure to confirm ESS (Erase-Suspend-Status) is set to 1 on compatible status register. In the case, ESS bit was not set to 1, also completed the Erase (ESS = 0, WASM = 1), be sure to issue Resume command (D0H) after completed next Erase command. Beside, when the Erase Suspend command is issued, while the device is not in Erase, be sure to issue Resume command (D0H) after the next erase completed. When you use Erase Suspend/ Resume command, we recommend to issue serial Block Erase command (20H, D0H) and Resume command (D0H). (Refer to Performance Enhancement Command Bus Definitions.) # LH28F800SU Performance Enhancement Command Bus Definitions | COMMAND | MODE | FIRS | r BUS C | YCLE | SECO | ND BUS | CYCLE | THIE | RD BUS | CYCLE | NOTE | |--------------------------------------|------|-------|---------|------|-------|--------|--------------|-------|--------|-----------|----------------| | COMMAND | MODE | OPER. | ADDR. | DATA | OPER. | ADDR. | DATA | OPER. | ADDR. | DATA | NOTE | | Read Extended<br>Status Register | | Write | Х | 71H | Read | RA | GSRD<br>BSRD | | | | 1 | | Page Buffer Swap | | Write | Х | 72H | | | | | | | 7 | | Read Page Buffer | | Write | Х | 75H | Read | PA | PD | | | | | | Single Load to<br>Page Buffer | | Write | Х | 74H | Write | PA | PD | | | | | | Sequential Load to | х8 | Write | Х | E0H | Write | Х | BCL | Write | Х | ВСН | 4, 6, 10 | | Page Buffer | x16 | Write | Х | E0H | Write | Х | WCL | Write | Х | WCH | 4, 5,<br>6, 10 | | Page Buffer Write | x8 | Write | Х | 0CH | Write | A0 | BC<br>(L, H) | Write | WA | BC (H, L) | 3, 4,<br>9, 10 | | to Flash | x16 | Write | Х | 0CH | Write | Х | WCL | Write | WA | WCH | 4, 5, 10 | | Two-Byte Write | x8 | Write | Х | FBH | Write | A0 | WD<br>(L, H) | Write | WA | WD (H, L) | 3 | | Block<br>Erase/Confirm | | Write | Х | 20H | Write | BA | D0H | Write | Х | D0H | 11 | | Lock Block/Confirm | | Write | Х | 77H | Write | ВА | D0H | | | | | | Upload Status<br>Bits/Confirm | | Write | Х | 97H | Write | Х | D0H | | | | 2 | | Upload Device<br>Information | | Write | Х | 99H | Write | Х | D0H | | | | | | Erase All Unlocked<br>Blocks/Confirm | | Write | Х | А7Н | Write | Х | D0H | | | | | | RY/BY Enable to Level-Mode | | Write | Х | 96H | Write | Х | 01H | | | | 8 | | RY/BY Pulse-On-<br>Write | | Write | Х | 96H | Write | Х | 02H | | | | 8 | | RY/BY Pulse-On-<br>Erase | | Write | Х | 96H | Write | Х | 03H | | | | 8 | | RY/BY Disable | | Write | Х | 96H | Write | Х | 04H | | | | 8 | | Sleep | | Write | Х | F0H | | | | | | | | | Abort | | Write | Х | 80H | | | | | | | | # ADDRESS BA = Block Address PA = Page Buffer Address RA = Extended Register Address WA = Write Address X = Don't Care #### DATA AD = Array Data PD = Page Buffer Data BSRD = BSR Data GSRD = GSR Data $\begin{array}{ll} WC \; (L,\,H) = Word \; Count \; (Low, \; High) \\ BC \; (L,\,H) = Byte \; Count \; (Low, \; High) \\ WD \; (L,\,H) = Write \; Data \; (Low, \; High) \\ \end{array}$ #### NOTES: - 1. RA can be the GSR address or any BSR address. See Figure 4.1 and 4.2 for Extended Status Register Memory Maps. - 2. Upon device power-up, all BSR lock-bits come up locked. The Uploaded Status Bits command must be written to reflect the actual lock-bit status - A<sub>0</sub> is automatically complemented to load second byte of data. BYTE must be at V<sub>IL</sub>. A<sub>0</sub> value determines which WD/BC is supplied first: A<sub>0</sub> = 0 looks at the WDL/BCL, A<sub>0</sub> = 1 looks at the WDH/BCH. - 4. BCH/WCH must be at 00H for this product because of the 256-Byte (128 Word) Page Buffer size and to avoid writing the Page Buffer contents into more than one 256-Byte segment within an array block. They are simply shown for future Page Buffer expandability. - 5. In x16 mode, only the lower byte $DQ_0 DQ_7$ is used for WCL and WCH. The upper byte $DQ_8 DQ_{15}$ is a don't care. - 6. PA and PD (Whose count is given in cycles 2 and 3) are supplied starting in the 4th cycle which is not shown. - 7. This command allows the user to swap between available Page Buffers (0 or 1). - 8. These commands reconfigure $\overline{RY}/\overline{BY}$ output to one of two pulse-modes or enable and disable the $\overline{RY}/\overline{BY}$ function. - 9. Write address, WA, is the Destination address in the flash array which must match the Source address in the Page Buffer. Refer to the LH28F016SU User's Manual. - 10. BCL = 00H corresponds to a Byte count of 1. Similarly, WCL = 00H corresponds to a Word count of 1. - 11. Unless you issue erase suspend command, it is not necessary to input D0H on third bus cycle. # **Compatible Status Register** | WSMS | ESS | ES | DWS | VPPS | R | R | R | |------|-----|----|-----|------|---|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | CSR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy CSR.6 = ERASE-SUSPEND STATUS (ESS) 1 = Erase Suspended 0 = Erase in Progress/Completed CSR.5 = ERASE STATUS (ES) 1 = Error in Block Erasure 0 = Successful Block Erase CSR.4 = DATA-WRITE STATUS (DWS) 1 = Error in Data Write 0 = Data Write Successful CSR.3 = $V_{PP}$ STATUS (VPPS) 1 = V<sub>PP</sub> Low Detect, Operation Abort $0 = V_{PP} OK$ - RY/BY output or WSMS bit must be checked to determine completion of an operation (Erase Suspend, Erase or Data Write) before the appropriate Status bit (ESS, ES or DWS) is checked for success. - If DWS and ES are set to '1' during an erase attempt, an improper command sequence was entered. Clear the CSR and attempt the operation again. - The VPPS bit, unlike an A/D converter, does not provide continuous indication of V<sub>PP</sub> level. The WSM interrogates V<sub>PP</sub>'s level only after the Data-Write or Erase command sequences have been entered, and informs the system if V<sub>PP</sub> has not been switched on. VPPS is not guaranteed to report accurate feedback between V<sub>PPI</sub> and V<sub>PPH</sub>. - CSR.2 CSR.0 = Reserved for future enhancements. These bits are reserved for future use and should be masked out when polling the CSR. #### **GLOBAL STATUS REGISTER** | WSMS | OSS | DOS | DSS | QS | PBAS | PBS | PBSS | |------|-----|-----|-----|----|------|-----|------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | GSR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy GSR.6 = OPERATION SUSPEND STATUS (OSS) 1 = Operation Suspended 0 = Operation in Progress/Completed GSR.5 = DEVICE OPERATION STATUS (DOS) 1 = Operation Unsuccessful 0 = Operation Successful or Currently Running GSR.4 = DEVICE SLEEP STATUS(DSS) 1 = Device in Sleep 0 = Device Not in Sleep MATRIX 5/4 00 = Operation Successful or Currently Running 01 = Device in Sleep Mode or Pending Sleep 10 = Operation Unsuccesful 11 = Operation Unsuccessful or Aborted GSR.3 = QUEUE STATUS (QS) 1 = Queue Full 0 = Queue Available GSR.2 = PAGE BUFFER AVAILABLE STATUS (PBAS) 1 = One or Two Page Buffers Available 0 = No Page Buffer Available GSR.1 = PAGE BUFFER STATUS (PBS) 1 = Selected Page Buffer Ready 0 = Selected Page Buffer Busy GSR.0 = PAGE BUFFER SELECT STATUS (PBSS) 1 = Page Buffer 1 Selected 0 = Page buffer 0 Selected - RY/BY output or WSMS bit must be checked to determine completion of an operation (Block Lock, Suspend, any RY/ BY reconfiguration, Upload Status Bits, Erase or Data Write) before the appropriate Status bit (OSS or DOS) is checked for success. - 2. If operation currently running, then GSR.7 = 0. - 3. If device pending sleep, then GSR.7 = 0. - 4. Operation aborted: Unsuccessful due to Abort command. - 5. The device contains two Page Buffers. - 6. Selected Page Buffer is currently busy with WSM operation. - When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7 provides indication when all queued operations are completed. #### **BLOCK STATUS REGISTER** | BS | BLS | BOS | BOAS | QS | VPPS | R | R | |----|-----|-----|------|----|------|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | BSR.7 = 1BLOCK STATUS (BS) 1 = Ready 0 = Busy BSR.6 = BLOCK-LOCK STATUS (BLS) 1 = Block Unlocked for Write/Erase 0 = Block Locked for Write/Erase BSR.5 = BLOCK OPERATION STATUS (BOS) 1 = Operation Unsuccessful 0 = Operation Successful or Currently Running BSR.4 = BLOCK OPERATION ABORT STATUS (BOAS) 1 = Operation Aborted 0 = Operation Not Aborted MATRIX 5/4 00 = Operation Successful or Currently Running 01 = Not a valid Combination 10 = Operation Unsuccessful 11 = Operation Aborted BSR.3 = QUEUE STATUS (QS) 1 = Queue Full 0 = Queue Available BSR.2 = $V_{PP}$ STATUS ( $V_{PPS}$ ) 1 = V<sub>PP</sub> Low Detect, Operation Abort $0 = V_{PP} OK$ - RY/BY output or BS bit must be checked to determine completion of an operation (Block Lock, Suspend, Erase or Data Write) before the appropriate Status bits (BOS, BLS) is checked for success. - 2. The BOAS bit will not be set until BSR.7 = 1. - 3. Operation halted via Abort command. - BSR.1-0 = RESERVED FOR FUTURE ENHANCEMENTS These bits are reserved for future use; mask them out when polling the BSRs. - When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7 provides indication when all queued operations are completed. #### **ELECTRICAL SPECIFICATIONS**<sup>1</sup> # **Absolute Maximum Ratings\*** Temperature under bias ...... 0°C to +80°C Storage temperature .....-65°C to +125°C \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. # $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} \text{ Systems}^4$ | SYMBOL | PARAMETER | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |------------------|----------------------------------------------------------------------|------|-----------------------|-------|---------------------|------| | T <sub>A</sub> | Operating Temperature, Commercial | 0 | 70.0 | °C | Ambient Temperature | 1 | | V <sub>CC</sub> | V <sub>CC</sub> with Respect to GND | -0.2 | 7.0 | V | | 2 | | V <sub>PP</sub> | V <sub>PP</sub> Supply Voltage with Respect to GND | -0.2 | 7.0 | V | | 2 | | V | Voltage on any Pin (Except $V_{CC}$ , $V_{PP}$ ) with Respect to GND | -0.5 | V <sub>CC</sub> + 0.5 | V | | 2 | | I | Current into any Non-Supply Pin | | ±30 | mA | | | | I <sub>OUT</sub> | Output Short Circuit Current | | 100.0 | mA | | 3 | - 1. Operating temperature is for commercial product defined by this specification. - 2. Minimum °C voltage is -0.5 V on input/output pins. During transitions, this level may undershoot to -2.0 V for periods < 20 ns. Maximum °C voltage on input/output pins is $V_{CC}$ + 0.5 V which, during transitions, may overshoot to $V_{CC}$ + 2.0 V for periods < 20 ns. 3. Output shorted for no more than one second. No more than one output shorted at a time. - 4. AC specifications are valid at both voltage ranges. See DC Characteristics tables for voltage range-specific specifications. # Capacitance # For 3.3 V Systems | SYMBOL | PARAMETER | TYP. | MAX. | UNITS | TEST CONDITIONS | NOTE | |-------------------|--------------------------------------------------------------|------|------|-------|------------------------------------------------|------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 6 | 8 | pF | T <sub>A</sub> = 25°C, f = 1.0 MHz | 1 | | C <sub>OUT</sub> | Capacitance Looking into an Output Pin | 8 | 12 | pF | T <sub>A</sub> = 25°C, f = 1.0 MHz | 1 | | C <sub>LOAD</sub> | Load Capacitance Driven by Outputs for Timing Specifications | | 50 | pF | For $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | | | Equivalent Testing Load Circuit | | 2.5 | ns | $50 \Omega$ transmission line delay | | #### NOTE: 1. Sampled, not 100% tested. # **Timing Nomenclature** All 3.3 V system timings are measured from where signals cross 1.5 V. For 5.0 V systems use the standard JEDEC cross point definitions. Each timing parameter consists of 5 characters. Some common examples are defined below: $\begin{array}{ll} t_{CE} & t_{ELQV} & \text{time (t) from } \overline{CE} \text{ (E) going low (L) to the outputs (Q) becoming valid (V)} \\ t_{OE} & t_{GLQV} & \text{time (t) from } \overline{OE} \text{ (G) going low (L) to the outputs (Q) becoming valid (V)} \\ t_{ACC} & t_{AVQV} & \text{time (t) from address (A) valid (V) to the outputs (Q) becoming valid (V)} \end{array}$ $t_{AS}$ $t_{AVWH}$ time (t) from address (A) valid (V) to $\overline{WE}$ (W) going high (H) t<sub>DH</sub> t<sub>WHDX</sub> time (t) from WE (W) going high (H) to when the data (D) can become undefined (X) | | PIN CHARACTERS | | PIN STATES | |-----|-------------------------------|---|-----------------------------------| | Α | Address Inputs | Н | High | | D | Data Inputs | L | Low | | Q | Data Outputs | V | Valid | | Е | CE (Chip Enable) | Х | Driven, but not necessarily valid | | G | OE (Output Enable) | Z | High Impedance | | W | WE (Write Enable) | | | | Р | RP (Deep Power-Down Pin) | | | | R | RY/BY (Ready/Busy) | | | | V | Any Voltage Level | | | | 3 V | V <sub>CC</sub> at 3.0 V Min. | | | Figure 6. Transient Input/Output Reference Waveform (V<sub>CC</sub> = 3.3 V) Figure 7. Transient Equivalent Testing Load Circuit (V<sub>CC</sub> = 3.3 V) # **DC Characteristics** $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$ | SYMBOL | PARAMETER | TYP. | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |-------------------------------|--------------------------------------------|------|------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | I <sub>IL</sub> | Input Load Current | | | ±1 | μA | $V_{CC} = V_{CC}$ MAX., $V_{IN} = V_{CC}$ or GND | 1 | | I <sub>LO</sub> | Output Leakage Current | | | ±10 | μA | $V_{CC} = V_{CC}$ MAX., $V_{IN} = V_{CC}$ or GND | 1 | | I <sub>ccs</sub> | V <sub>CC</sub> Standby Current | 4 | | 8 | μA | $\begin{aligned} & V_{\text{CC}} = V_{\text{CC}} & \text{MAX.,} \\ & \overline{\text{CE}}_{0}, & \overline{\text{CE}}_{1}, & \overline{\text{RP}} = V_{\text{CC}} & \pm 0.2 \text{ V} \\ & \overline{\text{BYTE}}, & \overline{\text{WP}}, & \overline{\text{3/5}} = V_{\text{CC}} & \pm 0.2 \text{ V} \text{ or} \\ & \text{GND} & \pm 0.2 \text{ V} \end{aligned}$ | 1, 4 | | | | 1 | | 4 | mA | $\begin{aligned} & V_{\text{CC}} = V_{\text{CC}} & \text{MAX.,} \\ & \overline{\text{CE}}_{0}, & \overline{\text{CE}}_{1}, & \overline{\text{RP}} = V_{\text{IH}} \\ & \overline{\text{BYTE}}, & \overline{\text{WP}}, & \overline{\text{3/5}} = V_{\text{IH}} & \text{or } V_{\text{IL}} \end{aligned}$ | | | I <sub>CCD</sub> | V <sub>CC</sub> Deep Power-Down<br>Current | 1 | | 5 | μA | RP = GND ±0.2 V | 1 | | I <sub>CCR</sub> <sup>1</sup> | V <sub>CC</sub> Read Current | 30 | | 35 | mA | $\begin{split} & V_{CC} = V_{CC} \; MAX., \\ & CMOS: \; \overline{CE}_0, \; \overline{CE}_1 = GND \; \pm 0.2 \; V \\ & \overline{BYTE} = GND \; \pm 0.2 \; V \; or \; V_{CC} \; \pm 0.2 \; V \\ & Inputs = GND \; \pm 0.2 \; V \; or \; V_{CC} \; \pm 0.2 \; V \\ & \overline{TTL:} \; \overline{CE}_0, \; \overline{CE}_1 = V_{IL}, \\ & \overline{BYTE} = V_{IL} \; or \; V_{IH} \\ & Inputs = V_{IL} \; or \; V_{IH} \\ & f = 8 \; MHz, \; I_{OUT} = 0 \; mA \end{split}$ | 1, 3, 4 | | I <sub>CCR</sub> <sup>2</sup> | V <sub>CC</sub> Read Current | 15 | | 20 | mA | $\begin{split} & V_{CC} = V_{CC} \ MAX., \\ & CMOS: \ \overline{CE}_0, \ \overline{CE}_1 = GND \ \pm 0.2 \ V \\ & \overline{BYTE} = V_{CC} \ \pm 0.2 \ V \ or \ GND \ \pm 0.2 \ V \\ & Inputs = GND \ \pm 0.2 \ V \ or \ V_{CC} \ \pm 0.2 \ V \\ & \overline{TTL:} \ \overline{CE}_0, \ \overline{CE}_1 = V_{IL,} \\ & \overline{BYTE} = V_{IH} \ or \ V_{IL} \\ & Inputs = V_{IL} \ or \ V_{IH} \\ & f = 4 \ MHz, \ I_{OUT} = 0 \ mA \end{split}$ | 1, 3, 4 | | I <sub>CCW</sub> | V <sub>CC</sub> Write Current | 8 | | 12 | mA | Word/Byte Write in Progress | 1 | | I <sub>CCE</sub> | V <sub>CC</sub> Block Erase Current | 6 | | 10 | mA | Block Erase in Progress | 1 | | I <sub>CCES</sub> | V <sub>CC</sub> Erase Suspend<br>Current | 3 | | 6 | mA | CE <sub>0</sub> , CE <sub>1</sub> = V <sub>IH</sub><br>Block Erase Suspended | 1, 2 | | I <sub>PPS</sub> | V <sub>PP</sub> Standby Current | 0.2 | | 5 | μA | $V_{PP} \leq V_{CC}$ | 1 | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-Down<br>Current | 0.2 | | 5 | μA | RP = GND ±0.2 V | 1 | # **DC Characteristics (Continued)** $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ , TA = 0°C to +70°C | SYMBOL | PARAMETER | TYPE | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |------------------------------|--------------------------------------------------|------|-----------------------|-----------------------|-------|---------------------------------------------------------------------|------| | I <sub>PPR</sub> | V <sub>PP</sub> Read Current | | | 5 | μA | V <sub>PP</sub> > V <sub>CC</sub> | 1 | | I <sub>PPW</sub> | V <sub>PP</sub> Write Current | 50 | | ** | mA | V <sub>PP</sub> = V <sub>PPH</sub> , Word/Byte<br>Write in Progress | 1 | | I <sub>PPE</sub> | V <sub>PP</sub> Erase Current | 30 | | 65 | mA | $V_{PP} = V_{PPH}$ , Block Erase in Progress | 1 | | I <sub>PPES</sub> | V <sub>PP</sub> Erase Suspend<br>Current | | | 200 | μA | V <sub>PP</sub> = V <sub>PPH</sub> ,<br>Block Erase Suspended | 1 | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.3 | V | | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $V_{CC} = V_{CC}$ MIN. and $I_{OL} = 4$ mA | | | V <sub>OH</sub> <sup>1</sup> | Output High Voltage | | 2.4 | | V | $I_{OH}$ = 2.0 mA<br>$V_{CC}$ = $V_{CC}$ MIN. | | | V <sub>OH</sub> <sup>2</sup> | Output High Voltage | | V <sub>CC</sub> - 0.2 | | V | $I_{OH} = 100 \mu A$<br>$V_{CC} = V_{CC} MIN.$ | | | V <sub>PPL</sub> | V <sub>PP</sub> during Normal<br>Operations | | 0.0 | 5.5 | V | | | | V <sub>PPH</sub> | V <sub>PP</sub> during Write/Erase<br>Operations | 5.0 | 4.5 | 5.5 | V | | | | V <sub>LKO</sub> | V <sub>CC</sub> Erase/Write<br>Lock Voltage | | 2.0 | | V | | | - 1. All currents are in RMS unless otherwise noted. Typical values at $V_{CC} = V_{PP} = 3.3 \text{ V}$ , T = 25°C. All $I_{PP}$ stands for outside inductor's current. - 2. I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of - I<sub>CCES</sub> and I<sub>CCR</sub>. 3. Automatic Power Saving (APS) reduces I<sub>CCR</sub> to less than 1 mA in Static operation. <sup>\*\*</sup>To be Determined Figure 8. Transient Equivalent Testing Load Circuit ( $V_{CC} = 3.3 \text{ V}$ ) # AC Characteristics - Read Only Operations<sup>1</sup> $$V_{CC} = 3.3 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$$ | CVMDOL | DADAMETER | V <sub>CC</sub> = 3.3 | V ± 0.3 V | UNITS | NOTE | |----------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|-----------|-------|------| | SYMBOL | PARAMETER | MIN. | MAX. | UNITS | NOTE | | t <sub>AVAV</sub> | Read Cycle Time | 100 | | ns | | | t <sub>AVEL</sub> | Address Setup to CE Going Low | 10 | | ns | 3, 4 | | t <sub>AVGL</sub> | Address Setup to OE Going Low | 0 | | ns | 3, 4 | | t <sub>AVQV</sub> | Address to Output Delay | | 100 | ns | | | t <sub>ELQV</sub> | CE to Output Delay | | 100 | ns | 2 | | t <sub>PHQV</sub> | RP High to Output Delay | | 620 | ns | | | t <sub>GLQV</sub> | OE to Output Delay | | 45 | ns | 2 | | t <sub>ELQX</sub> | CE to Output in Low Z | 0 | | ns | 3 | | t <sub>EHQZ</sub> | CE to Output in High Z | | 50 | ns | 3 | | t <sub>GLQX</sub> | OE to Output in Low Z | 0 | | ns | 3 | | t <sub>GHQZ</sub> | OE to Output in High Z | | 30 | ns | 3 | | t <sub>OH</sub> | Output Hold from Address, $\overline{\text{CE}}$ or $\overline{\text{OE}}$ change, whichever occurs first | 0 | | ns | 3 | | t <sub>FLQV</sub><br>t <sub>FHQV</sub> | BYTE to Output Delay | | 120 | ns | 3 | | t <sub>FLQZ</sub> | BYTE Low to Output in High Z | | 30 | ns | 3 | | t <sub>ELFL</sub><br>t <sub>ELFH</sub> | CE Low to BYTE High or Low | | 5 | ns | 3 | - See AC Input/Output Reference Waveforms for timing measurements. - OE may be delayed up to t<sub>ELQV</sub> t<sub>GLQV</sub> after the falling edge of CE without impact on t<sub>ELQV</sub>. Sampled, not 100% tested. - 4. This timing parameter is used to latch the correct BSR data onto the outputs. Figure 9. Read Timing Waveforms Figure 10. BYTE Timing Waveforms Figure 11. $V_{CC}$ Power-Up and $\overline{RP}$ Reset Waveforms | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | NOTE | |-------------------|--------------------------------------------------------------------------------|------|------|------|------| | t <sub>PL</sub> | RP Low to V <sub>CC</sub> at 3.0 V Minimum | 0 | | μs | 1 | | t <sub>AVQV</sub> | Address Valid to Data Valid for $V_{CC} = 2.7 \text{ V}$ to 3.6 V | | ** | ns | 2 | | t <sub>PHQV</sub> | $\overline{\text{RP}}$ High to Data Valid for $V_{\text{CC}}$ = 2.7 V to 3.6 V | | ** | ns | 2 | - CE<sub>0</sub>, CE<sub>1</sub> and OE are switched low after Power-Up. 1. The power supply may start to switch concurrently with RP going Low. - 2. Refer to the AC Characteristics Read Only Operations for detail information. \*\*To be Determined # AC Characteristics for WE - Controlled Command Write Operations<sup>1</sup> $V_{CC} = 3.3 \text{ V}, T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}$ | SYMBOL | PARAMETER | TYP. | MIN. | MAX. | UNITS | NOTE | |--------------------------------|-------------------------------------------------------------------------------------|------|------|------|-------|------| | t <sub>AVAV</sub> | Write Cycle Time | | 100 | | ns | | | t <sub>VPWH</sub> | V <sub>PP</sub> Setup to WE Going High | | 100 | | ns | 3 | | t <sub>PHEL</sub> | RP Setup to CE Going Low | | 480 | | ns | | | t <sub>ELWL</sub> | CE Setup to WE Going Low | | 10 | | ns | | | t <sub>AVWH</sub> | Address Setup to WE Going High | | 65 | | ns | 2, 6 | | t <sub>DVWH</sub> | Data Setup to WE Going High | | 65 | | ns | 2, 6 | | t <sub>WLWH</sub> | WE Pulse Width | | 75 | | ns | | | t <sub>WHDX</sub> | Data Hold from WE High | | 10 | | ns | 2 | | t <sub>WHAX</sub> | Address Hold from WE High | | 10 | | ns | 2 | | t <sub>WHEH</sub> | CE Hold from WE High | | 10 | | ns | | | t <sub>WHWL</sub> | WE Pulse Width High | | 35 | | ns | | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | ns | | | t <sub>WHRL</sub> | WE High to RY/BY Going Low | | | 100 | ns | | | t <sub>RHPL</sub> | RP Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY High | | 0 | | ns | 3 | | t <sub>PHWL</sub> | RP High Recovery to WE Going Low | | 1 | | μs | | | t <sub>WHGL</sub> | Write Recovery before Read | | 95 | | ns | | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY High | | 0 | | μs | | | t <sub>WHQV</sub> 1 | Duration of Word/Byte Write Operation | ** | ** | | μs | 4, 5 | | t <sub>WHQV</sub> <sup>2</sup> | Duration of Block Erase Operation | | ** | | S | 4 | $\overline{\sf CE}$ is defined as the latter of $\overline{\sf CE}_0$ or $\overline{\sf CE}_1$ going Low or the first of $\overline{\sf CE}_0$ or $\overline{\sf CE}_1$ going High. 1. Read timing during write and erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, but not 100% tested. - 4. Write/Erase durations are measured to valid Status Register (CSR) Data. - 5. Word/Byte write operations are typically performed with 1 Programming Pulse. 6. Address and Data are latched on the rising edge of CE for all Command Write Operations. \*\*To be Determined 22 Figure 12. AC Waveforms for Command Write Operations # AC Characteristics for $\overline{\text{CE}}$ - Controlled Command Write Operations<sup>1</sup> $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$ | SYMBOL | PARAMETER | TYP. | MIN. | MAX. | UNITS | NOTE | |--------------------------------|-------------------------------------------------------------------------------------|------|------|------|-------|------| | t <sub>AVAV</sub> | Write Cycle Time | | 100 | | ns | | | t <sub>PHWL</sub> | RP Setup to WE Going Low | | 480 | | ns | 3 | | t <sub>VPEH</sub> | V <sub>PP</sub> Set up to $\overline{\text{CE}}$ Going High | | 100 | | ns | 3 | | t <sub>WLEL</sub> | WE Setup to CE Going Low | | 0 | | ns | | | t <sub>AVEH</sub> | Address Setup to CE Going High | | 75 | | ns | 2, 6 | | t <sub>DVEH</sub> | Data Setup to CE Going High | | 75 | | ns | 2, 6 | | t <sub>ELEH</sub> | CE Pulse Width | | 75 | | ns | | | t <sub>EHDX</sub> | Data Hold from CE High | | 10 | | ns | 2 | | t <sub>EHAX</sub> | Address Hold from CE High | | 10 | | ns | 2 | | t <sub>EHWH</sub> | WE Hold from CE High | | 10 | | ns | | | t <sub>EHEL</sub> | CE Pulse Width High | | 45 | | ns | | | t <sub>GHEL</sub> | Read Recovery before Write | | 0 | | ns | | | t <sub>EHRL</sub> | CE High to RY/BY Going Low | | | 100 | ns | | | t <sub>RHPL</sub> | RP Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY High | | 0 | | ns | 3 | | t <sub>PHEL</sub> | RP High Recovery to CE Going Low | | 1 | | μs | | | t <sub>EHGL</sub> | Write Recovery before Read | | 95 | | ns | | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY High | | 0 | | μs | | | t <sub>EHQV</sub> 1 | Duration of Word/Byte Write Operation | ** | ** | | μs | 4, 5 | | t <sub>EHQV</sub> <sup>2</sup> | Duration of Block Erase Operation | | ** | | S | 4 | #### NOTES: $\overline{\text{CE}}$ is defined as the latter of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ going Low or the first of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ going High. 1. Read timing during write and erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, but not 100% tested. - 4. Write/Erase durations are measured to valid Status Register (CSR) Data. - 5. Word/Byte write operations are typically performed with 1 Programming Pulse. - 6. Address and Data are latched on the rising edge of $\overline{\text{CE}}$ for all Command Write Operations. <sup>\*\*</sup>To be Determined Figure 13. AC Waveforms for Command Write Operations # AC Characteristics for Page Buffer Write Operations<sup>1</sup> $$V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$$ | SYMBOL | PARAMETER | TYP. | MIN. | MAX. | UNITS | NOTE | |-------------------|-------------------------------|------|------|------|-------|------| | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | | t <sub>ELWL</sub> | CE Setup to WE Going Low | | 10 | | ns | | | t <sub>AVWL</sub> | Address Setup to WE Going Low | | 0 | | ns | 3 | | t <sub>DVWH</sub> | Data Setup to WE Going High | | 75 | | ns | 2 | | t <sub>WLWH</sub> | WE Pulse Width | | 75 | | ns | | | t <sub>WHDX</sub> | Data Hold from WE High | | 10 | | ns | 2 | | t <sub>WHAX</sub> | Address Hold from WE High | | 10 | | ns | 2 | | t <sub>WHEH</sub> | CE Hold from WE High | | 10 | | ns | | | t <sub>WHWL</sub> | WE Pulse Width High | | 45 | | ns | | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | ns | | | t <sub>WHGL</sub> | Write Recovery before Read | | 95 | | ns | | NOTES: $\overline{CE}$ is defined as the latter of $\overline{CE}_0$ or $\overline{CE}_1$ going Low or the first of $\overline{CE}_0$ or $\overline{CE}_1$ going High. 1. These are $\overline{WE}$ controlled write timings, equivalent $\overline{CE}$ controlled write timings apply. 2. Sampled, but not 100% tested. - 3. Address must be valid during the entire $\overline{\text{WE}}$ Low pulse. Figure 14. Page Buffer Write Timing Waveforms # **Erase and Word/Byte Write Performance** $$V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$$ | SYMBOL | PARAMETER | TYP. <sup>(1)</sup> | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |--------------------------------|----------------------|---------------------|------|------|-------|-----------------|------| | t <sub>WHRH</sub> 1 | Word/Byte Write Time | 12 | | | μs | | 2 | | t <sub>WHRH</sub> <sup>2</sup> | Block Write Time | 0.8 | | 2.1 | S | Byte Write Mode | 2 | | t <sub>WHRH</sub> <sup>3</sup> | Block Write Time | 0.4 | | 1.0 | s | Word Write Mode | 2 | | | Block Erase Time | ** | | 10 | s | | 2 | | | Full Chip Erase Time | ** | | | s | | 2 | - 25°C, V<sub>PP</sub> = 3.3 V Sampled. Excludes System-Level Overhead. <sup>\*\*</sup>To be Determined # **ORDERING INFORMATION** 28 #### LIFE SUPPORT POLICY SHARP components should not be used in medical devices with life support functions or in safety equipment (or similiar applications where component failure would result in loss of life or physical harm) without the written approval of an officer of the SHARP Corporation. #### **WARRANTY** SHARP warrants to Customer that the Products will be free from defects in material and workmanship under normal use and service for a period of one year from the date of invoice. Customer's exclusive remedy for breach of this warranty is that SHARP will either (i) repair or replace, at its option, any Product which fails during the warranty period because of such defect (if Customer promptly reported the failure to SHARP in writing) or, (ii) if SHARP is unable to repair or replace, SHARP will refund the purchase price of the Product upon its return to SHARP. This warranty does not apply to any Product which has been subjected to misuse, abnormal service or handling, or which has been altered or modified in design or construction, or which has been serviced or repaired by anyone other than SHARP. The warranties set forth herein are in lieu of, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE ARE SPECIFICALLY EXCLUDED. SHARP reserves the right to make changes in specifications at any time and without notice. SHARP does not assume any responsibility for the use of any circuitry described; no circuit patent licenses are implied. # SHARP #### **NORTH AMERICA** SHARP Electronics Corporation Microelectronics Group 5700 NW Pacific Rim Blvd., M/S 20 Camas, WA 98607, U.S.A. Phone: (360) 834-2500 Telex: 49608472 (SHARPCAM) Telex: 49608472 (SHARPCA Facsimile: (360) 834-8903 http://www.sharpmeg.com ©1997 by SHARP Corporation Issued May 1996 #### **EUROPE** SHARP Electronics (Europe) GmbH Microelectronics Division Sonninstraße 3 20097 Hamburg, Germany Phone: (49) 40 2376-2286 Telex: 2161867 (HEEG D) Facsimile: (49) 40 2376-2232 # ASIA SHARP Corporation Integrated Circuits Group 2613-1 Ichinomoto-Cho Tenri-City, Nara, 632, Japan Phone: (07436) 5-1321 Telex: LABOMETA-B J63428 Facsimile: (07436) 5-1532 Reference Code SMT96120