

# Si3036

# FCC/JATE MC'97 SILICON DAA

#### Features

Complete DAA includes the following:

- AC'97 2.1 Compliant
- Primary or Secondary Codec
- Phone Line Interface Compliant 
  Caller ID Support with FCC Part 68 and JATE
- 86 dB Dynamic Range TX/RX Paths
- 3.3 or 5 V Power Supply
- 3000 V Isolation

## Applications

- Software Modems
- Audio/Telephony Sub-Systems

- Integrated Ring Detector
- Wake-Up on Ring
- Integrated Analog Front End
- 2- to 4-Wire Hybrid
- Low-Power Standby Mode
- Low Profile SOIC Packages
- Patented ISOcap<sup>™</sup> Technology
- Audio/Modem Riser Cards (AMR)
- Mobile Daughter Cards (MDC)
- Mini-PCI Cards

## Description

The Si3036 is an integrated direct access arrangement (DAA) chipset that provides a digital, programmable interface to a telephone line. Available in two 16-pin small outline packages (AC'97 interface on Si3024 and phone-line interface on Si3012), the chipset eliminates the need for an analog front end (AFE), an isolation transformer, relays, opto-isolators, and a 2- to 4-wire hybrid. The Si3036 dramatically reduces the number of discrete components and cost required to achieve compliance with FCC Part 68 and JATE. The Si3024 complies with the AC'97 2.1 specification.

# **Functional Block Diagram**







US Patent # 5,870,046 US Patent # 6,061,009 Other Patents Pending



# TABLE OF CONTENTS

# Section

# <u>Page</u>

| Electrical Specifications                         |
|---------------------------------------------------|
| Typical Application Circuit                       |
| Si3036 Schematic                                  |
| Bill of Materials                                 |
| Analog Output                                     |
| Functional Description                            |
| Initialization                                    |
| AC-Link                                           |
| JATE Support                                      |
| Isolation Barrier                                 |
| Off-Hook                                          |
| Ring Detect                                       |
| Wake-Up on Ring                                   |
| Pulse Dialing                                     |
| On-Hook Line Monitor                              |
| Caller ID                                         |
| Loop Current Monitor                              |
| Analog Output                                     |
| Gain Control                                      |
| Filter Selection                                  |
| In-Circuit Testing                                |
| Lightning Test                                    |
| Safety and Isolation                              |
| Digital Interface                                 |
| Si3024 as Secondary Device                        |
| Si3024 as Secondary Device                        |
|                                                   |
| Si3024 Connection to the Digital AC'97 controller |
| Clocking                                          |
| Resetting Si3036 Chipset                          |
| AC-Link Digital Serial Interface Protocol         |
| Codec Register Access                             |
| AC-Link Low Power Mode                            |
| Control Registers                                 |
| Appendix—UL1950 3rd Edition 45                    |
| Pin Descriptions: Si3024 46                       |
| Pin Descriptions: Si3012 48                       |
| Ordering Guide                                    |
| SOIC Outline                                      |
| TSSOP Outline                                     |
| Contact Information                               |



# **Electrical Specifications**

# Table 1: Recommended Operating Conditions

| Parameter <sup>1</sup>                      | Symbol         | Test Condition               | Min <sup>2</sup> | Тур | Max <sup>2</sup> | Unit |
|---------------------------------------------|----------------|------------------------------|------------------|-----|------------------|------|
| Ambient Temperature <sup>3</sup>            | T <sub>A</sub> | K-Grade                      | 0                | 25  | 70               | °C   |
| Si3024 Supply Voltage, Analog               | V <sub>A</sub> |                              | 4.75             | 5.0 | 5.25             | V    |
| Si3024 Supply Voltage, Digital <sup>4</sup> | V <sub>D</sub> | V <sub>A</sub> = 5 V         | 4.75             | 5.0 | 5.25             | V    |
| Si3024 Supply Voltage, Digital <sup>4</sup> | VD             | V <sub>A</sub> = Charge Pump | 3.0              | 3.3 | 3.6              | V    |

Notes:

1. The Si3036 specifications are guaranteed when the typical application circuit (including component tolerances) of Figure 19 and any Si3024 and Si3012 are used.

**2.** All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25°C unless otherwise stated.

 The temperature specifications are guaranteed when using the typical application circuit on a 4 sq. in. minimum FR4 PCB. For other materials and smaller form factors, heat dissipation factors may apply. Contact Silicon Laboratories for more details.

4. The digital supply, V<sub>D</sub>, can operate from either 3.3 V or 5.0 V. The Si3024 supports interface to 3.3 V logic when operating from 3.3 V. 3.3 V operation applies to both the AC'97 Digital Interface and the digital signals RESET, ID0, and ID1.

# Table 2: Loop Characteristics

(V<sub>D</sub> = 3.0 to 3.6 V, V<sub>A</sub> = Charge Pump,  $T_A = 0$  to 70°C, See Figure 1)

| Parameter                 | Symbol           | Test Condition          | Min | Тур | Max  | Unit             |
|---------------------------|------------------|-------------------------|-----|-----|------|------------------|
| DC Termination Voltage    | V <sub>TR</sub>  | l <sub>L</sub> = 20 mA  | _   | _   | 7.7  | V                |
| DC Termination Voltage    | V <sub>TR</sub>  | I <sub>L</sub> = 105 mA | 12  | —   |      | V                |
| DC Ring Current           | I <sub>RDC</sub> | w/ Caller ID            | —   | —   | 1    | mA               |
| DC Ring Current           | I <sub>RDC</sub> | w/o Caller ID           | —   | —   | 20   | μA               |
| AC Termination Impedance  | Z <sub>ACT</sub> |                         | —   | 600 |      | Ω                |
| Operating Loop Current    | I <sub>LP</sub>  |                         | 20  | —   | 120  | mA               |
| Loop Current Sense Bits   | LCS              | LCS = Fh                | 180 | 155 |      | mA               |
| Ring Detect Voltage       | V <sub>RD</sub>  |                         | 13  | 18  | 26   | V <sub>RMS</sub> |
| Ring Frequency            | F <sub>R</sub>   |                         | 15  | —   | 68   | Hz               |
| On-hook Leakage Current   | I <sub>LK</sub>  | V <sub>TR</sub> = -48 V | —   | —   | 1    | μA               |
| Ringer Equivalence Number | REN              | w/ Caller ID            |     | 1.0 | 1.67 |                  |
| Ringer Equivalence Number | REN              | w/o Caller ID           | _   | 0.2 |      |                  |





**Note:** The remainder of the circuit is identical to the one shown in Figure 19 on page 15.

# Figure 1. Test Circuit for Loop Characteristics

# Table 3: DC Characteristics, V<sub>D</sub> = + 5 V

 $(V_A = 4.75 \text{ to } 5.25 \text{ V}, V_D = 4.75 \text{ to } 5.25 \text{ V}, T_A = 0^{\circ}\text{C to } 70^{\circ}\text{C})$ 

| Parameter                        | Symbol          | Test Condition         | Min | Тур | Max | Unit |
|----------------------------------|-----------------|------------------------|-----|-----|-----|------|
| High Level Input Voltage         | V <sub>IH</sub> |                        | 3.5 | —   | _   | V    |
| Low Level Input Voltage          | V <sub>IL</sub> |                        | —   | _   | 0.8 | V    |
| High Level Output Voltage        | V <sub>OH</sub> | I <sub>O</sub> = -2 mA | 2.4 |     |     | V    |
| Low Level Output Voltage         | V <sub>OL</sub> | I <sub>O</sub> = 2 mA  | —   | _   | 0.4 | V    |
| Input Leakage Current            | ١L              |                        | -10 | _   | 10  | μA   |
| Power Supply Current, Analog     | I <sub>A</sub>  | V <sub>A</sub> pin     | —   | 0.1 | 2   | mA   |
| Power Supply Current, Digital    | I <sub>D</sub>  | V <sub>D</sub> pin     | —   | 14  | 17  | mA   |
| Total Supply Current, Sleep Mode | $I_A + I_D$     |                        | —   | —   | 1.5 | mA   |

# Table 4: DC Characteristics, V<sub>D</sub> = + 3.3 V

(V<sub>D</sub> = 3.0 to 3.6 V, V<sub>A</sub> = Charge Pump, T<sub>A</sub> = 0 to 70°C)

| Parameter                        | Symbol          | Test Condition         | Min | Тур | Max  | Unit |
|----------------------------------|-----------------|------------------------|-----|-----|------|------|
| High Level Input Voltage         | V <sub>IH</sub> |                        | 2.4 | _   | _    | V    |
| Low Level Input Voltage          | V <sub>IL</sub> |                        | _   | _   | 0.8  | V    |
| High Level Output Voltage        | V <sub>OH</sub> | I <sub>O</sub> = -2 mA | 2.4 | _   |      | V    |
| Low Level Output Voltage         | V <sub>OL</sub> | I <sub>O</sub> = 2 mA  | _   | _   | 0.35 | V    |
| Input Leakage Current            | ١ <sub>L</sub>  |                        | -10 | _   | 10   | μA   |
| Power Supply Current, Digital    | I <sub>D</sub>  | V <sub>D</sub> pin     |     | 12  | 14.5 | mA   |
| Total Supply Current, Sleep Mode | $I_A + I_D$     |                        | _   | 1.5 | 3.0  | mA   |



# Table 5: AC Characteristics

(V<sub>D</sub> = 3.0 to 5.25 V, V<sub>A</sub> = Charge Pump,  $T_A = 0$  to 70°C)

| Parameter                                           | Symbol            | Test Condition        | Min | Тур                | Мах | Unit              |
|-----------------------------------------------------|-------------------|-----------------------|-----|--------------------|-----|-------------------|
| Freq Response, Transmit <sup>1</sup>                | F <sub>RT</sub>   | Low –3 dB corner      | —   | 16                 | —   | Hz                |
| Transmit Full Scale Level <sup>2</sup> (0 dB gain)  | V <sub>TX</sub>   |                       | —   | 0.98               | —   | V <sub>PEAK</sub> |
| Freq Response, Receive <sup>1</sup>                 | F <sub>RR</sub>   | Low –3 dB corner      | —   | 16                 | —   | Hz                |
| Receive Full Scale Level <sup>2,3</sup> (0 dB gain) | V <sub>RX</sub>   |                       | —   | 0.98               | —   | V <sub>PEAK</sub> |
| Dynamic Range <sup>4</sup>                          | DR                | VIN = 1 kHz, –3 dBFS  | 80  | 86                 | _   | dB                |
| Dynamic Range <sup>5</sup>                          | DR                | VIN = 1 kHz, –3 dBFS  | _   | 84                 | _   | dB                |
| Total Harmonic Distortion <sup>6</sup>              | THD               | VIN = 1 kHz, –3 dBFS  | _   | -84                | _   | dB                |
| Dynamic Range (call progress AOUT)                  | DR <sub>AO</sub>  | VIN = 1 kHz           | 60  | —                  | _   | dB                |
| THD (call progress AOUT)                            | THD <sub>AO</sub> | VIN = 1 kHz           | _   | 1.0                | _   | %                 |
| AOUT Full Scale Level                               |                   |                       | _   | 0.75V <sub>A</sub> | _   | V <sub>PP</sub>   |
| AOUT Output Impedance                               |                   |                       | _   | 10                 | _   | kΩ                |
| Mute Level (call progress AOUT)                     |                   |                       | -90 | _                  | _   | dBFS              |
| Dynamic Range (Caller ID mode)                      | DR <sub>CID</sub> | VIN = 1 kHz, –13 dBFS | _   | 60                 | _   | dB                |
| Caller ID Full Scale Level (0 dB gain) <sup>2</sup> | V <sub>CID</sub>  |                       |     | 0.8                |     | V <sub>PEAK</sub> |

#### Notes:

1. These characteristics are determined by external components. See Figure 19 on page 15.

2. Parameter measured at TIP and RING of Figure 19 on page 15.

3. Receive Full Scale Level will produce -0.9 dBFS at SDATA\_IN.

**4.** DR = 3 dB + 20log (RMS signal/RMS noise). Applies to both transmit and receive paths. Measurement bandwidth is 300 to 3400 Hz. Sample rate = 9.6 kHz, loop current = 40 mA.

DR = 3 dB + 20log (RMS signal/RMS noise). Applies to both transmit and receive paths. Measurement bandwidth is 15 to 3400 Hz. Sample rate = 9.6 kHz, loop current = 40 mA.

**6.** THD = 20log (RMS distortion/RMS signal). This applies to both the transmit and receive paths. Sample rate = 9.6 kHz, loop current = 40 mA.

#### **Table 6: Absolute Maximum Ratings**

| D, V <sub>A</sub> | -0.5 to 6.0                                | V                                                                         |
|-------------------|--------------------------------------------|---------------------------------------------------------------------------|
|                   |                                            | v                                                                         |
| I <sub>IN</sub>   | ± 10                                       | mA                                                                        |
| V <sub>IND</sub>  | –0.3 to (V <sub>D</sub> + 0.3)             | V                                                                         |
| T <sub>A</sub>    | -40 to 100                                 | °C                                                                        |
| Г <sub>STG</sub>  | -65 to 150                                 | °C                                                                        |
|                   | V <sub>IND</sub><br>T <sub>A</sub><br>[STG | $V_{\rm IND}$ -0.3 to (V <sub>D</sub> + 0.3)<br>T <sub>A</sub> -40 to 100 |

should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# Table 7: AC Link Timing Characteristics—Cold Reset

 $(V_D = 3.0 \text{ to } 3.6 \text{ V}, V_A = \text{Charge Pump}, T_A = 25^{\circ}\text{C}, C_L = 50 \text{ pF})$ 

| Parameter                                  | Symbol               | Min   | Тур | Max | Unit |
|--------------------------------------------|----------------------|-------|-----|-----|------|
| RESET Active Low Pulse Width               | T <sub>rst_low</sub> | 1.0   |     | _   | μs   |
| RESET Inactive to BIT_CLK Startup<br>Delay | T <sub>rst2clk</sub> | 162.8 | —   | _   | ns   |





# Table 8. AC Link Timing Characteristics—Warm Reset (V<sub>D</sub> = 3.0 to 3.6 V, V<sub>A</sub> = Charge Pump, T<sub>A</sub> = 25°C, C<sub>L</sub> = 50 pF)

| Parameter                              | Symbol                 | Min   | Тур | Max | Unit |
|----------------------------------------|------------------------|-------|-----|-----|------|
| SYNC Active High Pulse Width           | T <sub>sync_high</sub> | 1.0   |     |     | μs   |
| SYNC Inactive to BIT_CLK Startup Delay | T <sub>sync2clk</sub>  | 162.8 |     |     | ns   |



Figure 3. Warm Reset Timing Diagram



# Table 9. AC Link Timing Characteristics—Clocks

 $(V_D = 3.0 \text{ to } 3.6 \text{ V}, V_A = \text{Charge Pump}, T_A = 25^{\circ}\text{C}, C_L = 50 \text{ pF})$ 

| Parameter                               | Symbol                   | Min | Тур    | Max | Unit |
|-----------------------------------------|--------------------------|-----|--------|-----|------|
| BIT_CLK Frequency                       |                          |     | 12.288 |     | MHz  |
| BIT_CLK Period                          | T <sub>clk_period</sub>  | _   | 81.4   |     | ns   |
| BIT_CLK Output Jitter                   |                          | _   | _      | 750 | ps   |
| BIT_CLK High Pulse Width*               | T <sub>clk_high</sub>    | 36  | 40.7   | 45  | ns   |
| BIT_CLK low Pulse Width*                | T <sub>clk_low</sub>     | 36  | 40.7   | 45  | ns   |
| SYNC Frequency                          |                          |     | 48.0   |     | kHz  |
| SYNC Period                             | T <sub>sync_period</sub> | _   | 20.8   | _   | μs   |
| SYNC High Pulse Width                   | T <sub>sync_high</sub>   |     | 1.3    |     | μs   |
| SYNC Low Pulse Width                    | T <sub>sync_low</sub>    |     | 19.5   |     | μs   |
| *Note: Worst case duty cycle restricted | d to 45/55.              | r   |        |     |      |



Figure 4. Clocks Timing Diagram



## Table 10. AC Link Timing Characteristics—Data Setup and Hold

 $(V_D = 3.0 \text{ to } 3.6 \text{ V}, V_A = \text{Charge Pump}, T_A = 25^{\circ}\text{C}, C_L = 50 \text{ pF})$ 

| Parameter                         | Symbol             | Min  | Тур | Max | Unit |
|-----------------------------------|--------------------|------|-----|-----|------|
| Setup to Falling Edge of BIT_CLK  | T <sub>setup</sub> | 15.0 | _   | —   | ns   |
| Hold from Falling Edge of BIT_CLK | T <sub>hold</sub>  | 5.0  | —   |     | ns   |



# Figure 5. Data Setup and Hold Timing Diagram

#### Table 11. AC Link Rise and Fall Times

(V<sub>D</sub> = 3.0 to 3.6 V, V<sub>A</sub> = Charge Pump,  $T_A = 25^{\circ}C$ ,  $C_L = 50 \text{ pF}$ )

| Parameter           | Symbol                | Min | Тур | Max | Unit |
|---------------------|-----------------------|-----|-----|-----|------|
| BIT_CLK Rise Time   | Trise <sub>clk</sub>  | 2   | _   | 6   | ns   |
| BIT_CLK Fall Time   | Tfall <sub>clk</sub>  | 2   |     | 6   | ns   |
| SYNC Rise Time      | Trise <sub>sync</sub> | 2   | _   | 6   | ns   |
| SYNC Fall Time      | Tfall <sub>sync</sub> | 2   |     | 6   | ns   |
| SDATA_IN Rise Time  | Trise <sub>din</sub>  | 2   | _   | 6   | ns   |
| SDATA_IN Fall Time  | Tfall <sub>din</sub>  | 2   |     | 6   | ns   |
| SDATA_OUT Rise Time | Trise <sub>dout</sub> | 2   |     | 6   | ns   |
| SDATA_OUT Fall Time | Tfall <sub>dout</sub> | 2   |     | 6   | ns   |



Figure 6. Signal Rise and Fall Timing Diagram



# Table 12. AC Link Timing Characteristics— Low Power Mode Timing

(V<sub>D</sub> = 3.0 to 3.6 V, V<sub>A</sub> = Charge Pump,  $T_A = 25^{\circ}C$ ,  $C_L = 50 \text{ pF}$ )

| Parameter                              | Symbol                | Min | Тур | Max | Unit |
|----------------------------------------|-----------------------|-----|-----|-----|------|
| End of Slot 2 to BIT_CLK, SDATA_IN Low | T <sub>s2_pdown</sub> |     |     | 1.0 | μs   |



Note: BIT\_CLK not to scale

# Figure 7. AC-Link Low Power Mode Timing Diagram

#### Table 13. ATE Test Mode

(V<sub>D</sub> = 3.0 to 3.6 V, V<sub>A</sub> = Charge Pump,  $T_A = 25^{\circ}C$ ,  $C_L = 50 \text{ pF}$ )

| Parameter <sup>1,2</sup>                                           | Symbol                 | Min  | Тур | Max  | Unit |
|--------------------------------------------------------------------|------------------------|------|-----|------|------|
| Setup to falling edge of $\overline{RESET}$ (also applies to SYNC) | T <sub>setup2rst</sub> | 15.0 |     |      | ns   |
| Rising edge of RESET to Hi-Z delay                                 | T <sub>off</sub>       |      | —   | 25.0 | ns   |

#### Notes:

1. All AC link signals are normally low through the trailing edge of RESET. Bringing SDATA\_OUT high for the trailing edge of RESET causes AC'97 AC-link outputs to go high impedance, which is suitable for ATE in circuit testing.

2. When the test mode has been entered, AC'97 must be issued another RESET with all AC-link signals low to return to the normal operating mode.







# Table 14: Digital FIR Filter Characteristics—Transmit and Receive

 $(V_D = 3.0 \text{ to } 3.6 \text{ V}, V_A = \text{Charge Pump, Sample Rate} = 8 \text{ kHz}, T_A = 70^{\circ}\text{C})$ 

| Parameter                                                                                                | Symbol                | Min  | Тур   | Max | Unit |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|-----------------------|------|-------|-----|------|--|--|--|--|
| Passband (0.1 dB)                                                                                        | F <sub>(0.1 dB)</sub> | 0    | _     | 3.3 | kHz  |  |  |  |  |
| Passband (3 dB)                                                                                          | F <sub>(3 dB)</sub>   | 0    | _     | 3.6 | kHz  |  |  |  |  |
| Passband Ripple Peak-to-Peak                                                                             |                       | -0.1 | _     | 0.1 | dB   |  |  |  |  |
| Stopband                                                                                                 |                       |      | 4.4   | _   | kHz  |  |  |  |  |
| Stopband Attenuation                                                                                     |                       | -74  |       |     | dB   |  |  |  |  |
| Group Delay                                                                                              | t <sub>gd</sub>       | _    | 12/Fs |     | sec  |  |  |  |  |
| <b>Note:</b> Typical FIR filter characteristics for Fs = 8000 Hz are shown in Figures 9, 10, 11, and 12. |                       |      |       |     |      |  |  |  |  |

# Table 15: Digital IIR Filter Characteristics—Transmit and Receive

 $(V_D = 3.0 \text{ to } 3.6 \text{ V}, V_A = \text{Charge Pump, Sample Rate} = 8 \text{ kHz}, T_A = 70^{\circ}\text{C})$ 

| Parameter                                                                                                                                                            | Symbol              | Min  | Тур    | Max | Unit |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|--------|-----|------|--|--|--|--|--|
| Passband (3 dB)                                                                                                                                                      | F <sub>(3 dB)</sub> | 0    | _      | 3.6 | kHz  |  |  |  |  |  |
| Passband Ripple Peak-to-Peak                                                                                                                                         |                     | -0.2 | _      | 0.2 | dB   |  |  |  |  |  |
| Stopband                                                                                                                                                             |                     | —    | 4.4    | _   | kHz  |  |  |  |  |  |
| Stopband Attenuation                                                                                                                                                 |                     | -40  | —      |     | dB   |  |  |  |  |  |
| Group Delay                                                                                                                                                          | t <sub>gd</sub>     |      | 1.6/Fs | _   | sec  |  |  |  |  |  |
| <b>Note:</b> Typical IIR filter characteristics for Fs = 8000 Hz are shown in Figures 13, 14, 15, and 16. Figures 17 and 18 show group delay versus input frequency. |                     |      |        |     |      |  |  |  |  |  |





For Figures 9–12, all filter plots apply to a sample rate of Fs = 8 kHz. The filters scale with the sample rate as follows:

$$F_{(0.1 \text{ dB})} = 0.4125 \text{ Fs}$$

$$F_{(-3 dB)} = 0.45 Fs$$

where Fs is the sample frequency.





Figure 14. IIR Receive Filter Passband Ripple



For Figures 13–16, all filter plots apply to a sample rate of Fs = 8 kHz. The filters scale with the sample rate as follows:

$$F_{(-3 \text{ dB})} = 0.45 \text{ Fs}$$

where Fs is the sample frequency.





Figure 17. IIR Receive Group Delay







+3.3VD



Figure 19. Typical Application Circuit for the Si3036

# **Typical Application Circuit**

# **Bill of Materials**

| Component <sup>1</sup>                | Value                             | Supplier(s)                                  |  |  |  |  |  |
|---------------------------------------|-----------------------------------|----------------------------------------------|--|--|--|--|--|
| C1,C4                                 | 150 pF, 3 kV, X7R, ±20%           | Novacap, Venkel, Johanson, Murata, Panasonic |  |  |  |  |  |
| C2                                    | Not Installed                     |                                              |  |  |  |  |  |
| C3                                    | 0.22 μF, 16 V, X7R, ±20%          |                                              |  |  |  |  |  |
| C5                                    | 1 μF, 16 V, Tant/Elec, ±20%       |                                              |  |  |  |  |  |
| C6,C10,C16                            | 0.1 μF, 16 V, X7R, ±20%           |                                              |  |  |  |  |  |
| C7,C8,C9                              | 15 nF, 250 V, X7R, ±20%           | Novacap, Johanson, Murata, Panasonic         |  |  |  |  |  |
| C11                                   | 39 nF, 16 V, X7R, ±20%            |                                              |  |  |  |  |  |
| C12 <sup>2</sup>                      | 2.7 nF, 16 V, X7R, ±20%           |                                              |  |  |  |  |  |
| C23 <sup>2</sup>                      | 0.1 μF, 16 V, Tant/Elec/X7R, ±20% |                                              |  |  |  |  |  |
| C24,C25,C31,C32 <sup>3</sup>          | 1000 pF, 3 kV, X7R, ±10%          | Novacap, Venkel, Johanson, Murata, Panasonic |  |  |  |  |  |
| C30 <sup>4</sup>                      | Not Installed                     |                                              |  |  |  |  |  |
| C34,C35 <sup>5</sup>                  | 33 pF,16 V, NPO, ±5%              | Novacap, Venkel, Johanson, Murata, Panasonic |  |  |  |  |  |
| D1,D2 <sup>6</sup>                    | Dual Diode, 300 V, 225 mA         | Central Semiconductor                        |  |  |  |  |  |
| D3,D4                                 | BAV99 Dual Diode, 70 V, 350 mW    | Diodes Inc., OnSemiconductor, Fairchild      |  |  |  |  |  |
| FB1,FB2                               | Ferrite Bead                      | Murata                                       |  |  |  |  |  |
| Q1,Q3                                 | A42, NPN, 300 V                   | OnSemiconductor, Fairchild                   |  |  |  |  |  |
| Q2                                    | A92, PNP, 300 V                   | OnSemiconductor, Fairchild                   |  |  |  |  |  |
| RV1                                   | Sidactor, 275 V, 100 A            | Teccor, ST Microelectronics, Microsemi, TI   |  |  |  |  |  |
| RV2                                   | MOV, 240 V                        | Panasonic                                    |  |  |  |  |  |
| R1                                    | 51 Ω, 1/2 W ±5%                   |                                              |  |  |  |  |  |
| R2                                    | 15 Ω, 1/4 W ±5%                   |                                              |  |  |  |  |  |
| R4 <sup>2</sup> ,R18,R21 <sup>2</sup> | 301 Ω, 1/10 W, ±1%                |                                              |  |  |  |  |  |
| R5,R6                                 | 36 kΩ, 1/10 W ±5%                 |                                              |  |  |  |  |  |
| R9,R10                                | 2 kΩ, 1/10 W ±5%                  |                                              |  |  |  |  |  |
| R22,R23                               | 20 kΩ, 1/10 W ±5%                 |                                              |  |  |  |  |  |
| R27,R28                               | 10 Ω, 1/10 W ±5%                  |                                              |  |  |  |  |  |
| U1                                    | Si3024                            | Silicon Labs                                 |  |  |  |  |  |
| U2                                    | Si3012                            | Silicon Labs                                 |  |  |  |  |  |
| Y1 <sup>4</sup>                       | 24.576 MHz, 18 pF, 50 ppm         |                                              |  |  |  |  |  |
| Z1                                    | Zener diode, 18 V                 | Vishay, Rohm, OnSemi                         |  |  |  |  |  |
| Z4,Z5                                 | Zener diode, 5.6 V, 1/2 W         | Diodes Inc., OnSemiconductor, Fairchild      |  |  |  |  |  |

#### Table 16. FCC Component Values—Si3036 Chipset

Notes:

1. The following reference designators were intentionally omitted: C13–C15, C17–C22, C26–C29, C31–C33, R3, R7, R8, R11–R17, R19, and R20.

2. If JATE support is not required, R21, C12, and C23 may be removed and the following modifications implemented: R21 should be replaced with a 0  $\Omega$  resistor or shorted, and R4 should be changed to a 604  $\Omega$ , 1/4 W, ±1%.

3. Alternate population option is C24, C25 (2200 pF, 3 kV, X7R, ±10% and C31, C32 not installed).

4. Install only if needed for improved radiated emissions performance (10 pF, 16 V, NPO, ±10%).

5. Y1, C34, and C35 should be installed if the Si3024 is configured as a primary device.

6. Several diode bridge configurations are acceptable (suppliers include General Semi, Diodes Inc.)



# **Analog Output**

Figure 20 illustrates an optional application circuit to support the analog output capability of the Si3036 for call progress monitoring purposes. The AOUT level can be set to 0 dB, –6 dB, –12 dB, and mute for both transmit and receive paths through the ATM/ARM bits in Register 5Ch. U1 provides a gain of 26 dB. Additional gain adjustments may be made by varying the voltage divider created by R1 and R3.



Figure 20. Optional Connection to AOUT for a Call Progress Speaker

| Symbol     | Value                    |
|------------|--------------------------|
| C1         | 2200 pF, 16 V, ±20%      |
| C2, C3, C5 | 0.1 μF, 16 V, ±20%       |
| C4         | 100 µF, 16 V, Elec. ±20% |
| C6         | 820 pF, 16 V, ±20%       |
| R1         | 10 kΩ, 1/10 W, ±5%       |
| R2         | 10 Ω, 1/10 W, ±5%        |
| R3         | 47 kΩ, 1/10 W, ±5%       |
| U1         | LM386                    |

Table 17. Component Values—Optional Connection to AOUT



# **Functional Description**

The Si3036 is an integrated chipset that provides a lowcost, isolated, silicon-based MC97-compliant interface to the telephone line. The chipset reduces cost and board area by eliminating the need for a modem AFE or serial codec. It also eliminates the need for an isolation transformer, relays, opto-isolators, and a 2- to 4-wire hybrid. The Si3036 complies with the AC'97 2.1 specification and requires only a few low-cost discrete components to achieve full compliance with FCC Part 68 and JATE out-of-band noise requirements. See Figure 19 on page 15 for a typical application circuit. See the pin-compatible Si3038 data sheet for designs requiring global compliance.

# Initialization

When the Si3036 is initially powered up, the RESET pin should be asserted. When the RESET pin is deasserted, the registers will have default values. This reset condition guarantees the line-side chip (Si3012) is powered down with no possibility of loading the line (i.e., off-hook). An example initialization procedure is outlined below:

- 1. Execute a register reset by writing (any value) to Register 3Ch.
- Program the desired sample rate with Register 40h (42h). See Register 40h (42h) description on page 33 for allowable sample rates.
- 3. Write 0x0000 to Register 3Ch to power up the Si3036.
- Wait for the Si3036 to complete power up. The lower 8 bits indicate that the Si3036 is ready. If the Si3036 is configured as line #1 codec, 3Eh[7:0] = 0x0F indicates readiness. If the codec is configured as line #2, 3Eh[7:0] = 0x33 indicates readiness.
- Program GPIO registers to desired modes (registers 4Ch– 54h).
- 6. Program DAC/ADC levels with Register 46h (48h).

After this procedure is complete, the Si3036 is ready for ring detection and off-hook operation.

# AC-Link

AC-link is a bidirectional, fixed rate, serial PCM digital stream. It handles multiple input and output audio streams and control register accesses employing a time division multiplexed (TDM) scheme. The AC-link architecture divides each audio frame into 12 outgoing and 12 incoming data streams, each with 20-bit sample resolution.

The AC-link serial interconnect defines a digital data and control pipe between the controller and the codec. The AC-link supports 12 20-bit slots at 48 kHz on SDATA\_IN and SDATA\_OUT. The TDM "slot-based"

architecture supports a per-slot valid tag infrastructure that is the source of each slot's data sets or clears to indicate the validity of the slot data within the current frame. For modem AFE, data streams at a variety of required sample rates can be supported.

# **JATE Support**

Capacitor C23 adds the necessary transmit out-of-band filtering required to meet JATE out-of-band noise specifications. The addition of C23 alters the transmit path frequency response which must be balanced with capacitor C12 to obtain maximum hybrid cancellation.

Products using the Si3036 which have been submitted for JATE approval should document a waiver for the JATE DC Termination specification. This specification is met in the Si3038 global DAA device.

# **Isolation Barrier**

The Si3036 achieves an isolation barrier through lowcost, high-voltage capacitors in conjunction with Silicon Laboratories' patented ISOcap signal processing techniques. These techniques eliminate any signal degradation due to capacitor mismatches, common mode interference, or noise coupling. As shown in Figure 19 on page 15, the C1, C2, C4, C24, and C25 capacitors isolate the Si3024 (system-side) from the Si3012 (line-side). All transmit, receive, control, ring detect, and caller ID data are communicated through this barrier.

The ISOcap communications link is disabled by default. The PR bits in Register 3Eh must be cleared, and the sample rate must be set in Register 40h/42h. No communication between the Si3024 and Si3012 can occur until these conditions are set.

# Off-Hook

The communication system generates an off-hook command by writing a logic 1 to GPIO0 (line 1) or GPIO10 (line 2) of slot 12. The off-hook state is used to seize the line for an incoming/outgoing call and can also be used for pulse dialing. When in the on-hook state, negligible DC current flows through the hookswitch. In the off-hook state, the hookswitch transistor pair, Q1 & Q2, turn on.

The net effect of the off-hook signal is the application of a termination impedance across TIP and RING and the flow of DC loop current. The termination impedance has both an AC and DC component.

The AC termination impedance is a  $604-\Omega$  resistor, which is connected to the TX pin. The DC termination is a  $51-\Omega$  resistor, which is connected to the DCT pin.

When executing an off-hook sequence, the Si3036



requires 1548/Fs seconds to complete the off-hook and provide phone line data on the AC link. This includes the 12/Fs filter group delay. If necessary, for the shortest delay, a higher Fs may be established prior to executing the off-hook. The delay allows line transients to settle prior to normal use.

# **Ring Detect**

The ring signal enters the Si3036 through low-value capacitors (C7 and C8) connected to TIP and RING.

The integrated ring detect of the Si3036 chipset allows it to present the ring signal to the AC'97 controller through the AC-link with no additional signaling required. The signal sent to the AC'97 controller is a clipped version of the original ring signal. In addition, the Si3036 passes through the caller ID data unaltered.

The system can detect a ring occurring by the status of the GPIO1 (GPIO11) bit of slot 12. This bit is set when the line-side device detects a ring signal at RNG1 and RNG2. When this state occurs, the line-side chip draws a small amount of DC current from the line to provide the digitized line data to the AC'97 controller. The GPIO1 (GPIO11) bit clears when the system either goes off-hook or 4.5 to 9 seconds after the last ring is detected.

The ring information is passed to the AC'97 controller via the SDATA\_IN pin. SDATA\_IN will be -32768 (8000h) while the RNG1-RNG2 voltage is between the ring thresholds. When a ring is detected, SDATA\_IN will transition rather quickly to +32767 while the ring signal is positive, then go back to -32768 while the ring is near zero and negative. Thus a near square wave is presented on SDATA\_IN that swings from -32768 to +32767 in cadence with the ring signal.

# Wake-Up on Ring

Ring is an example of an event that might need to wakeup a PC that has suspended into a low-power state. Power management (or wake) event support for a modem is a key feature of the current PC industry standards. The Si3036 provides wake-up on ring through the AClink as defined by the AC'97 ver 2.1 specification. In an implementation designed for wake-on ring where the Si3036 and AC-link are both completely powered by Vaux, a ring detected at the RNG1 and RNG2 pins of the Si3036 causes the assertion of the power management signal to the system. The power management signal is the rising edge of the SDATA\_IN signal when the Si3036 is in low-power mode. The power management event signal assertion causes the system to resume so that the modem event (ring) can be serviced. The first thing that the device driver must do to reestablish communications with the Si3036 is to command the AC'97 Digital Controller to execute a warm reset to the AC-link. Figure 21 illustrates the entire sequence.

The rising edge of SDATA\_IN causes the AC'97 Digital Controller to assert its power management signal to the system's ACPI controller. The Si3036 will keep SDATA\_IN high until it has sampled SYNC having gone high, and then low (warm reset). The power management event is cleared out in the AC'97 Digital Controller by system software, asynchronous to AC-link activity. The AC'97 Digital Controller should always monitor the Si3036's ready bit before sending data to it. The modem driver should read the GPIO Pin Status register to determine if the wake event was due to the ring signal before executing a register reset.

Before entering the low-power mode, the Si3036 must be enabled to cause the wake signal when receiving a ring. This is done by programming the GPIO Pin Sticky (50h) and GPIO Wake Up Mask (52h) registers and clearing previous sticky GPIO events. Before setting the MLNK bit the driver should do the following:

- 1. Set the GS1 bit in Register 50h (GS11 if using line #2).
- 2. Set the GW1 bit in Register 52h (GW11 for line #2).
- 3. Clear a possible old sticky event by writing a 0 to the GI1 (GI11 for line #2) bit in the read-only register—GPIO Pin Status register (54h).







If the AC'97 Digital Controller allows the RESET signal to go low during the low-power mode of the Si3036, the wake event will be a cold reset (rising edge of RESET), and the modem driver should reprogram the GPIO Pin Sticky register to set the GS1 (or GS11) bit. This will allow the modem driver to read the sticky value of the GPIO Pin Status register.

The Si3036 can also be programmed to wake up on events due to GPIO\_A and GPIO\_B.

# **Pulse Dialing**

Pulse dialing is accomplished by going off and on hook to generate make and break pulses. The nominal rate is 10 pulses per second.

The Si3036 DC holding circuit has active control of the on-hook and off-hook transients to maintain pulse dialing fidelity.

# **On-Hook Line Monitor**

The Si3036 allows the user to receive line activity when in an on-hook state. The LINE1\_CID/LINE2\_CID bit in slot 12 enables a low-power ADC which digitizes the signal passed across the RNG1/2 pins. This signal is passed across the AC-link to the AC'97 controller. A current of approximately 450  $\mu$ A is drawn from the line when this bit is activated. This mode is typically used to detect caller ID data (see the "Caller ID" section).

The on-hook line monitor can also be used to detect whether a phone line is physically connected to the Si3012 and associated circuitry. If a line is present and the LINE1\_CID/LINE2\_CID bit is set, SDATA\_IN will have a near zero value and the LCS[3:0] bits will read 1111b. Due to the nature of the low-power ADC, the data presented on SDATA\_IN could have up to a 10% DC Offset.

If no line is connected, the output of SDATA\_IN will move towards a negative full scale value (-32768). The value is guaranteed to be at least 89% of negative full scale. In addition, the LCS[3:0] bits will be zero.

# Caller ID

Using the on-hook line monitor feature, the Si3036 provides the designer with the ability to pass caller ID data from the phone line to the AC-link interface.

In countries where the caller ID data is passed on the phone line between the first and second rings, the following method should be utilized to capture the caller ID data. The LINE1\_CID/LINE2\_CID bit (GPI02/12 in slot 12) should be set upon completion of the first ring signal. This bit enables a low-power ADC (approximately 450  $\mu$ A is drawn from the line) which digitizes the signal passed across the RNG1/2 pins. This signal is passed across the ISOcap to the AC-link interface. The

LINE1\_CID/LINE2\_CID bit should be cleared after the caller ID data is received and prior to the second ring.

Due to the nature of the low-power ADC, the data presented on SDATA\_IN will have up to a 10% DC Offset. The caller ID decoder must use either a high pass or band pass filter to accurately retrieve the caller ID data.

# Loop Current Monitor

It may be desirable to have a measurement of the loop current being drawn from the line. This measurements can be used to tell whether a telephone line is connected, whether a parallel handset has been picked up, or if excessive loop current is present.

When the system is in an off-hook state, the LCS bits of Register 5Eh indicate the approximate amount of DC loop current. The LCS is a 4-bit value ranging from zero to fifteen. Each unit represents approximately 6 mA of loop current from LCS codes 1–14. The typical LCS transfer function is shown in Figure 22:



Figure 22. Typical LCS Transfer Function

An LCS value of zero means the loop current is less than required for normal operation and the system should be on-hook. Typically, an LCS value of 15 means the loop current is greater than 155 mA.

The LCS detector has a built-in hysteresis of 2 mA. This allows for a stable LCS value when the loop current is near a transition level. The LCS value is a rough approximation of the loop current, and the designer is advised to use this value in a relative means rather than an absolute value.

This feature enables the modem to determine if an additional line has "picked up" while the modem is transferring information. In the case of a second phone going off-hook, the loop current falls approximately 50% and is reflected in the value of the LCS bits.



# Analog Output

The Si3036 supports an analog output (AOUT) for driving the call progress speaker. AOUT is an analog signal comprised of a mix of the transmit and receive signals.

The AOUT level can be adjusted via the ATM and ARM bits in control Register 5Ch. The transmit portion of AOUT can be set to -20 dB, -26 dB, -32 dB, or mute. The receive portion of AOUT can be set to 0 dB, -6 dB, -12 dB, or mute. Figure 20 on page 17 illustrates a recommended application circuit. Note that in the configuration shown, the LM386 provides a gain of 26 dB. Additional gain adjustments may be made by varying the voltage divider created by R1 and R3.

# Gain Control

The Si3036 supports multiple gain and attenuation settings in Register 46h/48h for the receive and transmit paths, respectively. The receive path can support gains of 0, 3, 6, 9, and 12 dB, as selected by ADC[3:1] bits. The receive path can also be muted by setting bit 7. The transmit path can support attenuations of 0, 3, 6, 9, and 12 dB, as selected by DAC[3:1] bits. The transmit path can support attenuations of 0, 3, 6, 9, and 12 dB, as selected by DAC[3:1] bits. The transmit path can support attenuations of 0, 3, 6, 9, and 12 dB, as selected by DAC[3:1] bits. The transmit path can also be muted by setting bit 15.

# **Filter Selection**

The Si3036 supports additional filter selections for the receive and transmit signals. The IIRE bit of Register 5Ch, when set, enables the IIR filters. This filter provides a much lower, however non-linear, group delay than the default FIR filters.

# In-Circuit Testing

The Si3036's advanced design provides the modem manufacturer with increased ability to determine system functionality during production line tests, as well as user diagnostics. Several loopback modes exist allowing increased coverage of system components.

The loopback mode allows the data pump to provide a digital input test pattern on SDATA\_IN and receive a corresponding digital test pattern back on SDATA\_OUT. To enable this mode, set L1B[2:0] (L2B[2:0])=101 in Register 56h. In this mode, the isolation barrier is actually being tested. The digital stream is delivered across the isolation capacitors, C1 and C2 of Figure 19 on page 15, to the line-side device and returned across the same barrier.

The digital DAC loopback mode allows data to be sent on the digital path from SDATA\_IN to the digital section of DAC to ADC to SDATA\_OUT. This loopback mode is used when the line-side chip is in power-down mode. To enable this mode, set L1B[2:0] (L2B[2:0])=011 in Register 56h.

The remote analog loopback mode allows an external device to drive the receive pins of the line-side chip and receive the signal from the transmit pins. This mode allows testing of external components connecting the RJ-11 jack (TIP and RING) to the line side of the Si3012. To enable this mode, set L1B[2:0] (L2B[2:0]) = 100 in Register 56h.

The ADC loopback mode allows an external device to drive the receive pins of the Si3012. The signal is then digitized on the Si3012 and sent to the Si3024, which sends the data back to the Si3012. The signal is then converted back to analog. The external device receives the signal on the transmit pins. This mode allows testing of the Si3036s converters and external devices between the Si3012 and RJ-11 jack. To enable this mode, set the L1B[2:0] (L2B[2:0]) = 001.

The final two testing modes, local analog loopback and external analog loopback, allow the system to test the basic operation of the converters on the line side and the functionality of the external components. In local analog loopback mode, the AC'97 controller provides a digital test waveform on SDATA OUT. This data is passed across the isolation barrier, converted to analog, internally looped to the receive path, converted to digital, passed back across the isolation barrier, and presented to the AC'97 controller. To enable local and analog loopback, set L1B[2:0] (L2B[2:0]) = 010. External analog loopback mode allows the system to test external components by passing converted data (from SDATA IN) to the transmit pin, which is looped externally to the receive pin. To enable external analog loopback, set L1B[2:0] (L2B[2:0]) = 110. Both analog loopback modes require power, which is typically supplied by the loop current from TIP and RING.

# **Lightning Test**

The Si3036 chipset meets the lightning test requirements of FCC part 68.

# Safety and Isolation

The Si3036 chipset meets the requirements of FCC part 68 and UL1950 3rd Edition.



# **Digital Interface**

The ID pins configure the Si3024 as a primary or secondary AC'97 device as shown in Table 18.

# Table 18. Device ID Configuration

| ID1 | ID0 | Device              |
|-----|-----|---------------------|
| 1   | 1   | Primary device      |
| 1   | 0   | Secondary device #1 |
| 0   | 1   | Secondary device #2 |
| 0   | 0   | Factory Test        |

The following sections describe Si3024 operation.

# Si3024 as Secondary Device

The Si3024 can operate as a secondary device, which allows up to two Si3024s to exist on the AC-link along with a primary device. The primary device can be an AC'97 Rev. 2.1-compatible codec or an Si3024 configured as the primary device. When configured as a secondary device, the Si3024's BIT\_CLK becomes an input and is used as the master clock.

# Si3024 as Primary MC'97 Codec

The Si3024 can operate as a primary AC'97 Rev 2.1 compatible codec. However, when there is an audio AC'97 codec present on the AC link, the Si3024 should be configured as a secondary codec, and the audio AC'97 codec should be configured as the primary.

When the Si3024 is configured as a primary device, clocking is derived from a 24.576 MHz crystal across

the XIN and XOUT pins. An external 24.576 MHz Master Clock can also be applied to XIN.

# Si3024 Connection to the Digital AC'97 controller

The Si3024 communicates with its companion AC'97 controller through a digital serial link called the AC-link. All digital audio streams, optional modem line codec streams, and command/status information is communicated over this point to point serial interconnect. Figure 23 illustrates the breakout of the connecting signals.

# Clocking

The Si3024 derives its internal clock, when primary, from the 24.576 MHz clock and drives a buffered and divided down (1/2) clock to its digital companion controller over AC-link through the BIT\_CLK signal. Clock jitter at the DACs and ADCs is a fundamental impediment to high quality output, and the internally generated clock provides the Si3024 with a clean clock that is independent of the physical proximity of the Si3024's companion AC'97 controller.

The beginning of all audio sample packets, or Audio Frames, transferred over AC-link is synchronized to the rising edge of the SYNC signal. SYNC is driven by the AC'97 controller. The AC'97 controller takes BIT\_CLK as an input and generates SYNC by dividing BIT\_CLK by 256 and applying some conditioning to tailor its duty cycle. This yields a 48-kHz SYNC signal whose period defines an audio frame. Data is transitioned on AC-link on each rising edge of BIT\_CLK and subsequently sampled on the receiving side of AC-link on each immediately following falling edge of BIT\_CLK.







# **Resetting Si3036 Chipset**

There are three types of reset:

- Cold reset—Initializes all Si3036 logic (registers included) to its default state. Initiated by bringing RESET low at least 1 µs during a time when BIT\_CLK is inactive.
- Warm reset—Leaves the register contents unaltered. Initiated by bringing SYNC high for at least 1 μs in the absence of BIT\_CLK.
- Register reset—Initializes only the registers to their default states. Initiated by a write to Register 3Ch.

After signaling a reset to the Si3036 chipset, the AC'97 controller should not attempt to play or capture modem data until it has sampled a Codec Ready indication from the Si3036 chipset. See "AC-Link Audio Input Frame (SDATA\_IN)," on page 26.

# **AC-Link Digital Serial Interface Protocol**

The Si3024 incorporates a 5-pin digital serial interface that links it to the AC'97 controller. AC-link is a bidirectional, fixed rate, serial PCM digital stream. It handles multiple input and output audio streams (including modems), as well as control register accesses employing a TDM scheme. The AC-link architecture divides each audio frame into 12 outgoing and 12 incoming data streams, each with 20-bit sample resolution. The Si3024 data streams are as follows:

- **Control**—Control register write port; two output slots
- Status—Control register read port; two input slots
- Modem Line Codec Output—Modem line codec DAC input stream; one output slot per line
- Modem Line Codec Input—Modem line codec ADC output stream; one input slot per line
- I/O Control—DAA control and GPIO; one output slot
- I/O Status—DAA status and GPIO; one input slot

Synchronization of all AC-link data transactions is signaled by the AC'97 controller. The Si3024 drives the serial bit clock onto AC-link, which the AC'97 controller then qualifies with a synchronization signal to construct audio frames.

The SYNC signal, fixed at 48 kHz, is derived by dividing down the serial bit clock (BIT\_CLK). Buckle, fixed at 12.288 MHz, provides the necessary clocking granularity to support 12 20-bit outgoing and incoming time slots. AC-link serial data is transitioned on each rising edge of BIT\_CLK. The receiver of AC-link data, the Si3024 for outgoing data and the AC'97 controller for incoming data, samples each serial bit on the falling edges of BIT\_CLK.

The AC-link protocol provides for a special 16-bit time slot (Slot 0) wherein each bit conveys a valid tag for its

corresponding time slot within the current audio frame. A 1 in a given bit position of slot 0 indicates that the corresponding time slot within the current audio frame has been assigned to a data stream and contains valid data. If a slot is tagged invalid, it is the responsibility of the data source (the Si3024 for the input stream, the AC'97 controller for the output stream) to populate all bit positions with 0s during that slot's active time.

SYNC remains high for a total duration of 16 BIT\_CLKs at the beginning of each audio frame. The portion of the audio frame where SYNC is high is called the Tag Phase. The remainder of the audio frame where SYNC is low is called the Data Phase. See Figure 24.

Additionally, for power savings, all clock, sync, and data signals can be halted. The Si3036 chipset maintains its register contents intact when entering a power-savings mode.

#### AC-Link Audio Output Frame (SDATA\_OUT)

The audio output frame data streams correspond to the multiplexed bundles of all digital output data targeting the Si3036's DAC inputs and control registers. Each audio output frame supports up to 12 20-bit outgoing data time slots. Slot 0 is a special reserved time slot containing 16 bits used for AC-link protocol infrastructure.

Within slot 0, the first bit is a global bit (SDATA\_OUT slot 0, bit 15) which flags the validity for the entire audio frame. If the Valid Frame bit is a 1, the current audio frame contains at least one slot time of valid data. The next 12 bit positions sampled by the Si3024 indicate which of the corresponding 12 time slots contain valid data. In this way, data streams of differing sample rates can be transmitted across AC-link at its fixed 48-kHz audio frame rate. Figure 25 illustrates the time slot-based AC-link protocol.





Figure 24. Standard Bidirectional Audio Frame



Figure 25. AC-Link Audio Output Frame

A new audio output frame begins with a low to high transition of SYNC. SYNC is synchronous to the rising edge of BIT\_CLK. On the immediately following falling edge of BIT\_CLK, the Si3024 samples the assertion of SYNC. This falling edge marks the time when both sides of AC-link are aware of the start of a new audio frame. On the next rising of BIT\_CLK, the AC'97 controller transitions SDATA\_OUT into the first bit position of slot 0 (Valid Frame bit). Each new bit position is presented to AC-link on a rising edge of BIT\_CLK, and subsequently sampled by the Si3024 on the following falling edge of BIT\_CLK. This sequence ensures that data transitions and subsequent sample points for both incoming and outgoing data streams are time aligned. See Figure 26.





SDATA\_OUT's composite stream is MSB justified (MSB first) with all non-valid slots' bit positions padded with 0s by the AC'97 controller.

In the event that there are less than 20 valid bits within an assigned and valid time slot, the AC'97 controller always pads all trailing non-valid bit positions of the 20bit slot with 0s.

#### Variable Sample Rate Signaling Protocol

For variable sample rate output, the codec examines its sample rate control registers, the state of its FIFOs, and the incoming SDATA\_OUT tag bits at the beginning of each audio output frame to determine which SLOTREQ bits (bit 4 or 9 in SDATA\_IN Slot 1) to set active (low). SLOTREQ bits asserted during the current audio input frame signal which active output slots require data from the AC'97 Digital Controller in the next audio output frame. An active output slot is defined as any slot supported by the codec that is not in a power-down state.

The SLOTREQ signal is dependent on the current power state. Below is a list of conditions in which the SLOTREQ for slot 5 is active and conditions in which it is inhibited:

 SLOTREQ is active every frame when the PRD/PRF is set (Reg 3E, bit 11/13). (DAC is powered down.) This is required by the AC'97 specification for compatibility with 48 kHz AC'97 rev. 1.03 codecs.



 SLOTREQ is inhibited (high) if the MLNK bit is set (Register 56, bit 12), and AC-Link halt is impending.

#### Slot 1: Command Address Port

The Command Address Port controls features and monitors status (see Audio Input Frame Slots 1 and 2) for Si3036 chipset functions including, but not limited to, sample rate, AFE configuration, and power management.

The control interface architecture supports up to 64 16-bit read/write registers addressable on even-byte boundaries. Only the even registers (00h, 02h, etc.) are valid; odd register (01h, 03h, etc.) writes are ignored and reads return 0. Note that shadowing of the control register file on the AC'97 controller is an option left open to the implementation of the AC'97 controller. The Si3036's control register file is readable as well as writable to provide more robust testability.

Audio output frame slot 1 communicates control register address and write/read command information to the Si3036 chipset.

Command Address Port bit assignments:

- Bit(19)—Read/Write command (1 = read, 0 = write)
- Bit(18:12)—Control Register Index (64 16-bit locations, addressed on even byte boundaries)
- Bit(11:0)—Reserved (padded with 0s)

The first bit (MSB) sampled by the Si3024 indicates

whether the current control transaction is a read or a write operation. The following seven bit positions communicate the targeted control register address. The trailing 12 bit positions within the slot are reserved and must be padded with 0s by the AC'97 controller.

#### Slot 2: Command Data Port

The Command Data Port delivers 16-bit control register write data in the event that the current command port operation is a write cycle as indicated by Slot 1, bit 19.

Command Data Port bit assignments:

- Bit(19:4)—Control Register Write Data (padded with 0s if the current operation is a read)
- Bit(3:0)—Reserved (padded with 0s)

#### Slot 5: Modem Line 1 DAC

Audio output frame slot 5 contains MSB-justified modem DAC output data for phone line #1 (ID = 0 or 1). The modem DAC output resolution is 16 bits.

The Si3036 receives its DAC data MSB first.

Slot 5 data is sent by the controller at a rate below the 48 kHz rate of the AC-Link. Therefore, "tags" are used to mark when there is valid data in slot 5. The tag for slot 5 is bit 10 in slot 0. Tag bits are sent by the controller in response to a SLOTREQ on SDATA\_IN.

| GPIO            | Name         | Sense  | Description                      |
|-----------------|--------------|--------|----------------------------------|
| GPIO15          | LINE2_GPIO_B | in/out | GPIO pin B, Line 2               |
| GPIO14          | LINE2_GPIO_A | in/out | GPIO pin A, Line 2               |
| GPIO13          | LINE2_DLCS   | in     | Delta Loop Current Sense, Line 2 |
| GPIO12          | LINE2_CID    | out    | Caller ID path enable, Line 2    |
| GPIO11          | LINE2_RI     | in     | Ring Detect, Line 2              |
| GPIO10          | LINE2_OH     | out    | Off Hook, Line 2                 |
| GPIO9:6         | Reserved     |        |                                  |
| GPIO5           | LINE1_GPIO_B | in/out | GPIO pin B, Line 1               |
| GPIO4           | LINE1_GPIO_A | in/out | GPIO pin A, Line 1               |
| GPIO3           | LINE1_DLCS   | in     | Delta Loop Current Sense, Line 1 |
| GPIO2           | LINE1_CID    | out    | Caller ID path enable, Line 1    |
| GPIO1           | LINE1_RI     | in     | Ring Detect, Line 1              |
| GPIO0           | LINE1_OH     | out    | Off Hook, Line 1                 |
| Vendor Optional |              |        |                                  |
| Bit 3           | Reserved     |        |                                  |
| Bit 2           | LINE2_FDT    | in     | Frame Detect, Line 2             |
| Bit 1           | LINE1_FDT    | in     | Frame Detect, Line 1             |
| Bit 0           | GPIO_INT     | in     | GPIO state change                |

Table 19. Slot 12



#### Slot 10: Modem Line 2 DAC

Line 2 is assigned to slot 10. The leading 16-bits of each slot must contain valid sample data (MSB bit 19, LSB 4).

#### Slot 12: Modem GPIO Control

Slot 12 contains latency critical signals for the Si3012 and the GPIO of the Si3024. See Table 19.

#### Slots 3, 4, 6–9, 11: Not Used

The Si3036 always pads audio output frame slots 3, 4, 6–9, and 11 with 0s.

#### AC-Link Audio Input Frame (SDATA\_IN)

The audio input frame data streams correspond to the multiplexed bundles of all digital input data targeting the AC'97 controller. This is the case with the audio output frame; each AC-link audio input frame consists of 12 20-bit time slots. Slot 0 is a special reserved time slot containing 16 bits that are used by the AC-link protocol infrastructure.

Within slot 0, the first bit is a global bit (SDATA\_IN slot 0, bit 15) that flags whether the Si3024 is in the Codec Ready state or not. If the Codec Ready bit is a 0, the Si3024 is not ready for normal operation. This condition is normal following the deassertion of reset (e.g., while the Si3024's voltage references settle). When the AC-link Codec Ready indicator bit is a 1, the AC-link and Si3024 control and status registers are in a fully operational state. The AC'97 controller must further probe the Powerdown Control/Status Register to determine exactly which subsections, if any, are ready.

Before any attempts to put the Si3036 chipset into operation, the AC'97 controller should poll the first bit in the audio input frame (SDATA\_IN slot 0, bit 15) for an indication that the Si3024 is Codec Ready. When the Si3024 is sampled Codec Ready, then the next 12 bit positions sampled by the AC'97 controller indicate which of the corresponding 12 time slots are assigned to input data streams, and that they contain valid data. Figure 27 illustrates the time slot-based AC-link protocol.

A new audio input frame begins with a low to high transition of SYNC. SYNC is synchronous to the rising

edge of BIT\_CLK. On the immediately following falling edge of BIT\_CLK, the Si3024 samples the assertion of SYNC. This falling edge marks the time when both sides of AC-link are aware of the start of a new audio frame. On the next rising of BIT\_CLK, the Si3024 transitions SDATA\_IN into the first bit position of slot 0 (Codec Ready bit). Each new bit position is presented to AC-link on a rising edge of BIT\_CLK and subsequently sampled by the AC'97 controller on the following falling edge of BIT\_CLK. This sequence ensures that data transitions and subsequent sample points for both incoming and outgoing data streams are time aligned.

SDATA\_IN's composite stream is MSB justified (MSB first) with all non-valid bit positions (for assigned and unassigned time slots) padded with 0s by the Si3024. SDATA\_IN data is sampled on the falling edges of BIT\_CLK by the AC'97 controller.

#### Slot 1: Status Address Port

The Status Address Port monitors status for Si3024 functions including, but not limited to, line-side configuration.

Audio input frame slot 1's stream echoes the control register index (for historical reference) for the data to be returned in slot 2 (assuming that slots 1 and 2 had been tagged "valid" by the Si3024 during slot 0).

Status Address Port bit assignments:

- Bit(19)—Reserved (padded with 0s)
- Bit(18:12)—Control Register Index (Echo of register index for which data is being returned)
- Bit(11:2)—SLOTREQ bits, bit 9 for Line 1 and bit 4 for Line 2. (See "Variable Sample Rate Signaling Protocol," on page 24 for more details.)
- Bit(1,0)—Reserved (padded with 0s)

The first bit (MSB) generated by the Si3024 is always padded with a 0. The following seven bit positions communicate the associated control register address and the trailing 12 bit positions are padded with 0s by the Si3024.



# Figure 27. AC-Link Audio Input Frame



#### Slot 2: Status Data Port

The Status Data Port delivers 16-bit control register read data.

Status Data Port bit assignments:

- Bit(19:4)—Control Register Read Data (padded with 0s if tagged Invalid by the Si3024)
- Bit(3:0)—Reserved (padded with 0s)

If Slot 2 is tagged Invalid by the Si3024, then the entire slot is padded with 0s by the Si3024.

#### Slot 5: Modem Line 1 ADC

Audio input frame slot 5 contains MSB-justified modem ADC output data for phone line #1 (ID = 0 or 1). The modem ADC output resolution is 16 bits.

The Si3036 transmits ADC output data MSB first and pads any trailing non-valid bit positions with 0s to fill out its 20-bit time slot.

Slot 5 data is sent by the controller at a rate below the 48 kHz rate of the AC-Link. Therefore, "tags" are used to mark when there is valid data in slot 5. The tag for slot 5 is bit 10 in slot 0.

The tag for slot 5 (and slot 10) is dependent on the current power state. Slot 5 is inhibited by the following:

- PRC/PRE bit is set (Register 3E, bit 10/12); ADC is powered down.
- MLNK bit is set (Register 56, bit 12); AC-Link halt is impending.

Note that slot 5 is active when the DAA is on-hook in order to pass ringer and caller-ID data.

#### Slot 10: Modem Line 2 ADC

Audio input frame for Line 2.

#### Slot 12: Modem GPIO Status

Slot 12 contains latency critical signals for Si3012 and the GPIO of the Si3024. Slot 12 also reflects the status of the link between the Si3024 and Si3012. See Table 19.

## **Codec Register Access**

Whenever the AC'97 Digital Controller addresses the Si3024 as a primary codec or the codec responds to a read command, Slot 0 Tag bits should always be set to indicate actual valid data in Slot 1 and Slot 2. See Table 20.

When the AC'97 Digital Controller addresses the Si3024 as a secondary codec, the Slot 0 Tag bits for Address and Data must be 0. A non-zero, 2-bit codec ID in the LSBs of Slot 0 indicates a valid Read or Write Address in Slot 1, and the Slot 1 R/W bit indicates presence or absence of valid Data in Slot 2. See Table 21.

In order for the AC'97 Digital Controller to independently



For Secondary Codec access, the AC'97 Digital Controller must invalidate the tag bits for Slot 1 and 2 Command Address and Data (Slot 0, bits 14 and 13) and place a non-zero value (01 or 10) into the Codec ID field (Slot 0, bits 1 and 0).

When configured as a secondary codec, the Si3024 disregards the Command Address and Command Data (Slot 0, bits 14 and 13) tag bits when a 2-bit Codec ID value (Slot 0, bits 1 and 0) is sent that matches the ID configuration. In a sense, the Secondary Codec ID field functions as an alternative Valid Command Address (for Secondary reads and writes) and Command Data (for Secondary writes) tag indicator.

The Si3024 monitors the Frame Valid bit and ignores the frame (regardless of the state of the Secondary Codec ID bits) if it is not valid. The AC'97 Digital Controllers should set the frame valid bit for a frame with a secondary register access, even if no other bits in the output tag slot except the Secondary Codec ID bits are set. See Table 22.



| Function                                                        | Slot 0, bit 15<br>(Valid Frame) | Slot 0, bit 14<br>(Valid Slot 1 Address) | Slot 0, bit 13<br>(Valid Slot 2 Data) | Slot 0, Bits 1–0<br>(Codec ID) |
|-----------------------------------------------------------------|---------------------------------|------------------------------------------|---------------------------------------|--------------------------------|
| AC'97 Digital Controller<br>Primary Read Frame N,<br>SDATA_OUT  | 1                               | 1                                        | 0                                     | 00                             |
| AC'97 Digital Controller<br>Primary Write Frame N,<br>SDATA_OUT | 1                               | 1                                        | 1                                     | 00                             |
| Si3024 Status Frame N<br>+ 1, SDATA_IN                          | 1                               | 1                                        | 1                                     | 00                             |

Table 20. Primary Codec Addressing: Slot 0 Tag Bits

# Table 21. Secondary Codec Addressing: Slot 0 Tag Bits

| Function                                                          | Slot 0, bit 15<br>(Valid Frame) | Slot 0, bit 14<br>(Valid Slot 1<br>Address) | Slot 0, bit 13<br>(Valid Slot 2<br>Data) | Slot 0, Bits 1–0<br>(Codec ID) |
|-------------------------------------------------------------------|---------------------------------|---------------------------------------------|------------------------------------------|--------------------------------|
| AC'97 Digital Controller<br>Secondary Read Frame N,<br>SDATA_OUT  | 1                               | 0                                           | 0                                        | 01 or 10                       |
| AC'97 Digital Controller<br>Secondary Write Frame N,<br>SDATA_OUT | 1                               | 0                                           | 0                                        | 01 or 10                       |
| Si3024 Status Frame N + 1,<br>SDATA_IN                            | 1                               | 1                                           | 1                                        | 00                             |

# Table 22. Secondary Codec Register Access Slot 0 Bit Definitions

|      | Output Tag Slot (16-bits)                                                 |  |  |  |  |  |  |  |  |
|------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Bit  | Description                                                               |  |  |  |  |  |  |  |  |
| 15   | Frame Valid                                                               |  |  |  |  |  |  |  |  |
| 14   | Slot 1: Valid Command Address bit (Primary Codec only)                    |  |  |  |  |  |  |  |  |
| 13   | Slot 2: Valid Command Data bit (Primary Codec only)                       |  |  |  |  |  |  |  |  |
| 12–3 | Slot 3: 12 Valid bits as defined by AC'97                                 |  |  |  |  |  |  |  |  |
| 2    | Reserved (Set to 0)                                                       |  |  |  |  |  |  |  |  |
| 1–0  | 2-bit Codec ID field (00 reserved for Primary; 01, 10 indicate Secondary) |  |  |  |  |  |  |  |  |



# **AC-Link Low Power Mode**

The AC-link signals can be placed in a low-power mode. When AC'97's Powerdown Register is programmed to the appropriate value, both BIT\_CLK and SDATA\_IN will be brought to, and held, at a logic low-voltage level.



Figure 28. AC-Link Powerdown Timing

BIT\_CLK and SDATA\_IN are transitioned low immediately following the decode of the write to the Register 56h with MLNK. When the AC'97 controller driver is at the point where it is ready to program the AC-link into its low-power mode, slots 1 and 2 are assumed to be the only valid stream in the audio output frame.

The AC'97 controller should also drive SYNC and SDATA\_OUT low after programming the Si3036 to this low-power mode.

When the Si3036 has been instructed to halt BIT\_CLK, a special wake up protocol must be used to bring the AC-link to the active mode because normal audio output and input frames cannot be communicated in the absence of BIT\_CLK.

**Note:** The Si3036's PLL must be initialized before being placed in sleep mode. PLL is initialized by writing a sample rate in Register 40h (42h).

## Waking Up the AC-Link

There are two methods for bringing the AC-link out of a lowpower, halted mode. Regardless of the method, the AC'97 controller performs the wake-up task.

AC-link protocol provides for a cold reset and a warm reset. The current power down state ultimately dictates which form of reset is appropriate. Unless a cold or register reset (a write to the Reset register) is performed, wherein the registers are initialized to their default values, registers are required to keep state during all power-down modes.

When powered down, reactivation of the AC-link through reassertion of the SYNC signal must not occur for a minimum of four audio frame times following the frame in which the power down was triggered. When AC-link powers up, the Si3036 indicates readiness through the Codec Ready bit (input slot 0, bit 15).

The Si3036 can be enabled to indicate a power management event has occurred (e.g., ring detection) while in low-power mode. See "52h GPIO Pin Wake Up Mask," on page 37 for more details.

#### Si3036 Cold Reset

A cold reset is achieved by asserting RESET for the minimum specified time. By driving RESET low, BIT\_CLK and SDATA\_OUT are activated, or reactivated as the case may be, and all Si3036 control registers are initialized to their default power on reset values. It should be noted that while RESET is low, the Si3036 will remain active. Upon the rising edge of RESET the Si3036 will perform a cold reset. RESET is an asynchronous Si3036 input.

#### Si3036 Warm Reset

A warm reset reactivates the AC-link without altering the current Si3036 register values. A warm reset is signaled by driving SYNC high for a minimum of 1  $\mu$ s in the absence of BIT\_CLK.

Within normal audio frames, SYNC is a synchronous Si3036 input. However, in the absence of BIT\_CLK, SYNC is treated as an asynchronous input used in the generation of a warm reset to the Si3036.

The primary AC'97 codec will not respond with the activation of BIT\_CLK until SYNC has been sampled low again by AC'97. This will preclude the false detection of a new audio frame.



# **Control Registers**

**Note:** Any register not listed here is reserved and should not be written. Undefined/unimplemented registers return 0.

| Register | Name                                                   | D15  | D14  | D13  | D12  | D11  | D10   | D9   | D8   | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|----------|--------------------------------------------------------|------|------|------|------|------|-------|------|------|-------|-------|-------|-------|-------|-------|-------|-------|
| 3Ch      | Extended<br>Modem ID                                   | ID1  | ID0  |      |      |      |       |      |      |       |       |       |       |       |       | LIN2  | LIN1  |
| 3Eh      | Extended<br>Modem Sta-<br>tus & Control                |      |      | PRF  | PRE  | PRD  | PRC   | PRB  | PRA  |       |       | DAC2  | ADC2  | DAC1  | ADC1  | MREF  | GPIO  |
| 40h      | Line 1 DAC/<br>ADC Rate                                | SR15 | SR14 | SR13 | SR12 | SR11 | SR10  | SR9  | SR8  | SR7   | SR6   | SR5   | SR4   | SR3   | SR2   | SR1   | SR0   |
| 42h      | Line 2 DAC/<br>ADC Rate                                | SR15 | SR14 | SR13 | SR12 | SR11 | SR10  | SR9  | SR8  | SR7   | SR6   | SR5   | SR4   | SR3   | SR2   | SR1   | SR0   |
| 46h      | Line 1 DAC/<br>ADC Level                               | Mute |      |      |      | DAC3 | DAC2  | DAC1 |      | Mute  |       |       |       | ADC3  | ADC2  | ADC1  |       |
| 48h      | Line 2 DAC/<br>ADC Level                               | Mute |      |      |      | DAC3 | DAC2  | DAC1 |      | Mute  |       |       |       | ADC3  | ADC2  | ADC1  |       |
| 4Ch      | GPIO Pin<br>Configura-<br>tion                         | GC15 | GC14 | GC13 | GC12 | GC11 | GC10  |      |      |       |       | GC5   | GC4   | GC3   | GC2   | GC1   | GC0   |
| 4Eh      | GPIO Pin<br>Polarity &<br>Type                         | GP15 | GP14 | GP13 | GP12 | GP11 | GP10  |      |      |       |       | GP5   | GP4   | GP3   | GP2   | GP1   | GP0   |
| 50h      | GPIO Pin<br>Sticky                                     | GS15 | GS14 | GS13 |      | GS11 |       |      |      |       |       | GS5   | GS4   | GS3   |       | GS1   |       |
| 52h      | GPIO Pin<br>Wake Up<br>Mask                            | GW15 | GW14 | GW13 |      | GW11 |       |      |      |       |       | GW5   | GW4   | GW3   |       | GW1   |       |
| 54h      | GPIO Pin<br>Status                                     | GI15 | GI14 | GI13 | GI12 | GI11 | GI10  |      |      |       |       | GI5   | GI4   | GI3   | GI2   | GI1   | GI0   |
| 56h      | Miscella-<br>neous<br>Modem AFE<br>Status &<br>Control |      |      |      | MLNK |      |       |      |      |       | L2B2  | L2B1  | L2B0  |       | L1B2  | L1B1  | L1B0  |
| 5Ah      | Chip ID &<br>Revision                                  |      |      |      |      |      |       |      | CBID | REVB3 | REVB2 | REVB1 | REVB0 | REVA3 | REVA2 | REVA1 | REVA0 |
| 5Ch      | Line Side<br>Configura-<br>tion 1                      | ARM1 | ARM0 | ATM1 | ATM0 | IIRE | SQLCH | RFWE |      | OHS   | BTE   | ACT   | DCT1  | DCT0  | RZ    |       | RT    |
| 5Eh      | Line Side<br>Status                                    |      |      |      |      |      | PDC   | ROV  | BTD  | CLE   | FDT   | LCS3  | LCS2  | LCS1  | LCS0  | RDTP  | RDTN  |
| 62H      | Line Side<br>Configura-<br>tion 2                      |      |      |      |      |      |       |      | DIAL | FJM   | VOL1  | VOL0  | LIM1  | LIMO  |       |       |       |
| 64h      | Line Side<br>Configura-<br>tion 3                      |      |      |      |      |      |       |      |      | CTRO  |       |       |       |       | BTM   |       |       |
| 7Ch      | Vendor ID<br>Register                                  | F7   | F6   | F5   | F4   | F3   | F2    | F1   | F0   | S7    | S6    | S5    | S4    | S3    | S2    | S1    | S0    |
| 7Eh      | Vendor ID<br>Register                                  | T7   | Т6   | T5   | T4   | Т3   | T2    | T1   | Т0   | PID2  | PID1  | PID0  |       |       |       |       |       |

# Table 23. Register Summary



# Register 3Ch Extended Modem ID

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1   | D0   |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|------|------|
| ID1 | ID0 |     |     |     |     |    |    |    |    |    |    |    |    | LIN2 | LIN1 |

Reset settings (dependent on pins  $\overline{ID1}$  and  $\overline{ID0}$ ) = 0001

| 8002 |  |
|------|--|
| 4001 |  |
| Cxxx |  |

| Bit  | Name     | Function                                                                                    |
|------|----------|---------------------------------------------------------------------------------------------|
| 15   | ID1      | ID1, ID0 is a 2-bit field which indicates the Codec configuration:                          |
| 14   | ID0      | Primary is 00; Secondary is 01 and 10; Factory Test is 11                                   |
| 13:2 | Reserved | Read returns zero.                                                                          |
| 1    | LIN2     | LIN2 = 1 indicates 2nd line is supported, ID1:0 = 10. Codec Data is transferred in slot 10. |
| 0    | LIN1     | LIN1 = 1 indicates 1st line is supported, ID1:0 = 01. Codec Data is transferred in slot 5.  |



#### Register 3Eh Extended Modem Status and Control

| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7 | D6 | D5   | D4   | D3   | D2   | D1   | D0   |
|-----|-----|-----|-----|-----|-----|-----|-----|----|----|------|------|------|------|------|------|
|     |     | PRF | PRE | PRD | PRC | PRB | PRA |    |    | DAC2 | ADC2 | DAC1 | ADC1 | MREF | GPIO |

Reset settings = 0xFF00

Bits 7–0 are read only, 1 indicates modem AFE subsystem readiness.

Bits 13–8 are read/write and control modem AFE subsystem power-down.

Note: When bits 13–8 are all set to 1, the Si3012 is powered down.

| Bit   | Name     | Function                                             |
|-------|----------|------------------------------------------------------|
| 15:14 | Reserved | Read returns zero.                                   |
| 13    | PRF      | PRF = 1 indicates Modem Line 2 DAC off.              |
| 12    | PRE      | PRE = 1 indicates Modem Line 2 ADC off.              |
| 11    | PRD      | PRD = 1 indicates Modem Line 1 DAC off.              |
| 10    | PRC      | PRC = 1 indicates Modem Line 1 ADC off.              |
| 9     | PRB      | Reserved for future use.                             |
| 8     | PRA      | PRA = 1 indicates GPIO power-down.                   |
| 7:6   | Reserved | Read returns zero.                                   |
| 5     | DAC2     | DAC2 = 1 indicates Modem Line 2 DAC ready.           |
| 4     | ADC2     | ADC2 = 1 indicates Modem Line 2 ADC ready.           |
| 3     | DAC1     | DAC1 = 1 indicates Modem Line 1 DAC ready.           |
| 2     | ADC1     | ADC1 = 1 indicates Modem Line 1 ADC ready.           |
| 1     | MREF     | MREF = 1 indicates Modem Vref's up to nominal level. |
| 0     | GPIO     | GPIO = 1 indicates GPIO ready.                       |



#### Register 40h Line 1 DAC/ADC Rate

| ſ | D15  | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|---|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Ī | SR15 | SR14 | SR13 | SR12 | SR11 | SR10 | SR9 | SR8 | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 |

Reset settings = 0x0000

Each DAC/ADC pair is governed by a read/write modem sample rate control register that contains a 16-bit unsigned value between 0 and 65535, representing the rate of operation in Hz. A number written over 0x3592 will cause the sample rate to be 13.714 kHz. For all rates, if the value written to the register is supported, that value will be echoed back when read, otherwise the closest rate supported is returned.

When set to zero, the internal PLL is disabled. The PLL should be programmed before the line side (Si3012) is activated via clearing any PR bit in Register 3Eh. Furthermore, sleep mode is not supported when the PLL is disabled.

| Sample rates<br>and Lir |        |
|-------------------------|--------|
| Sample Rate             | D15–D0 |
| 7200                    | 1C20   |
| 8000                    | 1F40   |
| 8228.57<br>(57600/7)    | 2024   |
| 8400                    | 20D0   |
| 9000                    | 2328   |
| 9600                    | 2580   |
| 10285.71<br>(72000/7)   | 282D   |
| 12000                   | 2EE0   |
| 13714.28<br>(96000/7)   | 3592   |

#### Register 42h Line 2 DAC/ADC Rate

| D15  | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| SR15 | SR14 | SR13 | SR12 | SR11 | SR10 | SR9 | SR8 | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 |

Reset settings = 0000h (rates same as for Line 1, refer to above table)



#### Register 46h Line 1 DAC/ADC level

| D15  | D14 | D13 | D12 | D11  | D10  | D9   | D8 | D7   | D6 | D5 | D4 | D3   | D2   | D1   | D0 |
|------|-----|-----|-----|------|------|------|----|------|----|----|----|------|------|------|----|
| Mute |     |     |     | DAC3 | DAC2 | DAC1 |    | Mute |    |    |    | ADC3 | ADC2 | ADC1 |    |

Reset setting for Line 1 device = 0x8080

Reset setting for Line 2 device = 0x0000

This read/write register controls the modem AFE DAC and ADC levels. The default value after cold register reset for this register (0x8080) corresponds to 0 dB DAC attenuation with mute on and 0 dB ADC gain with mute on.

| Bit   | Name     | Function                                                                                                                                                        |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Mute     | Transmit Mute.<br>0 = Mute off.<br>1 = Mute on.                                                                                                                 |
| 14:12 | Reserved | Read returns zero.                                                                                                                                              |
| 11:9  | DAC[3:1] | Analog Transmit Attenuation.<br>000 = 0 db attenuation<br>001 = 3 db attenuation<br>010 = 6 db attenuation<br>011 = 9 db attenuation<br>1xx = 12 db attenuation |
| 8     | Reserved | Read returns zero.                                                                                                                                              |
| 7     | Mute     | Receive Mute.<br>0 = Mute off.<br>1 = Mute on.                                                                                                                  |
| 6:4   | Reserved | Read returns zero.                                                                                                                                              |
| 3:1   | ADC[3:1] | Analog Receive Gain.<br>000 = 0 db gain<br>001 = 3 db gain<br>010 = 6 db gain<br>011 = 9 db gain<br>1xx = 12 db gain                                            |
| 0     | Reserved | Read returns zero.                                                                                                                                              |



#### Register 48h Line 2 DAC/ADC level

| D15  | D14 | D13 | D12 | D11  | D10  | D9   | D8 | D7   | D6 | D5 | D4 | D3   | D2   | D1   | D0 |
|------|-----|-----|-----|------|------|------|----|------|----|----|----|------|------|------|----|
| Mute |     |     |     | DAC3 | DAC2 | DAC1 |    | Mute |    |    |    | ADC3 | ADC2 | ADC1 |    |

Reset setting for Line 1 device = 0x0000

Reset setting for Line 2 device = 0x8080

This read/write register controls the modem AFE DAC and ADC levels. The default value after cold register reset for this register (0x8080) corresponds to 0 db DAC attenuation with mute on and 0 db ADC gain with mute on.

| Bit   | Name     | Function                                                                                                                                                        |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Mute     | Transmit Mute.<br>0 = Mute off.<br>1 = Mute on.                                                                                                                 |
| 14:12 | Reserved | Read returns zero.                                                                                                                                              |
| 11:9  | DAC[3:1] | Analog Transmit Attenuation.<br>000 = 0 db attenuation<br>001 = 3 db attenuation<br>010 = 6 db attenuation<br>011 = 9 db attenuation<br>1xx = 12 db attenuation |
| 8     | Reserved | Read returns zero.                                                                                                                                              |
| 7     | Mute     | Receive Mute.<br>0 = Mute off.<br>1 = Mute on.                                                                                                                  |
| 6:4   | Reserved | Read returns zero.                                                                                                                                              |
| 3:1   | ADC[3:1] | Analog Receive Gain.<br>000 = 0 db gain<br>001 = 3 db gain<br>010 = 6 db gain<br>011 = 9 db gain<br>1xx = 12 db gain                                            |
| 0     | Reserved | Read returns zero.                                                                                                                                              |



#### Register 4Ch GPIO Pin Configuration

| D15  | D14  | D13  | D12  | D11  | D10  | D9 | D8 | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|------|------|------|------|------|------|----|----|----|----|-----|-----|-----|-----|-----|-----|
| GC15 | GC14 | GC13 | GC12 | GC11 | GC10 |    |    |    |    | GC5 | GC4 | GC3 | GC2 | GC1 | GC0 |

Reset setting for Line 1 device = 0x003FReset setting for Line 2 device = 0xFC00

The GPIO Pin Configuration register is read/write for configuring Slot 12 I/O. These pins are digital commands (virtual pins). This register specifies whether a GPIO pin is configured for input (1) or output (0). The digital controller sends the desired GPIO pin value over output slot 12 in the outgoing stream of the AC-link before configuring any of these bits for output.

#### Register 4Eh GPIO Pin Polarity and Type

| D15  | D14  | D13  | D12  | D11  | D10  | D9 | D8 | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|------|------|------|------|------|------|----|----|----|----|-----|-----|-----|-----|-----|-----|
| GP15 | GP14 | GP13 | GP12 | GP11 | GP10 |    |    |    |    | GP5 | GP4 | GP3 | GP2 | GP1 | GP0 |

Reset settings = 0xFFFF

The GPIO Pin Polarity/Type register is read/write for selecting the polarity and type for Slot 12 I/O. This register defines GPIO Input Polarity (0 = low, 1 = high active) when a GPIO pin is configured as an input. It defines GPIO output type (0 = CMOS, 1 = OPEN-DRAIN) when a GPIO pin is configured as an output. The default value after soft reset (0xFFFF) is all pins active high. Non-implemented GPIO pins always return 1s. **Note:** Register 4Eh is not effected by a cold or warm reset. (This is to avoid corrupting sticky bits.)

#### Register 50h GPIO Pin Sticky

| D15  | D14  | D13  | D12 | D11  | D10 | D9 | D8 | D7 | D6 | D5  | D4  | D3  | D2 | D1  | D0 |
|------|------|------|-----|------|-----|----|----|----|----|-----|-----|-----|----|-----|----|
| GS15 | GS14 | GS13 |     | GS11 |     |    |    |    |    | GS5 | GS4 | GS3 |    | GS1 |    |

Reset settings = 0x0000

The GPIO Pin Sticky is a read/write register. It defines the GPIO input type (0 = non-sticky, 1 = sticky) when a GPIO pin (defined in slot 12 I/O) is configured as an input. Applies to Ring Detect, Delta Loop Current Sense, GPIO\_A, and GPIO\_B bits.

GPIO inputs configured as sticky are cleared by writing a 0 to the corresponding bit of the GPIO Pin Status register (54h). The default value after cold register reset (0x0000) is all pins non-sticky. Unimplemented GPIO pins always return 0s. Sticky is defined as edge sensitive, non-sticky as Level sensitive.



#### Register 52h GPIO Pin Wake Up Mask

| D15  | D14  | D13  | D12 | D11  | D10 | D9 | D8 | D7 | D6 | D5  | D4  | D3  | D2 | D1  | D0 |
|------|------|------|-----|------|-----|----|----|----|----|-----|-----|-----|----|-----|----|
| GW15 | GW14 | GW13 |     | GW11 |     |    |    |    |    | GW5 | GW4 | GW3 |    | GW1 |    |

Reset settings = 0x0000

The GPIO Pin Wake-up is a read/write register that provides a mask for determining if an input GPIO change will generate a wake-up or GPIO\_INT (0 = No, 1 = Yes). When the AC-link is powered down, a wake-up event will trigger the assertion of SDATA\_IN. When AC-link is powered up, a wake-up event will appear as GPIO\_INT = 1 on bit 0 of input slot 12. Ring-detection wake-up can be enabled or disabled.

An AC-Link wake-up interrupt is defined as a 0 to 1 transition on SDATA\_IN when the AC-link is powered down. GPIO bits that have been programmed as Inputs, Sticky, and Pin Wake-up, upon transition (either high-to-low or low-to-high) depending on pin polarity, will cause an AC-Link wake-up event, if the AC-Link was powered down.

The default value after cold register reset (0x0000) defaults to all 0s specifying no wake-up event. Applies to Ring Detect, GPIO\_A, and GPIO\_B bits. Non-implemented GPIO pins always return 0s.

#### Register 54h GPIO Pin Status

| D15  | D14  | D13  | D12  | D11  | D10  | D9 | D8 | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|------|------|------|------|------|------|----|----|----|----|-----|-----|-----|-----|-----|-----|
| GI15 | GI14 | GI13 | GI12 | GI11 | GI10 |    |    |    |    | GI5 | GI4 | GI3 | GI2 | GI1 | GI0 |

Reset settings = 0xXXXX

GPIO Status is a read/write register that reflects the state of all GPIO pins (inputs and outputs) on slot 12. The value of all GPIO pin inputs and outputs comes from each frame on slot 12, but is also available for reading as GPIO Pin Status via the standard slot 1 and 2 command address/data protocols. GPIO inputs configured as Sticky are cleared by writing a 0 to the corresponding bit of this register. (This should be the last event before setting the AC'97 MLNK bit.)

Bits corresponding to unimplemented GPIO pins should be forced to zero in this register and input slot 12.

GPIO bits that have been programmed as Inputs and Sticky, upon transition (high-to-low or low-to-high), will cause the individual GI bit to go asserted 1, and remain asserted until a write of 0 to that bit. The only way to set the desired value of a GPIO output pin is to set the control bit in output slot 12.

If configured as an input, the default value after register reset is always the state of the GPIO pin.



| Register 5  | 6h | Miscellaneous Mo | dem AFE Stati | us and Control |
|-------------|----|------------------|---------------|----------------|
| itegister o |    | misochuncous mo  |               |                |

| D | 15 | D14 | D13 | D12  | D11 | D10 | D9 | D8 | D7 | D6   | D5   | D4   | D3 | D2   | D1   | D0   |
|---|----|-----|-----|------|-----|-----|----|----|----|------|------|------|----|------|------|------|
|   |    |     |     | MLNK |     |     |    |    |    | L2B2 | L2B1 | L2B0 |    | L1B2 | L1B1 | L1B0 |

Reset settings = 0x0000

This read/write register defines the loopback modes available for the modem line ADCs/DACs.

The default value after cold register reset (0x0000) is all loopbacks disabled.

| Bit   | Name     | Function                                                                                                                                                                                                                                                                                                                                                                   |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:13 | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                         |
| 12    | MLNK     | Controls an MC'97's AC-link status. 1 sets the MC'97's AC-link to off (sleep), 0 sets the link on (active).                                                                                                                                                                                                                                                                |
| 11:7  | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                         |
| 6:4   | L2B[2:0] | Line 2 Loopback Modes.<br>000 = Disabled (default)<br>$001 = ADC Loopback (I \rightarrow B)$<br>$010 = Local Analog Loopback (F \rightarrow M)$<br>$011 = Digital DAC Loopback (C \rightarrow J)$<br>$100 = Remote Analog Loopback (M \rightarrow F)$<br>$101 = ISOcap Loopback (D \rightarrow K)$<br>$110 = External Analog Loopback (G \rightarrow N)$<br>111 = Reserved |
| 3     | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                                                         |
| 2:0   | L1B[2:0] | Line 1 Loopback Modes.<br>000 = Disabled (default)<br>$001 = ADC Loopback (I \rightarrow B)$<br>$010 = Local Analog Loopback (F \rightarrow M)$<br>$011 = Digital DAC Loopback (C \rightarrow J)$<br>$100 = Remote Analog Loopback (M \rightarrow F)$<br>$101 = ISOcap Loopback (D \rightarrow K)$<br>$110 = External Analog Loopback (G \rightarrow N)$<br>111 = Reserved |



Note: For all loopback modes except 011, the line-side must be powered on and off-hook.

## Figure 29. Loopback Points



## Register 5Ah Chip ID and Revision

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8   | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|-----|-----|-----|-----|-----|-----|----|------|-------|-------|-------|-------|-------|-------|-------|-------|
|     |     |     |     |     |     |    | CBID | REVB3 | REVB2 | REVB1 | REVB0 | REVA3 | REVA2 | REVA1 | REVA0 |

Reset settings = n/a

| Bit  | Name      | Function                                                                                                                                                            |
|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | Reserved  | Read returns zero.                                                                                                                                                  |
| 8    | CBID      | <ul> <li>Chip B (line-side) ID.</li> <li>0 = Line-side is domestic.</li> <li>1 = Line-side has international support.</li> </ul>                                    |
| 7:4  | REVB[3:0] | Chip Revision.<br>Four-bit value indicating the revision of the Si3012<br>(line side) silicon.<br>0100 = Si3012 Rev D<br>0101 = Si3012 Rev E<br>0111 = Si3012 Rev G |
| 3:0  | REVA[3:0] | Chip Revision.<br>Four-bit value indicating the revision of the Si3024<br>(system side) silicon.<br>0010 = Si3024 Rev B<br>0011 = Si3024 Rev C                      |

Note: Line-side must be activated via PR bits before valid read.



## Register 5Ch Line Side Configuration 1

| D15  | D14  | D13  | D12  | D11  | D10   | D9   | D8 | D7  | D6  | D5  | D4   | D3   | D2 | D1 | D0 |
|------|------|------|------|------|-------|------|----|-----|-----|-----|------|------|----|----|----|
| ARM1 | ARM0 | ATM1 | ATM0 | IIRE | SQLCH | RFWE |    | OHS | BTE | ACT | DCT1 | DCT0 | RZ |    | RT |

Reset settings = 0xF010

Note: Light gray boxed bit descriptions are for international line-side support (Si3014) only.

| Bit   | Name     | Function                                                                                                                                                                                                                                                           |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | ARM[1:0] | Analog (Call Progress) Receive Path Mute.<br>00 = 0  dB<br>01 = -6  dB<br>10 = -12  dB<br>11 = mute                                                                                                                                                                |
| 13:12 | ATM[1:0] | Analog (Call Progress) Transmit Path Mute.<br>00 = -20  dB<br>01 = -26  dB<br>10 = -32  dB<br>11 = mute                                                                                                                                                            |
| 11    | IIRE     | <ul> <li>IIR Filter Enable.</li> <li>0 = FIR filter enabled for transmit and receive filters. (See Figures 9–12 on page 12.)</li> <li>1 = IIR filter enabled for transmit and receive filters. (See Figures 13–18 on page 13.)</li> </ul>                          |
| 10    | SQLCH    | <ul> <li>Ring Detect Network Squelch.</li> <li>This bit must be set, then cleared, following a polarity reversal detection. Used to quickly recover the offset on the RNG1/2 pins after a polarity reversal.</li> <li>0 = Normal.</li> <li>1 = Squelch.</li> </ul> |
| 9     | RFWE     | <b>Ring Detector Full Wave Rectifier Enable.</b><br>When set, the ring detection circuitry provides full wave rectification. This will effect the data stream presented on SDATA_IN during ring detection.<br>0 = Half wave.<br>1 = Full wave.                     |



## Register 5Ch Line Side Configuration 1 (Continued)

| D15  | D14  | D13  | D12  | D11  | D10   | D9   | D8 | D7  | D6  | D5  | D4   | D3   | D2 | D1 | D0 |
|------|------|------|------|------|-------|------|----|-----|-----|-----|------|------|----|----|----|
| ARM1 | ARM0 | ATM1 | ATM0 | IIRE | SQLCH | RFWE |    | OHS | BTE | ACT | DCT1 | DCT0 | RZ |    | RT |

Reset settings = 0xF010

Note: Light gray boxed bit descriptions are for international line-side support (Si3014) only.

| Bit | Name     | Function                                                                                                                                                                                                                                                                                                                                      |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                            |
| 7   | OHS      | <b>On-Hook Speed.</b><br>Sets speed of execution of an on-hook.<br>0 = Fast.<br>1 = Slow.                                                                                                                                                                                                                                                     |
| 6   | BTE      | <b>Billing Tone Detector Enable.</b><br>When set, a billing tone signal is detected on the line and off-hook is maintained through the billing tone. If a billing tone is detected, the BTD bit of Register 5Eh will be set to indicate the event.                                                                                            |
| 5   | ACT      | AC Termination Select.<br>0 = Selects the real impedance.<br>1 = Selects the complex impedance.                                                                                                                                                                                                                                               |
| 4:3 | DCT[1:0] | <ul> <li>DC Termination Select.</li> <li>00 = Reserved.</li> <li>01 = Japan Mode. Low voltage mode. (Transmit level = -3 dBm).</li> <li>10 = FCC Mode. Standard voltage mode. (Transmit level = -1 dBm).</li> <li>11 = CTR21. Current limiting mode. (Transmit level = -1 dBm).</li> </ul>                                                    |
| 2   | RZ       | <b>Ringer Impedance.</b><br>0 = Maximum (high) ringer impedance.<br>1 = Synthesize ringer impedance. C15, R14, Z2, and Z3 must not be installed when set-<br>ting this bit.                                                                                                                                                                   |
| 1   | Reserved | Read returns zero.                                                                                                                                                                                                                                                                                                                            |
| 0   | RT       | <b>Ringer Threshold Select.</b><br>Used to satisfy country requirements on ring detection. Signals below the lower level will not generate a ring detection. Signals above the upper level are guaranteed to generate a ring detection.<br>$0 = 11 \text{ to } 22 \text{ V}_{\text{RMS}}.$<br>$1 = 17 \text{ to } 33 \text{ V}_{\text{RMS}}.$ |



## Register 5Eh Line Side Status

| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5   | D4   | D3   | D2   | D1   | D0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|
|     |     |     |     |     | PDC | ROV | BTD | CLE | FDT | LCS3 | LCS2 | LCS1 | LCS0 | RDTP | RDTN |

Reset setting = 0x0000

Note: Light gray boxed bit descriptions are for international line-side support (Si3014) only.

| Bit   | Name     | Function                                                                                                                                                                                                                           |
|-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | reserved | Read returns zero.                                                                                                                                                                                                                 |
| 10    | PDC      | Charge Pump Disable.<br>This bit disables the internal charge pump when set.                                                                                                                                                       |
| 9     | ROV      | <b>Receive Overload.</b><br>This bit is set when the receive input detects an excessive input level. A write of zero is required to clear this bit. (This bit is disabled when BTE = 0 in Register 5Ch.)                           |
| 8     | BTD      | <b>Billing Tone Detected.</b><br>This bit will be set if BTE bit of Register 5Ch is enabled and a billing tone is detected. A write of zero is required to clear this bit. (This bit is only active when BTE = 1 in Register 5Ch.) |
| 7     | CLE      | <b>Communications (ISOcap) Error.</b><br>1 = Indicates a communication problem between the Si3024 and Si3012. When it goes high, it remains high until a logic 0 is written to it.                                                 |
| 6     | FDT      | <ul> <li>Frame Detect.</li> <li>0 = Indicates ISOcap communication has not established frame lock.</li> <li>1 = Indicates ISOcap frame lock has been established.</li> </ul>                                                       |
| 5:2   | LCS[3:0] | Loop Current Sense.<br>Four-bit value returning the loop current in 6 mA increments.<br>0 = Loop current < 0.4 mA typical.<br>1111 = Loop current > 155 mA typical. See "Loop Current Monitor," on page 20.                        |
| 1     | RDTP     | Ring Detect Signal Positive.<br>1 = Positive ring signal is occurring.                                                                                                                                                             |
| 0     | RDTN     | Ring Detect Signal Negative.1 = Negative ring signal is occurring.                                                                                                                                                                 |

**Note:** Line side must be activated via PR bits before valid read/write.



## Register 62h Line Side Configuration 2

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8   | D7  | D6   | D5   | D4   | D3   | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|------|-----|------|------|------|------|----|----|----|
|     |     |     |     |     |     |    | DIAL | FJM | VOL1 | VOL0 | LIM1 | LIM0 |    |    |    |

Reset setting = 0x0000

Note: Light gray boxed bit descriptions are for international line-side support (Si3014) only.

| Bit  | Name     | Function                                                                                                                                                                                                                                                                            |
|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | Reserved | Read returns zero.                                                                                                                                                                                                                                                                  |
| 8    | DIAL     | <ul> <li>DTMF Dialing Mode.</li> <li>This bit should be set during DTMF dialing in CTR21 mode if LCS[3:0] &lt; 6.</li> <li>0 = Normal operation.</li> <li>1 = Increase headroom for DTMF dialing.</li> </ul>                                                                        |
| 7    | FJM      | <ul> <li>Force Japan DC Termination Mode.</li> <li>0 = Normal Gain.</li> <li>1 = When Register 16, DCT[1:0], is set to 10b (FCC Mode), setting this bit will force Japan DC termination mode while allowing for a transmit level of -1dBm.</li> </ul>                               |
| 6:5  | VOL[1:0] | Line Voltage Adjust.<br>When set, this bit will adjust the TIP-RING line voltage. Lowering this voltage will<br>improve margin in low voltage countries. Raising this voltage may improve distortion<br>performance.<br>00 = Normal<br>01 = -0.125 V<br>10 = 0.25 V<br>11 = 0.125 V |
| 4:3  | LIM[1:0] | Current Limit.<br>00 = All other modes.<br>11 = CTR21 mode.                                                                                                                                                                                                                         |
| 2:0  | Reserved | Read returns zero.                                                                                                                                                                                                                                                                  |



#### Register 64h Line Side Configuration 3

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7   | D6 | D5 | D4 | D3 | D2  | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|------|----|----|----|----|-----|----|----|
|     |     |     |     |     |     |    |    | CTRO |    |    |    |    | BTM |    |    |

Reset setting = 0x0000

Note: Light gray boxed bit descriptions are for international line-side support (Si3014) only.

| Bit  | Name     | Function                                                                                                                               |
|------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | Reserved | Read returns zero.                                                                                                                     |
| 7    | CTRO     | CTR Overload Detected.<br>0 = Overload detected. Loop current is excessive.<br>1 = Normal.                                             |
| 6:3  | Reserved | Read returns zero.                                                                                                                     |
| 2    | BTM      | Overload Detected.<br>This bit has the same function as ROV in Register 5E, but will clear itself after the overload has been removed. |
| 1:0  | Reserved | Test bits.                                                                                                                             |

#### Register 7Ch and 7Eh Vendor ID Registers

|     | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7   | D6   | D5   | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|-----|----|----|------|------|------|----|----|----|----|----|
| 7Ch | F7  | F6  | F5  | F4  | F3  | F2  | F1 | F0 | S7   | S6   | S5   | S4 | S3 | S2 | S1 | S0 |
| 7Eh | T7  | Т6  | T5  | T4  | Т3  | T2  | T1 | Т0 | PID2 | PID1 | PID0 |    |    |    |    |    |

Reset settings F[7:0] = 53h

S[7:0] = 49h

T[7:0] = 4Ch

PID[2:0] = 001b

Remaining Bits = Reserved

These registers are for specific vendor identification. The ID method is Microsoft's Plug and Play Vendor ID code with F7..0 being the first character of that ID, S7..0 being the second character, and T7..0 the third character. These three characters are ASCII encoded. Silicon Laboratories Vendor ID is "SIL" or "53h 49h 4Ch". The PID[2:0] field contains the Silicon Laboratories Part ID ("001b").



# APPENDIX-UL1950 3RD EDITION

Designs using the Si3036 pass all overcurrent and overvoltage tests for UL1950 3rd Edition compliance with a couple of considerations.

Figure 30 shows the designs that can pass the UL1950 overvoltage tests, as well as electromagnetic emissions. The top schematic of Figure 30 shows the configuration in which the ferrite beads (FB1, FB2) are on the unprotected side of the sidactor (RV1). For this configuration, the current rating of the ferrite beads needs to be 6 A. However, the higher current ferrite beads are less effective in reducing electromagnetic emissions.

The bottom schematic of Figure 30 shows the configuration in which the ferrite beads (FB1, FB2) are on the protected side of the sidactor (RV1). For this design, the ferrite beads can be rated at 200 mA.

In a cost optimized design, it is important to remember that compliance to UL1950 does not always require overvoltage tests. It is best to plan ahead and know which overvoltage tests will apply to your system. System-level elements in the construction, such as fire enclosure and spacing requirements, need to be considered during the design stages. Consult with your professional testing agency during the design of the product to determine which tests apply to your system.



Figure 30. Circuits that Pass all UL1950 Overvoltage Tests



# Pin Descriptions: Si3024

|                | Si3024 (SOIC | )              | S         | Si3024 (TSSOP) |                  |  |  |  |
|----------------|--------------|----------------|-----------|----------------|------------------|--|--|--|
| MCLK/XIN       | 1• 16        | GPIO_A         | SDATA_IN  | 1• 16          | □ v <sub>D</sub> |  |  |  |
| XOUT           | 2 15         | GPIO_B         | SDATA_OUT | 2 15           | BIT_CLK          |  |  |  |
| BIT_CLK        | 3 14         | ID1            | SYNC      | 3 14           | XOUT             |  |  |  |
| V <sub>D</sub> | 4 13         | V <sub>A</sub> | RESET     | 4 13           | MCLK/XIN         |  |  |  |
| SDATA_IN       | 5 12         | GND            | AOUT      | 5 12           | GPIO_A           |  |  |  |
| SDATA_OUT      | 6 11         | C1A            | ID0       | 6 11           | GPIO_B           |  |  |  |
| SYNC           | 7 10         | ID0            | C1A       | 7 10           | ID1              |  |  |  |
| RESET          | 8 9          | AOUT           | GND       | 8 9            | V <sub>A</sub>   |  |  |  |

## Table 24. 3024 Pin Descriptions

| SOIC<br>Pin # | TSSOP<br>Pin # | Pin Name  | Description                                                                                                                                                          |
|---------------|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | 13             | MCLK/XIN  | Master clock Input/Crystal In.                                                                                                                                       |
| 2             | 14             | XOUT      | Crystal Output.                                                                                                                                                      |
| 3             | 15             | BIT_CLK   | Serial Port Bit Clock Output/Input.                                                                                                                                  |
|               |                |           | Controls the serial data on SDATA_IN and latches the data on SDATA_OUT.<br>Output when configured as primary device. Input when configured as second-<br>ary device. |
| 4             | 16             | VD        | Digital Power Supply.                                                                                                                                                |
|               |                |           | Provides the digital supply voltage to the Si3024. Nominally either 5 V or 3.3 V. $\!\!\!$                                                                           |
| 5             | 1              | SDATA_IN  | AC-Link Serial Data In.                                                                                                                                              |
|               |                |           | Serial communication and status data that is provided by the Si3024 to the digital AC'97 controller.                                                                 |
| 6             | 2              | SDATA_OUT | AC-Link Serial Data Out.                                                                                                                                             |
|               |                |           | Serial communication and control data that is generated by the digital AC'97 controller and presented as an input to the Si3024.                                     |
| 7             | 3              | SYNC      | Frame Sync Input.                                                                                                                                                    |
|               |                |           | Data framing signal that is used to indicate the start and stop of a communi-<br>cation data frame.                                                                  |
| 8             | 4              | RESET     | Reset Input.                                                                                                                                                         |
|               |                |           | An active low input that is used to reset all control registers to a defined, ini-<br>tialized state. Also used to bring the Si3036 out of sleep mode.               |
| 9             | 5              | AOUT      | Analog Speaker Output.                                                                                                                                               |
|               |                |           | Provides an analog output signal for driving a call progress speaker.                                                                                                |
| 10            | 6              | ID0       | Device ID Bit 0.                                                                                                                                                     |
|               |                |           | Bit 0 of the device configuration. Internal pull-up to $V_{\text{DD}}$ .                                                                                             |
| 11            | 7              | C1A       | Isolation Capacitor 1A.                                                                                                                                              |
|               |                |           | Connects to one side of the isolation capacitor C1.                                                                                                                  |
| 12            | 8              | GND       | Ground.                                                                                                                                                              |
|               |                |           | Connects to the system digital ground. Also connects to capacitor C2.                                                                                                |



| SOIC<br>Pin # | TSSOP<br>Pin # | Pin Name       | Description                                                              |
|---------------|----------------|----------------|--------------------------------------------------------------------------|
| 13            | 9              | V <sub>A</sub> | Analog Supply Voltage.                                                   |
|               |                |                | Provides the analog supply voltage for the Si3024. Nominally 5 V.        |
| 14            | 10             | ID1            | Device ID Bit 1.                                                         |
|               |                |                | Bit 1 of the device configuration. Internal pull-up to $V_{\text{DD}}$ . |
| 15            | 11             | GPIO_B         | General Purpose I/O B.                                                   |
|               |                |                | Programmable via registers 4Ch–54h. Default input.                       |
| 16            | 12             | GPIO_A         | General Purpose I/O A.                                                   |
|               |                |                | Programmable via registers 4Ch–54h. Default input.                       |

## Table 24. 3024 Pin Descriptions (Continued)



# Pin Descriptions: Si3012

## Si3012 (SOIC or TSSOP)

| TSTA | 1• | 16 | тх    |
|------|----|----|-------|
| TSTB | 2  | 15 | NC    |
| IGND | 3  | 14 | RX    |
| C1B  | 4  | 13 | REXT  |
| RNG1 | 5  | 12 | DCT   |
| RNG2 | 6  | 11 | HYBD  |
| QB   | 7  | 10 | VREG2 |
| QE   | 8  | 9  | VREG  |
|      |    |    |       |

## Table 25. 3012 Pin Descriptions

| Pin # | Pin Name | Description                                                                                                                                                     |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | TSTA     | Test Input A.                                                                                                                                                   |
|       |          | Allows access to test modes, which are reserved for factory use. This pin has an inter-<br>nal pull-up and should be left as a no connect for normal operation. |
| 2     | TSTB     | Test Input B.                                                                                                                                                   |
|       |          | Allows access to test modes, which are reserved for factory use. This pin has an inter-<br>nal pull-up and should be left as a no connect for normal operation. |
| 3     | IGND     | Isolated Ground.                                                                                                                                                |
|       |          | Connects to ground on the line-side interface.                                                                                                                  |
| 4     | C1B      | Isolation Capacitor 1B.                                                                                                                                         |
|       |          | Connects to one side of isolation capacitor C1.                                                                                                                 |
| 5     | RNG1     | Ring 1.                                                                                                                                                         |
|       |          | Connects through a capacitor to the TIP lead of the telephone line. Provides the ring and caller ID signals to the Si3036.                                      |
| 6     | RNG2     | Ring 2.                                                                                                                                                         |
|       |          | Connects through a capacitor to the RING lead of the telephone line. Provides the ring and caller ID signals to the Si3036.                                     |
| 7     | QB       | Transistor Base.                                                                                                                                                |
|       |          | Connects to the base of transistor Q3.                                                                                                                          |
| 8     | QE       | Transistor Emitter.                                                                                                                                             |
|       |          | Connects to the emitter of transistor Q3.                                                                                                                       |
| 9     | VREG     | Voltage Regulator.                                                                                                                                              |
|       |          | Connects to an external capacitor to provide bypassing for an internal voltage regulator.                                                                       |
| 10    | VREG2    | Voltage Regulator 2.                                                                                                                                            |
|       |          | Connects to an external capacitor to provide bypassing for an internal voltage regulator.                                                                       |
| 11    | HYBD     | Hybrid Node Output.                                                                                                                                             |
|       |          | Balancing capacitor connection used for JATE out-of-band noise support.                                                                                         |
| 12    | DCT      | DC Termination.                                                                                                                                                 |
|       |          | Provides DC termination to the telephone network.                                                                                                               |



| Pin # | Pin Name | Description                                                                         |
|-------|----------|-------------------------------------------------------------------------------------|
| 13    | REXT     | External Resistor.                                                                  |
|       |          | Connects to an external resistor.                                                   |
| 14    | RX       | Receive Input.                                                                      |
|       |          | Serves as the receive side input from the telephone network.                        |
| 15    | NC       | No Connect.                                                                         |
| 16    | ТХ       | Transmit Output.                                                                    |
|       |          | Provides the output, through an AC termination impedance, to the telephone network. |

## Table 25. 3012 Pin Descriptions (Continued)



# **Ordering Guide**

| Chipset | Region             | Interface      | Digital<br>(SOIC) | Line<br>(SOIC) | Digital<br>(TSSOP) | Line<br>(TSSOP) | Temperature   |
|---------|--------------------|----------------|-------------------|----------------|--------------------|-----------------|---------------|
| Si3034  | Global             | DSP Serial I/F | Si3021-KS         | Si3014-KS      | Si3021-KT          | Si3014-KT       | 0°C to 70°C   |
| Si3035  | FCC/Japan          | DSP Serial I/F | Si3021-KS         | Si3012-KS      | Si3021-KT          | Si3012-KT       | 0°C to 70°C   |
| Si3036  | FCC/Japan          | AC Link        | Si3024-KS         | Si3012-KS      | Si3024-KT          | Si3012-KT       | 0°C to 70°C   |
| Si3038  | Global             | AC Link        | Si3024-KS         | Si3014-KS      | Si3024-KT          | Si3014-KT       | 0°C to 70°C   |
| Si3044  | Enhanced<br>Global | DSP Serial I/F | Si3021-KS         | Si3015-KS      |                    |                 | 0°C to 70°C   |
| Si3044  | Enhanced<br>Global | DSP Serial I/F | Si3021-BS         | Si3015-BS      |                    |                 | –40°C to 85°C |
| Si3046  | FCC/JATE           | AC Link        | Si3025-KS         | Si3012-KS      |                    |                 | 0°C to 70°C   |
| Si3048  | Global             | AC Link        | Si3025-KS         | Si3014-KS      |                    |                 | 0°C to 70°C   |

## Table 26. Ordering Guide



## **SOIC** Outline

Figure 31 illustrates the package details for the Si3024 and Si3012. Table 27 lists the values for the dimensions shown in the illustration.





Figure 31. 16-pin Small Outline Plastic Package (SOIC)

| Controlling | Dimension: | mm |
|-------------|------------|----|
|-------------|------------|----|

| Symbol | Inches    |       | Millimeters |       |  |
|--------|-----------|-------|-------------|-------|--|
|        | Min       | Max   | Min         | Max   |  |
| A      | 0.053     | 0.069 | 1.35        | 1.75  |  |
| A1     | 0.004     | 0.010 | 0.10        | 0.25  |  |
| A2     | 0.051     | 0.059 | 1.30        | 1.50  |  |
| b      | 0.013     | 0.020 | 0.330       | 0.51  |  |
| С      | 0.007     | 0.010 | 0.19        | 0.25  |  |
| D      | 0.386     | 0.394 | 9.80        | 10.01 |  |
| E      | 0.150     | 0.157 | 3.80        | 4.00  |  |
| е      | 0.050 BSC | _     | 1.27 BSC    | _     |  |
| Н      | 0.228     | 0.244 | 5.80        | 6.20  |  |
| L      | 0.016     | 0.050 | 0.40        | 1.27  |  |
| L1     | 0.042 BSC | _     | 1.07 BSC    | _     |  |
| γ      | —         | 0.004 | —           | 0.10  |  |
| θ      | 0°        | 8°    | 0°          | 8°    |  |



## **TSSOP** Outline

Figure 32 illustrates the package details for the Si3024 and Si3012. Table 28 lists the values for the dimensions shown in the illustration.



Figure 32. 16-pin Thin Small Shrink Outline Package (TSSOP)

| Symbol | Millimeters |      |      |  |  |
|--------|-------------|------|------|--|--|
|        | Min         | Nom  | Max  |  |  |
| A      |             | 1.10 | 1.20 |  |  |
| A1     | 0.05        | _    | 0.15 |  |  |
| A2     | 0.80        | 1.00 | 1.05 |  |  |
| b      | 0.19        |      | 0.30 |  |  |
| С      | 0.09        | _    | 0.20 |  |  |
| D      | 4.85        | 5.00 | 5.15 |  |  |
| е      | 0.65 BSC    |      |      |  |  |
| E      | 6.40 BSC    |      |      |  |  |
| E1     | 4.30        | 4.40 | 4.50 |  |  |
| L      | 0.45        | 0.60 | 0.75 |  |  |
| L1     | 1.00 REF    |      |      |  |  |
| R      | 0.09        |      |      |  |  |
| R1     | 0.09        |      | —    |  |  |
| S      | 0.20        | —    | —    |  |  |
| θ1     | 0           | —    | 8    |  |  |
| θ2     | 12 REF      |      |      |  |  |
| θ3     | 12 REF      |      |      |  |  |

### Table 28. Package Diagram Dimensions



# Data Sheet Changes from Version 1.0 to Version 1.1

- Typical Application Circuit updated.
- C24, C25 value changed from 470 pF to 1000 pF and C31, C32 were added in Table 16.

# Data Sheet Changes from Version 1.1 to Version 1.2

- TSSOP information added.
- Revision G values added to Register 5Ah.
- Figure 19, "Typical Application Circuit for the Si3036," on page 15 updated.
- Table 16, "FCC Component Values—Si3036 Chipset," on page 16 updated.



## **Contact Information**

Silicon Laboratories Inc. 4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email: productinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories, Silicon Labs, and ISOcap are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

