

# **STK1744**

# nvTime<sup>™</sup> 32K x 8 *AutoStore*<sup>™</sup> nvSRAM with Real-Time Clock

**ADVANCE** 

#### **FEATURES**

- Data Integrity of Simtek nvSRAM Combined with Full-Featured Real-Time Clock
- Stand-Alone Nonvolatile Memory and Time-Keeping Solution—No Other Parts Required
- No Batteries to Fail
- Fast 25ns, 35ns and 45ns Access Times
- Software- and AutoStore<sup>™</sup>-Controlled Nonvolatile Cycles
- Year 2000 Compliant with Leap Year Compensation
- 24-Hour BCD Format
- 100-Year Data Retention over Full Industrial Temperature Range
- Full 30-Day RTC Operation on Each Power Loss
- Single 5V ± 10% Power Supply

#### DESCRIPTION

The Simtek STK1744 DIP module houses 256Kb of nonvolatile static RAM, a real-time clock (RTC) with crystal and a high-value capacitor to support systems that require high reliability and ease of manufacturing. READ and WRITE access to all RTC functions and the memory is the same as a conventional x 8 SRAM. The highest eight addresses of the RAM support clock registers for centuries, years, months, dates, days, hours, minutes and seconds.

Independent data resides in the integral EEPROM at all times. Automatic *RECALL* on power up transfers the EEPROM data to the SRAM, while an automatic *STORE* on power down transfers SRAM data to the EEPROM. A software *RECALL* and *STORE* are also possible on user command. *nvTime*<sup>™</sup> allows unlimited accesses to SRAM, unlimited *RECALL*s and 10<sup>6</sup> *STORE*s.

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATIONS

| A <sub>14</sub>                                                                     | 1<br>2<br>3<br>4<br>5<br>6<br>6<br>7<br>8<br>9 | 28<br>27<br>26<br>25<br>24<br>23<br>22<br>21<br>20 | V <sub>C</sub> C  W A <sub>13</sub> A <sub>8</sub> A <sub>9</sub> A <sub>11</sub> G A <sub>10</sub> |                           |
|-------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------|
| $A_0 \square$                                                                       | 10<br>11                                       | 19<br>18                                           | $\square$ $DQ_7$<br>$\square$ $DQ_6$                                                                | 600 mil                   |
| DQ <sub>1</sub> $\square$<br>DQ <sub>2</sub> $\square$<br>V <sub>SS</sub> $\square$ | 12<br>13<br>14                                 | 17<br>16<br>15                                     | □ DQ <sub>5</sub> □ DQ <sub>4</sub> □ DQ <sub>3</sub>                                               | Dual<br>In-Line<br>Module |

#### **PIN NAMES**

| A <sub>0</sub> - A <sub>14</sub>  | Address Inputs |
|-----------------------------------|----------------|
| W                                 | Write Enable   |
| DQ <sub>0</sub> - DQ <sub>7</sub> | Data In/Out    |
| Ē                                 | Chip Enable    |
| G                                 | Output Enable  |
| V <sub>CC</sub>                   | Power (+ 5V)   |
| V <sub>SS</sub>                   | Ground         |

#### ABSOLUTE MAXIMUM RATINGS<sup>a</sup>

| Voltage on Input Relative to V <sub>SS</sub> | 0.6V to $(V_{CC} + 0.5V)$ |
|----------------------------------------------|---------------------------|
| Voltage on DQ <sub>0-7</sub>                 | 0.5V to $(V_{CC} + 0.5V)$ |
| Temperature under Bias                       | –55°C to 125°C            |
| Storage Temperature                          | –65°C to 150°C            |
| Power Dissipation                            |                           |
| DC Output Current (1 output at a time, 1s    | duration) 15mA            |

Note a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This a stress rating only, and functional operation of the device at conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### DC CHARACTERISTICS

$$(V_{CC} = 5.0V \pm 10\%)$$

| SYMBOL                        | DADAMETED                                                              | СОММ              | ERCIAL               | INDU              | STRIAL               | UNITS          | NOTES                                                                                                                                                                                           |
|-------------------------------|------------------------------------------------------------------------|-------------------|----------------------|-------------------|----------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STIMBUL                       | PARAMETER                                                              | MIN               | MAX                  | MIN               | MAX                  | UNIIS          | NOTES                                                                                                                                                                                           |
| I <sub>CC1</sub> <sup>b</sup> | Average V <sub>CC</sub> Current                                        |                   | 95<br>75<br>65       |                   | 100<br>80<br>70      | mA<br>mA<br>mA | $t_{AVAV} = 25$ ns<br>$t_{AVAV} = 35$ ns<br>$t_{AVAV} = 45$ ns                                                                                                                                  |
| I <sub>CC2</sub> c            | Average V <sub>CC</sub> Current during STORE                           |                   | 6                    |                   | 7                    | mA             | All Inputs Don't Care, V <sub>CC</sub> = max                                                                                                                                                    |
| I <sub>CC3</sub> b            | Average V <sub>CC</sub> Current at t <sub>AVAV</sub> = 200ns           |                   | 15                   |                   | 15                   | mA             | $\overline{W} \ge (V_{CC} - 0.2V)$<br>All Others Cycling, CMOS Levels                                                                                                                           |
| I <sub>CC4</sub> <sup>c</sup> | Average V <sub>CC</sub> Current during<br>AutoStore™ Cycle             |                   | 4                    |                   | 4                    | mA             | All Inputs Don't Care                                                                                                                                                                           |
| I <sub>SB1</sub> <sup>d</sup> | Average V <sub>CC</sub> Current<br>(Standby, Cycling TTL Input Levels) |                   | 30<br>26<br>23       |                   | 31<br>27<br>24       | mA<br>mA<br>mA | $t_{AVAV} = 25 \text{ns}, \overline{\overline{E}} \ge V_{IH}$<br>$t_{AVAV} = 35 \text{ns}, \overline{\overline{E}} \ge V_{IH}$<br>$t_{AVAV} = 45 \text{ns}, \overline{\overline{E}} \ge V_{IH}$ |
| I <sub>SB2</sub> <sup>d</sup> | V <sub>CC</sub> Standby Current<br>(Standby, Stable CMOS Input Levels) |                   | 3                    |                   | 3                    | mA             | $\overline{E} \geq (V_{CC} - 0.2V)$<br>All Others $V_{IN} \leq 0.2V$ or $\geq (V_{CC} - 0.2V)$                                                                                                  |
| lılk                          | Input Leakage Current                                                  |                   | ±1                   |                   | ±1                   | μА             | $V_{CC} = max$ $V_{IN} = V_{SS} \text{ to } V_{CC}$                                                                                                                                             |
| lolk                          | Off-State Output Leakage Current                                       |                   | <u>±</u> 5           |                   | ±5                   | μА             | $V_{CC} = max$ $V_{IN} = V_{SS} \text{ to } V_{CC}, \overline{E} \text{ or } \overline{G} \ge V_{IH}$                                                                                           |
| V <sub>IH</sub>               | Input Logic "1" Voltage                                                | 2.2               | V <sub>CC</sub> + .5 | 2.2               | V <sub>CC</sub> + .5 | V              | All Inputs                                                                                                                                                                                      |
| V <sub>IL</sub>               | Input Logic "0" Voltage                                                | V <sub>SS</sub> 5 | 0.8                  | V <sub>SS</sub> 5 | 0.8                  | V              | All Inputs                                                                                                                                                                                      |
| V <sub>OH</sub>               | Output Logic "1" Voltage                                               | 2.4               |                      | 2.4               |                      | V              | I <sub>OUT</sub> =-4mA                                                                                                                                                                          |
| V <sub>OL</sub>               | Output Logic "0" Voltage                                               |                   | 0.4                  |                   | 0.4                  | V              | I <sub>OUT</sub> = 8mA                                                                                                                                                                          |
| T <sub>A</sub>                | Operating Temperature                                                  | 0                 | 70                   | -40               | 85                   | °C             |                                                                                                                                                                                                 |

Note b:  $I_{CC_1}$  and  $I_{CC_3}$  are dependent on output loading and cycle rate. The specified values are obtained at minimum cycle with outputs unloaded. Note c:  $I_{CC_2}$  and  $I_{CC_4}$  are the average currents required for the duration of the respective *STORE* cycles (t<sub>STORE</sub>).

Note d:  $\vec{E} \ge V_{IH}$  will not produce standby current levels until any nonvolatile cycle in progress has timed out.

#### **AC TEST CONDITIONS**

| Input Pulse Levels                       | 0V to 3V       |
|------------------------------------------|----------------|
| Input Rise and Fall Times                | ≤5ns           |
| Input and Output Timing Reference Levels | 1.5V           |
| Output Load                              | . See Figure 1 |

# **CAPACITANCE**<sup>e</sup> $(T_A = 25^{\circ}C, f = 1.0MHz)$

| SYMBOL           | SYMBOL PARAMETER   |    | UNITS | CONDITIONS           |
|------------------|--------------------|----|-------|----------------------|
| C <sub>IN</sub>  | Input Capacitance  | 10 | pF    | $\Delta V = 0$ to 3V |
| C <sub>OUT</sub> | Output Capacitance | 12 | pF    | $\Delta V = 0$ to 3V |

Note e: These parameters are guaranteed but not tested.



Figure 1: AC Output Loading

# READ CYCLES #1 & #2

 $(V_{CC} = 5.0V \pm 10\%)$ 

|     | SYME                     | BOLS             | DADAMETED                         | STK1 | 744-25 | STK1744-35 |     | STK1744-45 |     | UNITS |
|-----|--------------------------|------------------|-----------------------------------|------|--------|------------|-----|------------|-----|-------|
| NO. | #1, #2                   | Alt.             | PARAMETER                         | MIN  | MAX    | MIN        | MAX | MIN        | MAX | UNITS |
| 1   | t <sub>ELQV</sub>        | t <sub>ACS</sub> | Chip Enable Access Time           |      | 25     |            | 35  |            | 45  | ns    |
| 2   | $t_{AVAV}^f$             | t <sub>RC</sub>  | Read Cycle Time                   | 25   |        | 35         |     | 45         |     | ns    |
| 3   | t <sub>AVQV</sub> g      | t <sub>AA</sub>  | Address Access Time               |      | 25     |            | 35  |            | 45  | ns    |
| 4   | $t_{GLQV}$               | t <sub>OE</sub>  | Output Enable to Data Valid       |      | 10     |            | 15  |            | 20  | ns    |
| 5   | $t_{AXQX}^g$             | t <sub>OH</sub>  | Output Hold after Address Change  | 5    |        | 5          |     | 5          |     | ns    |
| 6   | t <sub>ELQX</sub>        | t <sub>LZ</sub>  | Chip Enable to Output Active      | 5    |        | 5          |     | 5          |     | ns    |
| 7   | $t_{EHQZ^h}$             | t <sub>HZ</sub>  | Chip Disable to Output Inactive   |      | 10     |            | 13  |            | 15  | ns    |
| 8   | $t_{GLQX}$               | t <sub>OLZ</sub> | Output Enable to Output Active    | 0    |        | 0          |     | 0          |     | ns    |
| 9   | $t_{GHQZ}^h$             | t <sub>OHZ</sub> | Output Disable to Output Inactive |      | 10     |            | 13  |            | 15  | ns    |
| 10  | t <sub>ELICCH</sub> e    | t <sub>PA</sub>  | Chip Enable to Power Active       | 0    |        | 0          |     | 0          |     | ns    |
| 11  | t <sub>EHICCL</sub> d, e | t <sub>PS</sub>  | Chip Disable to Power Standby     |      | 25     |            | 35  |            | 45  | ns    |

Note f:  $\overline{W}$  must be high during SRAM READ cycles and low during SRAM WRITE cycles. Note g: I/O state assumes  $\overline{E}$ ,  $\overline{G} \le V_{IL}$  and  $\overline{W} \ge V_{IH}$ ; device is continuously selected. Note h: Measured  $\pm$  200mV from steady state output voltage.

# READ CYCLE #1: Address Controlled<sup>f, g</sup>



# READ CYCLE #2: E Controlled



# WRITE CYCLES #1 & #2

 $(V_{CC} = 5.0V \pm 10\%)$ 

| NO. | S                      | YMBOLS            |                 | DADAMETED                        | STK17 | 44-25 | STK1744-35 |     | STK1744-45 |     | UNITS |
|-----|------------------------|-------------------|-----------------|----------------------------------|-------|-------|------------|-----|------------|-----|-------|
| NO. | #1                     | #2                | Alt.            | PARAMETER                        |       | MAX   | MIN        | MAX | MIN        | MAX | UNITS |
| 12  | t <sub>AVAV</sub>      | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time                 | 25    |       | 35         |     | 45         |     | ns    |
| 13  | t <sub>WLWH</sub>      | t <sub>WLEH</sub> | t <sub>WP</sub> | Write Pulse Width                | 20    |       | 25         |     | 30         |     | ns    |
| 14  | t <sub>ELWH</sub>      | t <sub>ELEH</sub> | t <sub>CW</sub> | Chip Enable to End of Write      | 20    |       | 25         |     | 30         |     | ns    |
| 15  | t <sub>DVWH</sub>      | t <sub>DVEH</sub> | t <sub>DW</sub> | Data Set-up to End of Write      | 10    |       | 12         |     | 15         |     | ns    |
| 16  | t <sub>WHDX</sub>      | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold after End of Write     | 0     |       | 0          |     | 0          |     | ns    |
| 17  | t <sub>AVWH</sub>      | t <sub>AVEH</sub> | t <sub>AW</sub> | Address Set-up to End of Write   | 20    |       | 25         |     | 30         |     | ns    |
| 18  | t <sub>AVWL</sub>      | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Set-up to Start of Write | 0     |       | 0          |     | 0          |     | ns    |
| 19  | t <sub>WHAX</sub>      | t <sub>EHAX</sub> | t <sub>WR</sub> | Address Hold after End of Write  | 0     |       | 0          |     | 0          |     | ns    |
| 20  | t <sub>WLQZ</sub> h, i |                   | t <sub>WZ</sub> | Write Enable to Output Disable   |       | 10    |            | 13  |            | 15  | ns    |
| 21  | t <sub>WHQX</sub>      |                   | t <sub>OW</sub> | Output Active after End of Write | 5     |       | 5          |     | 5          |     | ns    |

Note i: If  $\overline{W}$  is low when  $\overline{E}$  goes low, the outputs remain in the high-impedance state. Note j:  $\overline{E}$  or  $\overline{W}$  must be  $\geq V_{IH}$  during address transitions.

# WRITE CYCLE #1: W Controlled



# WRITE CYCLE #2: E Controlled



# AutoStore™ / POWER-UP RECALL

 $(V_{CC} = 5.0V \pm 10\%)$ 

| NO  | NO. SYMBOLS          | PARAMETER                           | STK | 1744 | UNITS | NOTES |
|-----|----------------------|-------------------------------------|-----|------|-------|-------|
| NO. | Standard             | PARAINETER                          | MIN | MAX  | UNITS | NOTES |
| 22  | <sup>t</sup> RESTORE | Power-Up RECALL Duration            |     | 550  | μS    | k     |
| 23  | <sup>t</sup> STORE   | STORE Cycle Duration                |     | 10   | ms    | g     |
| 24  | <sup>t</sup> DELAY   | Time Allowed to Complete SRAM Cycle | 1   |      | μs    | g     |
| 25  | V <sub>SWITCH</sub>  | Low Voltage Trigger Level           | 4.0 | 4.5  | V     |       |
| 26  | V <sub>RESET</sub>   | Low Voltage Reset Level             |     | 3.9  | V     |       |

Note k:  $t_{RESTORE}$  starts from the time  $V_{CC}$  rises above  $V_{SWITCH}$ .

# AutoStore™ / POWER-UP RECALL



# **SOFTWARE MODE SELECTION**

| Ē | w | A <sub>13</sub> - A <sub>0</sub> (hex)       | MODE                                                                                       | I/O                                                                                   | NOTES |
|---|---|----------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|
| L | Н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile <i>STORE</i>  | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | I, m  |
| L | н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile <i>RECALL</i> | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | I, m  |

Note I: The six consecutive addresses must be in the order listed.  $\overline{W}$  must be high during all six consecutive cycles to enable a nonvolatile cycle. Note m: While there are 15 addresses on the STK1744, only the lower 14 are used to control software modes.

# SOFTWARE CYCLES #1 & #2<sup>n, o</sup>

 $(V_{CC} = 5.0V \pm 10\%)$ 

| NO. | SYMBOLS                | PARAMETER M                        |    | 744-25 | STK17 | 744-35 | STK17 | UNITS |       |
|-----|------------------------|------------------------------------|----|--------|-------|--------|-------|-------|-------|
| NO. | #1                     |                                    |    | MAX    | MIN   | MAX    | MIN   | MAX   | UNITS |
| 27  | t <sub>AVAV</sub>      | STORE/RECALL Initiation Cycle Time | 25 |        | 35    |        | 45    |       | ns    |
| 28  | t <sub>AVEL</sub> n    | Address Set-up Time                | 0  |        | 0     |        | 0     |       | ns    |
| 29  | t <sub>ELEH</sub> n    | Clock Pulse Width                  | 20 |        | 25    |        | 30    |       | ns    |
| 30  | t <sub>ELAX</sub> g, n | Address Hold Time                  | 20 |        | 20    |        | 20    |       | ns    |
| 31  | t <sub>RECALL</sub>    | RECALL Duration                    |    | 20     |       | 20     |       | 20    | μs    |

Note n: The software sequence is clocked with  $\overline{E}$  controlled reads.

Note o: The six consecutive addresses must be in the order listed in the Software Mode Selection Table: (0E38, 31C7, 03E0, 3C1F, 303F, 0FC0) for a STORE cycle or (0E38, 31C7, 03E0, 3C1F, 303F, 0C63) for a RECALL cycle. W must be high during all six consecutive cycles.

# SOFTWARE CYCLE: E Controlled



# **DEVICE OPERATION**

The STK1744 is a 32K x 8 nonvolatile static RAM with a full-function real-time clock (RTC). The data integrity is secured in EEPROM, not subject to battery or capacitor discharge. The real-time clock registers reside in the eight uppermost RAM locations, and contain century, year, month, date, day, hour, minute and second data in 24-hour BCD format. Corrections for the day of the month and leap years are made automatically. This nonvolatile time-keeping RAM is functionally similar to any JEDEC standard 32K x 8 SRAM.

The RTC registers are double-buffered to avoid access of incorrect data that could otherwise occur during clock update cycles. The double-buffered system prevents time loss by maintaining internal clock operation while time register data is accessed. The STK1744 contains integral power-fail circuitry that deselects the device when  $V_{\text{CC}}$  drops below  $V_{\text{SWITCH}}$ .

The STK1744 is a pin-compatible replacement for the ST Microelectronics M48T35 and the Dallas Semiconductor DS1744, but without the limitations of an embedded lithium battery. The Simtek device uses a double-layer high-value capacitor to maintain RTC operation on power down for at least 30 days. The part can be soldered directly onto printed circuit boards and handled without concern for damaging or discharging internal batteries. Unlike some other RTCs, the STK1744 is Year 2000-compliant.

#### **NOISE CONSIDERATIONS**

Note that the STK1744 is a high-speed memory and so must have a high-frequency bypass capacitor of approximately  $0.1\mu F$  connected between  $V_{cc}$  and  $V_{ss}$ , using leads and traces that are as short as possible. As with all high-speed CMOS ICs, normal careful routing of power, ground and signals will help prevent noise problems.

#### **SRAM AND RTC READ**

The STK1744 performs a READ cycle whenever  $\overline{E}$  and  $\overline{G}$  are low and  $\overline{W}$  is high. The address specified on pins  $A_{0-14}$  determines which of the 32,768 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of  $\underline{t}_{AVQV}$  (READ cycle #1). If the READ is initiated by  $\overline{E}$  or  $\overline{G}$ , the outputs will be valid at  $\underline{t}_{ELQV}$  or at  $\underline{t}_{GLQV}$ , whichever is later (READ cycle #2). The data outputs will repeatedly respond to address changes within the  $\underline{t}_{AVQV}$  access time without the need for transitions on any control input pins, and will remain valid until another address change or until  $\overline{E}$  or  $\overline{G}$  is brought high or  $\overline{W}$  is brought low.

Note that the eight most significant bytes of the address space are reserved for accessing the RTC registers, as shown in the Register Map below.

While the double-buffered RTC register structure reduces the chance of reading incorrect data from the clock, the user should halt internal updates to the

#### RTC REGISTER MAP

| ADDRESS       |    | BCD DATA |            |         |           |         |      |          |                | FUNCTION/DANCE   |  |
|---------------|----|----------|------------|---------|-----------|---------|------|----------|----------------|------------------|--|
| (HEXADECIMAL) | D7 | D6       | D5         | D4      | D3        | D2      | D1   | D0       | FUNCTION/RANGE |                  |  |
| 7FF8          | W  | R        | 10 Ce      | nturies | Centuries |         |      |          | Centuries      | : 00-39, Control |  |
| 7FF9          | Х  |          | 10 Seconds |         | Seconds   |         |      | Seconds: | 00 - 59        |                  |  |
| 7FFA          | Х  |          | 10 Minutes |         |           | Minutes |      |          |                | 00 - 59          |  |
| 7FFB          | Х  | Х        | 10 H       | lours   |           | Но      | urs  |          | Hours:         | 00 - 23          |  |
| 7FFC          | 1  | FT       | Х          | Х       | Х         | Da      | ys   |          | Days:          | 01 - 07          |  |
| 7FFD          | Х  | Х        | 10 C       | ates    | Dates     |         |      | Dates:   | 01 - 31        |                  |  |
| 7FFE          | Х  | Х        | Х          | 10 Mos. |           | Mor     | nths |          | Months:        | 01 - 12          |  |
| 7FFF          |    | 10 Y     | 'ears      |         |           | Yea     | ars  |          | Years:         | 00 - 99          |  |

Key:

R = Read Bit

W = Write Bit

1 = Battery Flag high (no battery to fail)

FT = Frequency test bit

X = Don't Care

STK1744 clock registers before reading clock data to prevent reading of data in transition. Stopping the internal register updates does not affect clock accuracy.

The updating process is stopped by writing a "1" to the read bit (the seventh most significant bit in the control register), and will not restart until a "0" is written to the read bit. The RTC registers can then be read while the internal clock continues to run.

Within one second after a "0" is written to the read bit, all STK1744 registers are simultaneously updated.

# SRAM WRITE AND SETTING THE CLOCK

A WRITE cycle is performed whenever  $\overline{E}$  and  $\overline{W}$  are low. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either  $\overline{E}$  or  $\overline{W}$  goes high at the end of the cycle. The data on the common I/O pins  $DQ_{0-7}$  will be written into the memory if it is valid  $t_{DVWH}$  before the end of a  $\overline{W}$  controlled WRITE or  $t_{DVEH}$  before the end of an  $\overline{E}$  controlled WRITE.

It is recommended that  $\overline{G}$  be kept high during the entire WRITE cycle to avoid data bus contention on the common I/O lines. If  $\overline{G}$  is left low, internal circuitry will turn off the output buffers  $t_{WLQZ}$  after  $\overline{W}$  goes low.

Setting the write bit (the eighth most significant bit of the control register) to a "1" halts updates to the STK1744 registers. The correct day, date and time can then be written into the registers in 24-hour BCD format. Resetting the write bit to "0" transfers those values to the actual clock counters, after which the clock resumes normal operation.

# **CLOCK ACCURACY**

The STK1744 is guaranteed to be accurate to within ± 1 minute per month at 25°C. The part requires no additional calibration, and temperature variations will have a negligible effect in most applications.

#### DATA RETENTION MODE

During normal operation ( $V_{CC} \ge 4.5V$ ), the STK1744 can be accessed with standard SRAM READ and WRITE cycles. However, when  $V_{CC}$  falls below the power-fail voltage,  $V_{SWITCH}$  (the voltage at which

write protection occurs), access to the internal clock register and the SRAM is blocked. At this voltage, SRAM data is automatically stored to the integral EEPROM, and power for the clock oscillator switches from the  $V_{\rm CC}$  pin to the internal capacitor. The capacitor maintains clock activity and data until  $V_{\rm CC}$  returns to its nominal level.

#### SOFTWARE NONVOLATILE STORE

The STK1744 software *STORE* cycle is initiated by executing sequential READ cycles from six specific address locations. During the *STORE* cycle an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. The program operation copies the SRAM data into nonvolatile memory. Once a *STORE* cycle is initiated, further input and output are disabled until the cycle is completed.

Because a sequence of READs from specific addresses is used for *STORE* initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be aborted and no *STORE* or *RECALL* will take place.

To initiate the software *STORE* cycle, the following READ sequence must be performed:

| 1. | Read address | 0E38 (hex) | Valid READ           |
|----|--------------|------------|----------------------|
| 2. | Read address | 31C7 (hex) | Valid READ           |
| 3. | Read address | 03E0 (hex) | Valid READ           |
| 4. | Read address | 3C1F (hex) | Valid READ           |
| 5. | Read address | 303F (hex) | Valid READ           |
| 6. | Read address | 0FC0 (hex) | Initiate STORE cycle |

The software sequence must be clocked with  $\overline{E}$  controlled READs.

Once the sixth address in the sequence has been entered, the *STORE* cycle will commence and the memory accesses will be disabled. It is important that READ cycles and not WRITE cycles be used in the sequence, although it is not necessary that  $\overline{G}$  be low for the sequence to be valid. After the  $t_{\text{STORE}}$  cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation.

#### SOFTWARE NONVOLATILE RECALL

A software *RECALL* cycle is initiated with a sequence of READ operations in a manner similar to the software *STORE* initiation. To initiate the *RECALL* cycle, the following sequence of READ operations must be performed:

| 1. | Read address | 0E38 (hex) | Valid READ            |
|----|--------------|------------|-----------------------|
| 2. | Read address | 31C7 (hex) | Valid READ            |
| 3. | Read address | 03E0 (hex) | Valid READ            |
| 4. | Read address | 3C1F (hex) | Valid READ            |
| 5. | Read address | 303F (hex) | Valid READ            |
| 6. | Read address | 0C63 (hex) | Initiate RECALL cycle |

Internally, *RECALL* is a two-step procedure. First, the SRAM data is cleared, and second, the nonvolatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time the SRAM will once again be ready for READ and WRITE operations. The *RECALL* operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times. Note that the RTC registers are not affected by nonvolatile operations.

# AutoStore<sup>TM</sup> OPERATION

The STK1744 uses capacitance built into the module to perform an automatic *STORE* on power down.

In order to prevent unnecessary *STORE* operations, automatic *STORE*s will be ignored unless at least one WRITE operation has taken place since the most recent *STORE* or *RECALL* cycle. Software-initiated *STORE* cycles are performed regardless of whether a WRITE operation has taken place.

#### POWER-UP RECALL

During power up, or after any low-power condition  $(V_{CC} < V_{RESET})$ , an internal recall request will be



Figure 2:  $I_{CC}$  (max) Reads

latched. When  $V_{\text{CC}}$  once again exceeds  $V_{\text{SWITCH}}$ , a *RECALL* cycle will automatically be initiated and will take  $t_{\text{RESTORE}}$  to complete.

### HARDWARE PROTECT

The STK1744 offers hardware protection against inadvertent STORE and SRAM WRITE operation during low-voltage conditions. When  $V_{CC} < V_{SWITCH}$ , all software STORE operations and SRAM WRITEs are inhibited.

#### LOW AVERAGE ACTIVE POWER

The STK1744 draws significantly less current when it is cycled at times longer than 50ns. Figure 2 shows the relationship between  $I_{\rm CC}$  and READ cycle time. Worst-case current consumption is shown for both CMOS and TTL input levels (commercial temperature range,  $V_{\rm CC} = 5.5 \text{V}$ , 100% duty cycle on chip enable). Figure 3 shows the same relationship for WRITE cycles. If the chip enable duty cycle is less than 100%, only standby current is drawn when the chip is disabled. The overall average current drawn by the STK1744 depends on the following items: 1) CMOS vs. TTL input levels; 2) the duty cycle of chip enable; 3) the overall cycle rate for accesses; 4) the ratio of READs to WRITEs; 5) the operating temperature; 6) the  $V_{\rm CC}$  level; and 7) I/O loading.



Figure 3: I<sub>CC</sub> (max) Writes

# **ORDERING INFORMATION**

