# **Octal 3-State Inverting Bus Transceiver**

# **High-Performance Silicon-Gate CMOS**

The SL74HC640 is identical in pinout to the LS/ALS640. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LS/ALSTTL outputs.

The SL74HC640 is a 3state transceiver that is used for 2-way asynchronous communication between data buses. The device has an active-low Output Enable pin, which is used to place the I/O ports into high-impedance states. The Direction control determines whether data flows from A to B or from B to A.

- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V •
- Low Input Current: 1.0 µA •
- High Noise Immunity Characteristic of CMOS Devices



## **PIN ASSIGNMENT**

| DIRECTION  | 1● | 70          | Ycc.    |
|------------|----|-------------|---------|
| AL D       | 2  | 19 þ        | ENAILLE |
| A2 🗌       | 3  | ų×۱         | BI      |
| A3 [       | 4  | u7₿         | H2      |
| A4 🗆       | 5  | ы¢р         | BS      |
| Α.         | 4  | ъÞ          | H4      |
| AS .       | 7  | 17          | B5      |
| A7 🗌       | 8  | з₽          | 06      |
| <b>A</b> 5 | 9  | 121         | B:      |
| GA D       | •• | _ <b></b> ] | IN .    |

#### **FUNCTION TABLE**

| Contr            | ol Inputs |                                                       |  |  |
|------------------|-----------|-------------------------------------------------------|--|--|
| Output<br>Enable | Direction | Operation                                             |  |  |
| L                | L         | Data Transmitted<br>from Bus B to Bus<br>A (inverted) |  |  |
| L                | Н         | Data Transmitted<br>from Bus A to Bus<br>B (inverted) |  |  |
| Н                | Х         | Buses Isolated<br>(High Impedance<br>State)           |  |  |

X = don't care



#### LOGIC DIAGRAM



PIN 20=V<sub>CC</sub> PIN 10 = GND

## MAXIMUM RATINGS\*

| Symbol           | Parameter                                                                        | Value                        | Unit |
|------------------|----------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                            | -0.5 to +7.0                 | V    |
| V <sub>IN</sub>  | DC Input Voltage (Referenced to GND)                                             | -1.5 to V <sub>CC</sub> +1.5 | V    |
| V <sub>OUT</sub> | DC Output Voltage (Referenced to GND)                                            | -0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>IN</sub>  | DC Input Current, per Pin                                                        | ±20                          | mA   |
| I <sub>OUT</sub> | DC Output Current, per Pin                                                       | ±35                          | mA   |
| I <sub>CC</sub>  | DC Supply Current, $V_{CC}$ and GND Pins                                         | ±75                          | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, Plastic DIP+<br>SOIC Package+                    | 750<br>500                   | mW   |
| Tstg             | Storage Temperature                                                              | -65 to +150                  | °C   |
| $T_{L}$          | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package) | 260                          | °C   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

+Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C

SOIC Package: : - 7 mW/°C from 65° to 125°C

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                                                              |             | Max                | Unit |
|---------------------------------|----------------------------------------------------------------------------------------|-------------|--------------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage (Referenced to GND)                                                  |             | 6.0                | V    |
| $V_{\rm IN}, V_{\rm OUT}$       | DC Input Voltage, Output Voltage (Referenced to GND)                                   |             | V <sub>CC</sub>    | V    |
| T <sub>A</sub>                  | Operating Temperature, All Package Types                                               | -55         | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 1) $V_{CC} = 2.0 V$ $V_{CC} = 4.5 V$ $V_{CC} = 6.0 V$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{IN}$  and  $V_{OUT}$  should be constrained to the range  $GND \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus.



|                 |                                                      |                                                                                                                                                 | V <sub>CC</sub>   | Guaranteed Limit     |                    |                    |      |
|-----------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                            | Test Conditions                                                                                                                                 | V                 | 25 °C<br>to<br>-55°C | ≤85<br>°C          | ≤125<br>°C         | Unit |
| V <sub>IH</sub> | Minimum High-Level<br>Input Voltage                  | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V<br>  $I_{OUT}$   $\leq 20 \ \mu A$                                                                          | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2   | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low -Level<br>Input Voltage                  | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V<br>  $I_{OUT}$   $\leq 20 \mu\text{A}$                                                                      | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2    | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | V    |
| V <sub>OH</sub> | Minimum High-Level<br>Output Voltage                 | $ \begin{array}{l} V_{IN} = V_{IH} \text{ or } V_{IL} \\ \mid I_{OUT} \mid \leq 20 \ \mu A \end{array} $                                        | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                      | $ \begin{array}{l} V_{IN} = V_{IH} \text{ or } V_{IL} \\   I_{OUT}   &\leq 6.0 \text{ mA} \\   I_{OUT}   &\leq 7.8 \text{ mA} \end{array} $     | 4.5<br>6.0        | 3.98<br>5.48         | 3.84<br>5.34       | 3.7<br>5.2         |      |
| V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage                  | $ \begin{array}{l} V_{IN} = V_{IL} \mbox{ or } V_{IH} \\ \left   I_{OUT} \right  \ \leq 20 \ \mu A \end{array} $                                | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                      | $ \begin{array}{l} V_{IN} = V_{IL} \mbox{ or } V_{IH} \\    I_{OUT}   \ \leq 6.0 \mbox{ mA} \\    I_{OUT}   \ \leq 7.8 \mbox{ mA} \end{array} $ | 4.5<br>6.0        | 0.26<br>0.26         | 0.33<br>0.33       | 0.4<br>0.4         |      |
| $I_{\rm IN}$    | Maximum Input<br>Leakage Current                     | V <sub>IN</sub> =V <sub>CC</sub> or GND, Pin 1 or 19                                                                                            | 6.0               | ±0.1                 | ±1.0               | ±1.0               | μA   |
| I <sub>OZ</sub> | Maximum Three-State<br>Leakage Current               | Output in High-Impedance<br>State<br>$V_{IN} = V_{IL}$ or $V_{IH}$<br>$V_{OUT} = V_{CC}$ or GND                                                 | 6.0               | ±0.5                 | ±5.0               | ±10                | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current<br>(per Package) | V <sub>IN</sub> =V <sub>CC</sub> or GND<br>I <sub>OUT</sub> =0µA                                                                                | 6.0               | 4.0                  | 40                 | 160                | μΑ   |

## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)



|                                     |                                                                                       | $V_{\rm CC}$      | Guaranteed Limit  |                 |                 |      |
|-------------------------------------|---------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|-----------------|------|
| Symbol                              | Parameter                                                                             | V                 | 25 °C to<br>-55°C | ≤85°C           | ≤125°C          | Unit |
| $t_{PLH}, t_{PHL}$                  | Maximum Propagation Delay, A to B, B to A (Figures 1 and 3)                           | 2.0<br>4.5<br>6.0 | 75<br>15<br>13    | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| $t_{PLZ}, t_{PHZ}$                  | Maximum Propagation Delay, Direction or Output<br>Enable to A or B (Figures 2 and 4)  | 2.0<br>4.5<br>6.0 | 110<br>22<br>19   | 140<br>28<br>24 | 165<br>33<br>28 | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Maximum Propagation Delay , Direction or Output<br>Enable to A or B (Figures 2 and 4) | 2.0<br>4.5<br>6.0 | 110<br>22<br>19   | 140<br>28<br>24 | 165<br>33<br>28 | ns   |
| $t_{TLH}, t_{THL}$                  | Maximum Output Transition Time, Any Output<br>(Figures 1 and 3)                       | 2.0<br>4.5<br>6.0 | 60<br>12<br>10    | 75<br>15<br>13  | 90<br>18<br>15  | ns   |
| C <sub>IN</sub>                     | Maximum Input Capacitance (Pin 1 or Pin 19)                                           | -                 | 10                | 10              | 10              | pF   |
| C <sub>OUT</sub>                    | Maximum Three-State I/O Capacitance<br>(Output in High-Impedance State)               | -                 | 15                | 15              | 15              | pF   |

## AC ELECTRICAL CHARACTERISTICS( $C_L$ =50pF,Input t<sub>r</sub>=t<sub>f</sub>=6.0 ns)

|                 | Power Dissipation Capacitance (Per Transceiver Channel)                                        | Typical @25°C,V <sub>CC</sub> =5.0 V |    |
|-----------------|------------------------------------------------------------------------------------------------|--------------------------------------|----|
| C <sub>PD</sub> | Used to determine the no-load dynamic power consumption:<br>$P_D=C_{PD}V_{CC}^2f+I_{CC}V_{CC}$ | 40                                   | pF |



Figure 1. Switching Waveforms









Figure 3. Test Circuit

**Figure 4. Test Circuit** 

## **EXPANDED LOGIC DIAGRAM**



