# Low Power Audio Amplifier

The SL34119 is a low power audio amplifier integrated circuit intended (primarily) for telephone applications, such as in speakerphones. It provides differential speaker outputs to maximize output swing at low supply voltages (2.0 volts minimum). Coupling capacitors to the speaker are not required. Open loop gain is 80 dB, and the closed loop gain is set with two external resistors. A Chip Disable pin permits powering down and/or muting the input signal. The SL34119 is available in a standard 8 pin DIP or a surface mount package.

- Wide Operating Supply Voltage Range (2-16 Volts) Allows Telephone Line Powered Applications
- Low Quiescent Supply Current for Battery Powered Applications
- Chip Disable Input to Power Down the IC
- Low Power Down Quiescent Current
- Drives a Wide Range of Speaker Loads (8-100 $\Omega$ )
- Output Power Exceeds 250 mW with 32Ω Speaker
- Low Total Harmonic Distortion
- Gain Adjustable from <0 dB to >46 dB for Voice Band
- Requires Few External Components



#### PIN ASSIGNMENT

| CD .  |   | × | 1 | WO2               |
|-------|---|---|---|-------------------|
| rcz . |   | 7 | ] | GND               |
| FC:   | 3 | 6 | ] | $\mathbf{v}_{cr}$ |
| V.,   |   | 5 | 1 | WI                |

# SIMPLIFIED BLOCK DIAGRAM



\* = Optional Differential Gain = 
$$2 \times \frac{R_f}{R_i}$$

#### PIN DESCRIPTION

| Pin | Symbol       | Description                                                                                                                                                                                                                                                                           |  |  |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | CD           | Chip Disable - Digital input. A Logic "0" ( $<0.8 \text{ V}$ ) sets normal operation. A Logic "1" ( $\ge 2.0 \text{ V}$ ) sets the power down mode. Input impedance is nominally 90 K $\Omega$ .                                                                                      |  |  |
| 2   | FC2          | A capacitor at this pin increases power supply rejection, and affects turn-on time. This pin can be left open if the capacitor at FC1 is sufficient.                                                                                                                                  |  |  |
| 3   | FC1          | Analog Ground for the amplifiers. A $1.0 \mu\text{F}$ capacitor at this pin (with a $5.0 \mu\text{F}$ capacitor at Pin 2) provides 52 dB of power supply rejection. Turn-on time of the circuit is affected by the capacitor on this pin. This pin can be used as an alternate input. |  |  |
| 4   | $V_{\rm IN}$ | Amplifier input. The input capacitor and resistor set low frequency rolloff and input impedance. The feedback resistor is connected to this pin and VO1.                                                                                                                              |  |  |
| 5   | VO1          | Amplifier Output #1. The dc level is $\approx (V_{CC} - 0.7 \text{ V})/2$ .                                                                                                                                                                                                           |  |  |
| 6   | $V_{CC}$     | DC supply voltage (+2.0 to +16 Volts) is applied to this pin.                                                                                                                                                                                                                         |  |  |
| 7   | GND          | Ground pin for the entire circuit.                                                                                                                                                                                                                                                    |  |  |
| 8   | VO2          | Amplifier Output #2. This signal is equal in amplitude, but $180^{\circ}$ out of phase with that at VO1. The dc level is $\approx$ ( $V_{CC}$ - $0.7$ V)/2.                                                                                                                           |  |  |

### **DESIGN GUIDELINES**

#### **GENERAL**

The SL34119 is a low power audio amplifier capable of low voltage operation ( $V_{\rm CC}=2.0\,{\rm V}$  minimum) such as that encountered in line-powered speakerphones. The circuit provides a differential output (VO1-VO2) to the speaker to maximize the available voltage swing at low voltages. The differential gain is set by two external resistors. Pins FC1 and FC2 allow controlling the amount of power supply and noise rejection, as well as providing alternate inputs to the amplifiers. The CD pin permits powering down the IC for muting purposes and to conserve power.

#### **AMPLIFIERS**

Referring to the block diagram, the internal configuration consists of two identical operational amplifiers. Amplifier #1 has an open-loop gain of  $\geq$ 80 dB (at f  $\leq$  100 Hz), and the closed loop gain is set by external resistors R<sub>f</sub> and R<sub>i</sub>. The amplifier is unity gain stable, and has a unity gain frequency of approximately 1.5 MHz. In order to adequately cover the telephone voice band (300-340 Hz), a maximum closed loop gain of 46 dB is recommended. Amplifier #2 is internally set to a gain of -1.0 (0 dB).

The outputs of both amplifiers are capable of

sourcing and sinking a peak current of 200 mA. The outputs can typically swing to within ≈0.4 volts above ground, and to within ≈1.3 volts below V<sub>CC</sub>, at the maximum current. The output dc offset voltage (VO1-VO2) is primarily a function of the feedback resistor (R<sub>f</sub>), and secondarily due to the amplifiers' input offset voltages. The input offset voltage of the two amplifiers will generally be similar for a particular IC, and therefore nearly cancel each other at the outputs. Amplifier #1's bias current, however, flows out of V<sub>IN</sub> (Pin 4) and through R<sub>f</sub>, forcing VO1 to shift negative by an amount equal to [R<sub>f</sub> x I<sub>IB</sub>]. VO2 is shifted positive an equal amount. The output offset voltage specified in the Electrical Characteristics is measured with the feedback resistor shown in the Simplified Block Diagram, and therefore takes into account the bias current as well as internal offset voltages of the amplifiers. The bias current is constant with respect to V<sub>CC</sub>.

# FC1 and FC2

Power supply rejection is provided by the capacitors (C1 and C2 in the Simplified Block Diagram) at FC1 and FC2. C2 is somewhat dominant at low frequencies, while C1 is dominant at high frequencies. The reguired values of C1 and C2 depend on the conditions of each application. A

line powered speakerphone, for example, will require more filtering than a circuit powered by a well requlated power supply. The amount of rejection is a function of the capacitors, and the equivalent impedance looking into FC1 and FC2 (listed in the Electrical Characteristics as  $R_{\rm FC1}$  and  $R_{\rm FC2}$ ).

In addition to providing filtering, C1 and C2 also affect the turn-on time of the circuit at power-up, since the two capacitors must change up through the internal  $50 \text{ K}\Omega$  and  $125 \text{ K}\Omega$  resistors.

# **CHIP DISABLE**

The Chip Disable (Pin 1) can be used to power down the IC to conserve power, or for muting, or both. When at a Logic "0" (0 to 0.8 Volts), the IL34119 is enabled for normal operation. When Pin 1 is at a Logic "1" (2.0 to  $V_{\rm CC}$  Volts), the IC is disabled. If Pin 1 is open, that is equivalent to a Logic "0", although good design practice dictates that an input should never be left open. Input impedance at Pin 1 is a nominal 90  $K\Omega$ . The power supply current (when disabled) is shown in Figure 1.

Muting, defined as the change in differential gain from normal operation to muted operation, is in excess of 70 dB. The turn-off time of the audio output, from the application of the CD signal, is <2.0  $\mu$ s, and turn on-time is 12-15 ms. Both times are independent of C1, C2, and  $V_{\rm CC}$ .

When the SL34119 is disabled, the voltages at FC1 and FC2 do not change as they are powered from  $V_{\rm CC}$ . The outputs, VO1 and VO2, change to a high impedance condition, removing the signal from the speaker. If signals from other sources are to be applied to the outputs (while disabled), they must be within the range of  $V_{\rm CC}$  and Ground.

### POWER DISSIPATION

Figures 2-4 indicate the device dissipation (within the IC) for various combinations of  $V_{CC}$ ,  $R_L$ ,

and load power. The maximum power which can safely be dissipated within the SL34119 is found from the following equation:

 $P_{\rm D} = (140^{\circ} \text{C} - T_{\rm A})/\theta_{\rm JA}$ 

where T<sub>A</sub> is the operating temperature;

and  $\theta_{JA}$  is the package thermal resistance (100°C/W for the standard DIP package, and 180°C/W for the surface mount package).

The power dissipated within the SL34119, in a given application, is found from the following eguation:

$$\begin{split} P_{D} &= (V_{CC} \ x \ I_{CC}) + (I_{RMS} \ x \ V_{CC}) - (R_{L} \ x \ I_{RMS}^{2}). \\ where \ I_{CC} \ is obtained from Figure 1; \\ and I_{RMS} \ is the RMS current at the load; \\ and R_{L} \ is the load resistance. \end{split}$$

Figures 2-4, along with Figures 57 (distortion curves), and a peak working load current of ±200 mA, define the operating range for the IL34119. The operating range is further defined in terms of allowable load power in Figure 8 for load of  $8.0 \Omega$ ,  $16 \Omega$ , and  $32 \Omega$ . The left (ascending) portion of each of the three curves is defined by the power level at which 10% distortion occurs. The center flat portion of each curve is defined by the maximum output current capability of the SL34119. The right (descending) portion of each curve is defined by the maximum internal power dissipation of the IC at 25°C. At higher operating be reduced according to the above equations. Operating the device beyond the current and junction temperature limits will degrade long term reliability.

#### LAYOUT CONSIDERATIONS

Normally a snubber is not needed at the output of the SL34119, unlike many other audio amplifiers. However, the PC board layout, stray capacitances, and the manner in which the speaker wires are configured, may dictate otherwise. Generally the speaker wires should be twisted tightly, and be not more than a few inches in length.

# MAXIMUM RATINGS\*

| Symbol    | Parameter                                            | Value                         | Unit |  |
|-----------|------------------------------------------------------|-------------------------------|------|--|
| $V_{CC}$  | Supply Voltage                                       | 1.0 to +18                    | V    |  |
| $I_{OUT}$ | Maximum Output Current at VO1, VO2                   | ±250                          | mA   |  |
| $V_{IN}$  | MaximumInput Voltage(FC1, FC2, CD, V <sub>IN</sub> ) | $-1.0 \text{ toV}_{CC} + 1.0$ | V    |  |
| $V_{VO}$  | Applied Output Voltage to VO1, VO2 when disabled     | $-1.0 \text{ toV}_{CC} + 1.0$ | V    |  |
| Tstg      | Storage Temperature Range                            | -65 to +150                   | °C   |  |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

# RECOMMENDED OPERATING CONDITIONS

| Symbol     | Parameter                               | Min | Max      | Unit |
|------------|-----------------------------------------|-----|----------|------|
| $V_{CC}$   | Supply Voltage                          | 2.0 | 16       | V    |
| $R_{L}$    | Load Impedance                          |     | 100      | Ω    |
| ${ m I_L}$ | Peak Load Current                       | -   | 200      | mA   |
| AVD        | Differential Gain (5.0 KHz bandwidth)   | 0   | 46       | dB   |
| VCD        | Voltage @ CD (Pin 1)                    | 0   | $V_{CC}$ | V    |
| $T_{A}$    | Operating Temperature, All Pakage Types | -10 | +70      | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{IN}$  and  $V_{OUT}$  should be constrained to the range  $GND \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

# **ELECTRICAL CHARACTERISTICS** ( $T_A = -10 \text{ to } +70^{\circ}\text{C}$ , $V_{CD} = 0 \text{ V}$ )

| Symbol                  | Parameter                             | Test Conditions                                                           | Guaranteed<br>Limits |      | Unit |
|-------------------------|---------------------------------------|---------------------------------------------------------------------------|----------------------|------|------|
|                         |                                       |                                                                           | Min                  | Max  |      |
| AMPLIFII                | ERS (DC CHARACTERISTICS)              |                                                                           |                      |      |      |
| Vo                      | Output DC Level (VO1, VO2)            | $V_{CC} = 3.0 \text{ V}, R_L = 16\Omega$<br>$R_f = 75 \text{ K}\Omega$    | 0.75                 | 1.75 | V    |
| $V_{\mathrm{OH}}$       | Output High Level                     | $I_{OUT} = -75 \text{ mA}, V_{CC} = 2.0 \text{ V}$                        | 0.5                  | -    | V    |
| $V_{OL}$                | Output Low Level                      | $I_{OUT} = 75 \text{ mA},$<br>$2.0 \text{ V} \le V_{CC} \le 16 \text{ V}$ | -                    | 0.55 | V    |
| $\Delta V_{\mathrm{O}}$ | Output DC Offset Voltage<br>(VO1-VO2) | $V_{CC}=6.0 \text{ V}, R_L=32\Omega$ $R_f=75 \text{ k}\Omega$             | -200                 | 200  | mV   |
| $I_{\mathrm{IB}}$       | Input Bias Current @ VIN              | V <sub>CC</sub> =6.0 V                                                    | -                    | 1600 | nA   |
| $R_{FC1}$               | Equivalent Resistance @ FC1           | $V_{CC} = 6.0 \text{ V}$                                                  | 100                  | 220  | ΚΩ   |
| R <sub>FC2</sub>        | Equivalent Resistance @ FC2           | $V_{CC} = 6.0 \text{ V}$                                                  | 18                   | 40   | ΚΩ   |
| $V_{\mathrm{IH}}$       | Minimum High-Level Input<br>Voltage   |                                                                           | 2.0                  | -    | V    |
| $V_{\rm IL}$            | Maximum Low-Level Input<br>Voltage    |                                                                           | -                    | 0.8  | V    |
| $R_{CD}$                | Input Resistance                      | $V_{CC} = V_{CD} = 16 \text{ V}$                                          | 50*                  | 175* | ΚΩ   |

(continued)

# **ELECTRICAL CHARACTERISTICS** ( $T_A = -10 \text{ to } +70^{\circ}\text{C}, V_{CD} = 0 \text{ V}$ )

| Symbol                            | Parameter                              | Test Conditions                                                                                                                                                        | Guaranteed<br>Limits |            | Unit     |  |  |
|-----------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|----------|--|--|
|                                   |                                        |                                                                                                                                                                        | Min                  | Max        |          |  |  |
| AMPLIFII                          | AMPLIFIERS (AC CHARACTERISTICS)        |                                                                                                                                                                        |                      |            |          |  |  |
| $\mathbf{r}_{\mathrm{i}}$         | AC Input Resistance (V <sub>IN</sub> ) |                                                                                                                                                                        | 22.5                 | -          | ΜΩ       |  |  |
| A <sub>VOL1</sub>                 | Open Loop Gain (Amplifier #1)          | $f = 100 \text{ Hz}, V_{CC} = 6.0 \text{ V}, \\ V_{FC2} = 2.65 \text{ V}$                                                                                              | 60                   | -          | dB       |  |  |
| $A_{V2}$                          | Closed Loop Gain (Amplifier #2)        | $f = 1.0 \text{ KHz}, V_{CC} = 6.0 \text{ V},$ $R_L = 32 \Omega$                                                                                                       | -0.35                | +0.35      | dB       |  |  |
| GBW                               | Gain Bandwidth Product                 |                                                                                                                                                                        | 1.125                | -          | MHz      |  |  |
| P <sub>OUT3</sub>                 | Output Power                           | $\begin{split} &V_{CC} = 3.0 \text{ V}, R_L = 16 \ \Omega, \\ &THD \leq 10\%, \ V_{FC2} = 1.15 \text{ V} \\ &V_{CC} = 12.0 \text{ V}, R_L = 100 \ \Omega, \end{split}$ | 55<br>400*           | -          | mW       |  |  |
|                                   |                                        | THD $\leq 10\%$ , $V_{FC2}=12 \text{ V}$                                                                                                                               |                      |            |          |  |  |
| THD                               | Total Harmonic Distortion              | $V_{CC} = 6.0 \text{ V}, R_L = 32 \Omega,$<br>f = 1.0 KHz, $P_{OUT} = 125 \text{ mW}$                                                                                  | -                    | 5.0        | %        |  |  |
| PSRR                              | Power Supply Rejection                 | $V_{CC} = 6.0 \text{ V}, \Delta V_{CC} = 3.0 \text{ V},$<br>$C1 = \infty, C2 = 0.01 \mu\text{F}$                                                                       | 35                   | -          | dB       |  |  |
| GMT                               | Muting                                 | $V_{CC} = 6.0 \text{ V}, f = 1.0 \text{ kHz},$<br>CD = 2.0  V                                                                                                          | 50                   | -          | dB       |  |  |
| POWER SUPPLY                      |                                        |                                                                                                                                                                        |                      |            |          |  |  |
| I <sub>CC1</sub> I <sub>CC2</sub> | Maximum Power Supply<br>Current        | $V_{CC} = 3.0 \text{ V}, R_L = \infty, CD = 0.8 \text{V}$<br>$V_{CC} = 3.0 \text{ V}, R_L = \infty, CD = 2.0 \text{V}$                                                 | -                    | 5.0<br>125 | mA<br>μA |  |  |

<sup>\* @25°</sup>C



Figure 1. POWER SUPPLY CURRENT



Figure 2. DEVICE DISSIPATION 8.0 **W**LOAD





Figure 3. DEVICE DISSIPATION 16 **W**LOAD

Figure 4. DEVICE DISSIPATION 32 **W**LOAD





Figure 5. DISTORTION versus POWER f = 1.0 kHz, AVD = 34 dB

Figure 6. DISTORTION versus POWER  $f = 3.0 \ kHz, \ AVD = 34 \ dB$ 





Figure 7. DISTORTION versus POWER f = 1, 3.0 kHz, AVD = 12 dB

Figure 8. MAXIMUM ALLOWABLE LOAD POWER