# Low Power Dual Operational Amplifier

The SL358 contains two independent high gain operational amplifiers with internal frequency compensation. The two op-amps operate over a wide voltage range from a single power supply. Also use a split power supply. The device has low power supply current drain, regardless of the power supply voltage. The low power drain also makes the SL358 a good choice for battery operation.

When your project calls for a traditional op-amp function, now you can streamline your design with a simple single power supply. Use ordinary +5VDC common to practically any digital system or personal computer application, without requiring an extra 15V power supply just to have the interface electronics you need.

The SL358 is a versatile, rugged workhorse with a thousand-andone uses, from amplifying signals from a variety of transducers to dc

gain blocks, or any op-amp function. The attached pages offer some recipes that will have your project cooking in no time.

- Internally frequency compensated for unity gain
- Large DC voltage gain: 100dB
- Wide power supply range:
- $3V \sim 32V \text{ (or } \pm 1.5V \sim \pm 16V)$
- Input common-mode voltage range includes ground
- Large output voltage swing: 0V DC to V<sub>CC</sub>-1.5V DC
- Power drain suitable for battery operation
- Low input offset voltage and offset current
- Differential input voltage range equal to the power supply voltage



#### **PIN ASSIGNMENT**

| <b>o</b> ut 1 [ | 1 ● | s v <sub>cc</sub> |
|-----------------|-----|-------------------|
| IN 1(-)         | 2   | 7 <b>0</b> UT 2   |
| 1N1(F)          | 3   | 6 IN2(-)          |
| GND             | 4   | 5 🛛 IN2( +}       |



SLS System Logic Semiconductor

### MAXIMUM RATINGS\*

| Symbol           | Parameter                                      | Value       | Unit |
|------------------|------------------------------------------------|-------------|------|
| V <sub>CC</sub>  | Power Supply Voltages                          |             |      |
|                  | Single Supply<br>Split Supplies                | 32<br>±16   | V    |
| V <sub>IDR</sub> | Input Differential Voltage Range (1)           | ±32         | V    |
| V <sub>ICR</sub> | Input Common Mode Voltage Range                | -0.3 to 32  | V    |
| I <sub>SC</sub>  | Output Short Circuit Duration                  | Continuous  |      |
| T <sub>J</sub>   | Junction Temperature                           |             |      |
|                  | Plastic Packages                               | 150         | °C   |
| Tstg             | Storage Temperature                            |             | °C   |
|                  | Plastic Packages                               | -55 to +125 |      |
| I <sub>IN</sub>  | Input Current, per pin (2)                     | 50          | mA   |
| T <sub>L</sub>   | Lead Temperature, 1mm from Case for 10 Seconds | 260         | °C   |

\*Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. +Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C

SOIC Package: : - 7 mW/°C from 65° to 125°C

Notes:

1. Split Power Supplies.

2.  $V_{IN}$ <-0.3V. This input current will only exist when voltage at any of the input leads is driven negative.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                                | Min            | Max          | Unit |
|-----------------|------------------------------------------|----------------|--------------|------|
| V <sub>CC</sub> | DC Supply Voltage                        | ±2.5 or<br>5.0 | ±15 or<br>30 | V    |
| T <sub>A</sub>  | Operating Temperature, All Package Types | 0              | +70          | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{IN}$  and  $V_{OUT}$  should be constrained to the range  $GND \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.



| Symbol                   |                                                | Test Conditions                                                                                                       | Guaranteed Limit |     |                   |       |
|--------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------|-----|-------------------|-------|
|                          | Parameter                                      |                                                                                                                       | Min              | Тур | Max               | Unit  |
| V <sub>IO</sub>          | Maximum Input Offset<br>Voltage                | $V_{\rm O}{=}1.4V$ $V_{\rm CC}{=}5.0{-}30V;R_{\rm S}{=}0\Omega$ $V_{\rm ICM}{=}0V$ to $V_{\rm CC}{-}1.7V$             |                  |     | 9.0               | mV    |
| $\Delta V_{IO}/\Delta T$ | Input Offset Voltage Drift                     | $R_s=0\Omega$ , $V_{CC}=30V$                                                                                          |                  | 7.0 |                   | μV/°C |
| I <sub>IO</sub>          | Maximum Input Offset<br>Current                | V <sub>CC</sub> =5.0V                                                                                                 |                  |     | 150               | nA    |
| $\Delta I_{IO}/\Delta T$ | Input Offset Current Drift                     | $R_s=0\Omega$ , $V_{CC}=30V$                                                                                          |                  | 10  |                   | pA/°C |
| $I_{IB}$                 | Maximum Input Bias<br>Current                  | V <sub>CC</sub> =5.0V                                                                                                 |                  |     | -500              | nA    |
| V <sub>ICR</sub>         | Input Common Mode<br>Voltage Range             | V <sub>CC</sub> =30V                                                                                                  | 0                |     | 28                | V     |
| I <sub>CC</sub> Maximum  | Maximum Power Supply                           | $R_{L} = \infty, V_{CC} = 30V, V_{0} = 0V$                                                                            |                  |     | 3                 | mA    |
|                          | Current                                        | $R_{L} = \infty, V_{CC} = 5V, V_{0} = 0V$                                                                             |                  |     | 1.2               |       |
| $A_{\text{VOL}}$         | Minimum Large Signal<br>Open-Loop Voltage Gain | $V_{CC}$ =15V, $R_L$ ≥2K $\Omega$                                                                                     | 15               |     |                   | V/mV  |
| V <sub>OH</sub>          | Minimum Output High-<br>Level Voltage Swing    | $\begin{array}{l} V_{CC}\!\!=\!\!30V,\!R_L\!\!=\!\!2K\Omega\\ V_{CC}\!\!=\!\!30V,\!R_L\!\!=\!\!10K\Omega \end{array}$ | 26<br>27         |     |                   | V     |
| V <sub>OL</sub>          | Maximum Output Low-<br>Level Voltage Swing     | $V_{CC}$ =5V, $R_L$ =10K $\Omega$                                                                                     |                  |     | 20                | mV    |
| CMR                      | Common Mode Rejection                          | $V_{CC}=30V, R_{S}=10K\Omega$                                                                                         | 65*              |     |                   | dB    |
| PSR                      | Power Supply Rejection                         | V <sub>CC</sub> =30V                                                                                                  | 65               |     |                   | dB    |
| CS                       | Channel Separation                             | f=1KHz to 20KHz,V <sub>CC</sub> =30V                                                                                  | -120*            |     |                   | dB    |
| $I_{SC}$                 | Maximum Output Short<br>Circuit to GND         | V <sub>CC</sub> =5.0V                                                                                                 |                  |     | 60*               | mA    |
| I <sub>source</sub>      | Minimum Source Output<br>Current               | $V_{IN+}=1V, V_{IN-}=0V, V_{CC}=15V, V_{0}=0V$                                                                        | 10               |     |                   | mA    |
| $I_{\text{sink}}$        | Minimum Output Sink<br>Current                 | $V_{IN+}=0V, V_{IN-}=1V, V_{CC}=15V, V_{0}=15V$                                                                       | 5                |     |                   | mA    |
|                          |                                                | $V_{IN+}=0V, V_{IN-}=1V, V_{CC}=15V, V_{0}=0.2V$                                                                      | 12*              |     |                   | μA    |
| $V_{IDR}$                | Differential Input Voltage<br>Range            | All V <sub>IN</sub> ≥GND or V-Supply (if used)                                                                        |                  |     | V <sub>CC</sub> * | V     |

## **DC ELECTRICAL CHARACTERISTICS**( $T_A=0$ to +70°C)

\*=@25°C



I.M. HIWHN SULLUY CURRENT (C.A.)

¢



c

2 **4** 

#### **TYPICAL PERFORMANCE CHARACTERISTICS**



15

20

25

3C

 $\mathfrak{R}$ 

10

5.6

Vec. POWER SUPPLY VOLTAGE (V) Figure 6. Input Bias Current versus Power Supply Voltage



I<