## 13-BIT, OCTAL VOLTAGE-OUTPUT DAC WITH PARALLEL INTERFACE

## FEATURES

- Full 13-bit performance without external adjustments
- Eight DACs in one package
- Buffered voltage outputs
- Guaranteed monotonic to 13 bits
- Unipolar or bipolar output swing to $\pm 4.5 \mathrm{~V}$
- Output settling time of $7 \mu$ s to $\pm 1 / 2$ LSB
- Double-buffered digital inputs


## DESCRIPTION

The SPT5400 has eight 13-bit voltage output digital-toanalog converters on one chip. It operates from $\pm 5 \mathrm{~V}$ power supplies and has maximum voltage output swings of up to $\pm 4.5 \mathrm{~V}$ without the addition of external components. Novel circuit topology allows for a guaranteed monotonicity of 13 bits without the need for additional circuitry. The SPT5400 has four separate reference voltage inputs, one for each pair of DACs. Four separate

## APPLICATIONS

- Automatic test equipment
- Flat-panel displays
- Arbitrary function generators
- Instrumentation
- Process control
analog ground pins allow for separate offset voltages for each DAC pair. Each DAC can be asynchronously loaded through a common 13-bit bus into a double-buffered set of latches. All logic inputs are TTL/CMOS compatible.
The SPT5400 is available in a 44 -lead PLCC package over the commercial temperature range of $0{ }^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.


## BLOCK DIAGRAM



## Signal Processing Technologies, Inc.

4755 Forge Road, Colorado Springs, Colorado 80907, USA

## ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur) $\mathbf{1 2 5}^{\circ} \mathrm{C}$

## Supply Voltages

| $V_{\text {DD }}$ to GND | -0.3 to +6 V |
| :---: | :---: |
| $V_{\text {Ss }}$ to GND | -6 to +0.3 V |
| AGNDxx | $\left(V_{D D}+0.3 \mathrm{~V}\right)$ |

Output
$\mathrm{V}_{\text {OUT }} x \mathrm{x}$.................................................... $\mathrm{V}_{\text {DD }}$ to $\mathrm{V}_{\text {SS }}$
Temperature
Operating Temperature, Ambient .............. 0 to $+70^{\circ} \mathrm{C}$
Junction Temperature .................................... $+165^{\circ} \mathrm{C}$
Lead Temperature, (soldering 10 seconds) $\ldots+300^{\circ} \mathrm{C}$
Storage Temperature ......................... -65 to $+150^{\circ} \mathrm{C}$
Power Dissipation ...................................... 1000 mW

Note 1: Operation at any Absolute Maximum Rating is not implied. Operation beyond the ratings may cause damage to the device. See Electrical Specifications for proper nominal applied conditions in typical applications.

## ELECTRICAL SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}, \operatorname{REFxx}=4.096 \mathrm{~V}, \mathrm{AGNDxx}=\mathrm{GND}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise specified. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

| PARAMETERS | TEST <br> CONDITIONS | TEST <br> LEVEL | MIN | SPT5400 <br> TYP | MAX |
| :--- | :--- | :---: | :---: | :---: | :---: | UNITS

1Deviation of actual DAC output when all 0 s are loaded to the DAC from the ideal output of -4.096 V .
2Deviation of actual DAC output span from the ideal span of 8.191 V .
3 PSSR is tested by changing the respective supply voltage by $\pm 5 \%$.
4For best performance, REF should be greater than AGND +2 V and less than $\mathrm{V}_{\mathrm{DD}}-0.6 \mathrm{~V}$. The device operates with reference inputs outside this range, but performance may degrade.
${ }^{5}$ Reference input resistance is code dependent.
6Typical settling time with 1000 pF capacitive load is $8 \mu \mathrm{~s}$.
7Does not include reference power.

## TEST LEVEL CODES

All electrical characteristics are subject to the following conditions:
All parameters having min/max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality Assurance inspection. Any blank section in the data column indicates that the specification is not tested at the specified condition.

## TEST LEVEL TEST PROCEDURE

II $100 \%$ production tested at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, and sample tested at the specified temperatures.
III QA sample tested only at the specified temperatures.
IV Parameter is guaranteed (but not tested) by design and characterization data.
$V \quad$ Parameter is a typical value for information purposes only.
VI $\quad 100 \%$ production tested at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Parameter is guaranteed over specified temperature range.

Figure 1 - Timing Diagram


NOTES:

1. All input rise and fall times are measured from $10 \%$ to $90 \%$ of $+5 \mathrm{~V} . \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=5 \mathrm{~ns}$.
2. If $\overline{L D}$ is activated while $\overline{W R}$ is low, $\overline{\text { LD }}$ must stay low for $\mathrm{t}_{3}$ or longer after $\overline{W R}$ goes high.

Table I-Timing Parameters

| PARAMETER S | SYMBOL | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\overline{C S}}$ Pulse Width Low | $\mathrm{t}_{1}$ | 50 |  | ns |
| $\overline{\text { WR Pulse Width Low }}$ | $\mathrm{t}_{2}$ | 50 |  | ns |
| LD Pulse Width Low | $\mathrm{t}_{3}$ | 50 |  | ns |
| $\overline{\text { CLR Pulse Width Low }}$ | $\mathrm{t}_{4}$ | 100 |  | ns |
| $\overline{\overline{\mathrm{CS}} \text { to } \overline{\mathrm{WR}} \text { Low }}$ | $\mathrm{t}_{5}$ | 0 |  | ns |
| $\overline{\overline{\mathrm{CS}}}$ High to $\overline{\text { WR High }}$ | $\mathrm{t}_{6}$ | 0 |  | ns |
| Data Valid to WR Setup | $\mathrm{t}_{7}$ | 20 |  | ns |
| Data Valid to $\overline{\text { WR Hold }}$ | $\mathrm{t}_{8}$ | 0 |  | ns |
| Address Valid to $\overline{\text { WR Setup }}$ | p t9 | 10 |  | ns |
| Address Valid to $\overline{\text { WR Hold }}$ | $\mathrm{t}_{10}$ | 0 |  | ns |

## GENERAL CIRCUIT DESCRIPTION

The SPT5400 contains eight 13 -bit, voltage-output DACs. It uses a novel circuit topology to convert the 13-bit digital inputs into equivalent output voltages that are proportionate to the applied reference voltages. The SPT5400 has four separate reference voltage (REFxx) and analog ground (AGNDxx) inputs for each DAC pair. The REFxx inputs allow for separate full-scale output voltages for each DAC pair. The AGNDxx inputs allow for separate offset voltages for each DAC pair.

## VOLTAGE REFERENCE AND ANALOG GROUND INPUTS

The REFxx and AGNDxx inputs set the output range of the corresponding DAC pair. For a detailed description of the relationship between the DAC output range and the REFxx and AGNDxx input voltages, see the Analog Outputs section of this datasheet.

The reference input impedance is code dependent. It is at its highest value when the input code of the corresponding DAC pair is all 1s. It is at its lowest value when the input code is all 0 s . Because the input impedance is code dependent, load regulation of the reference is critical.

## MULTIPLYING OPERATION

Because the reference of the SPT5400 accepts both AC and DC signals, it can be used for multiplying applications. The REFxx inputs (which set the full-scale output voltage for the respective DACs) only accept positive voltages, so the multiplying operation is limited to two quadrants. Note that when applying AC signals to the reference, do not bypass the inputs.

## DIGITAL INPUTS AND MICROPROCESSOR INTERFACE

All digital inputs are TTL/CMOS compatible. The SPT5400 is compatible with microprocessors having a minimum 13-bit-wide data bus. The microprocessor interface is double-buffered to allow all the DACs to be simultaneously updated.

## DAC ADDRESSING AND LATCHING

Each DAC has an input latch that receives data from the data bus, and a DAC latch that receives data from the input latch. The address lines (A0-A2) for each DAC input latch are shown in table II. Data is transferred from the input latch to the DAC latch when $\overline{\mathrm{LDxx}}$ is asserted. The analog output of each DAC reflects the data held in its corresponding DAC latch. In addition to being latched, data can be transferred to the DAC directly through transparent latches.

Table II - DAC Addressing

| A2 | A1 | A0 | Function |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | DAC A input latch |
| 0 | 0 | 1 | DAC B input latch |
| 0 | 1 | 0 | DAC C input latch |
| 0 | 1 | 1 | DAC D input latch |
| 1 | 0 | 0 | DAC E input latch |
| 1 | 0 | 1 | DAC F input latch |
| 1 | 1 | 0 | DAC G input latch |
| 1 | 1 | 1 | DAC H input latch |

The control inputs of the SPT5400 are level triggered, and are shown in table III. The input latch is controlled by $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$, and the transfer of data to the DAC latch is controlled by $\overline{\overline{L D x x}}$. When $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ are low, the input latch is transparent. When $\overline{L D x X}$ is low the DAC latch is transparent. To avoid transferring data to the wrong DAC, the address lines (A0-A2) must be valid through the time $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ are low. See the timing diagram for specific timing values. When $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ are high, the data is latched into the input latch. When $\overline{\mathrm{LDXX}}$ is high, the data is latched into the DAC latch. If $\overline{\mathrm{LDxx}}$ is low when $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ are low, then it must be held low for $t_{3}$ or longer after $\overline{\mathrm{CS}}$ or WR goes high.

When CLR is low, all DAC outputs are set to their corresponding AGNDxx. When CLR toggles from low to high, 1000hex is latched into all input and DAC latches.

## Table III - Interface Truth Table

| $\overline{\text { CLR }}$ | $\overline{\text { LDxX }}$ | $\overline{\text { WR }}$ | $\overline{\mathbf{C S}}$ | Function |
| :---: | :---: | :---: | :--- | :--- |
| 1 | 0 | 0 | 0 | Both latches transparent |
| 1 | 1 | 1 | x | Both latches latched |
| 1 | 1 | x | 1 | Both latches latched |
| 1 | x | 0 | 0 | Input latch transparent |
| 1 | x | 1 | x | Input latch latched |
| 1 | x | x | 1 | Input latch latched |
| 1 | 0 | x | x | DAC latch transparent |
| 0 | x | x | x | All input and DAC latches at <br> 1000hex, outputs at AGNDxx |

## DIGITAL CODE

The SPT5400 uses offset binary coding. Conversion to a 13 -bit offset binary code from a 13 -bit twos-complement code can be achieved by adding $212=4096$.

SPT5400

## POWER SUPPLY SEQUENCING

The required power-up sequence is as follows: $\mathrm{V}_{\mathrm{SS}}$ (or $V_{D D}$ ) first, $V_{D D}$ (or $V_{S S}$ ) second, and then REF. The sequence in which $V_{D D}$ and $V_{S S}$ come up is not critical. However, REF_ must come up after $V_{D D}$ and $V_{S S}$ are established.

SPT strongly recommends that the digital input pins be driven only after $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{S S}$ are established. Driving a digital input prior to establishing supplies will violate a condition outlined in the Input Voltages section (see the Absolute Maximum Ratings on page 2 of this data sheet) and cause damage to the part. If either REF_ or the digital inputs must come up before $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$, due to system constraints, limit the current to the REF_ or digital input pins to less than 1 mA .
This recommended power-up sequence must be executed in reversed order for power-down. It should be noted that none of the Absolute Maximum Rating conditions are violated during power-up and power-down.

## ANALOG OUTPUTS

The voltage outputs to the SPT5400 are buffered internally by precision amplifiers with a $2.4 \mathrm{~V} / \mu \mathrm{s}$ typical slew rate. The typical settling time to $\pm 1 / 2 \mathrm{LSB}$, with a fullscale transition at the outputs, is $7 \mu \mathrm{~s}$. Each DAC output is protected against a short to GND or AGNDxx. The typical short-circuit currents are 25 mA when the DAC is at positive full scale, and 2.5 mA when the DAC is at negative full scale.

## BIPOLAR OUTPUT VOLTAGE RANGE

## (AGNDxx = 0 V )

For symmetrical bipolar operation, AGNDxx should be tied to the system ground. The relationship between the output voltage and the digital code is shown in table IV. The output voltage of the DAC ladder (VDAC) is multiplied by 2 and level-shifted by the reference voltage. The output voltage of the amplifier is given by the following equation:

$$
\mathrm{V}_{\text {OUT }}=2(\mathrm{VDAC})-\text { REFxx }
$$

Where VDAC is the voltage at the noninverting input of the amplifier and REFxx is the voltage at the reference input of the DAC.

With AGNDxx connected to the system ground, the output voltage of the DAC ladder is:

$$
\text { VDAC }=\left(\mathrm{D} / 2^{13}\right) \mathrm{REFxx}
$$

Where $D$ is the numeric value of the DAC's binary input code.

Replacing VDAC in the equation gives the output voltage.

$$
\begin{gathered}
V_{\text {OUT } X X=2}\left(\frac{D}{2^{13}}\right)(R E F x x)-\operatorname{REFxx}=\operatorname{REFxx}\left(\frac{D}{2^{12}}-1\right)=\operatorname{REFxx}\left(\frac{D}{4096}-1\right) \\
1 \text { LSB }=\operatorname{REFxx}\left(\frac{1}{4096}\right)
\end{gathered}
$$

D ranges from 0 to 8191 (213-1).
Table IV - Input Code/Output Tables
Bipolar (AGNDxx $=0$ V)

| Input | Output |
| :--- | :--- |
| 1111111111111 | + REFxx (4095/4096) |
| 1000000000001 | $+\operatorname{REFxx}(1 / 4096)$ |
| 1000000000000 | 0 V |
| 0111111111111 | $-\mathrm{REFxx}(1 / 4096)$ |
| 0000000000001 | $-\mathrm{REFxx}(4095 / 4096)$ |
| 0000000000000 | $-\operatorname{REFxx}$ |


| Positive Unipolar (AGNDxx = REFxx/2) |  |
| :--- | :--- |
| Input | Output |
| 1111111111111 | +REFxx (8191/8192) |
| 100000000000 | + REFxx/2 |
| 0000000000000 | 0 V |

## POSITIVE UNIPOLAR OUTPUT VOLTAGE RANGE (AGNDxx = REFxx/2)

For positive unipolar operation, AGNDxx should be set to REFxx/2. The relationship between the output voltage and the digital code is shown in table IV. For example, if a 4.096 V reference is used, AGNDxx should be offset by 2.048 V . This results in a unipolar output voltage of 0 to 4.0955 V , where $1 \mathrm{LSB}=500 \mu \mathrm{~V}$. the maximum current out of any AGNDxx pin is:

$$
\mathrm{I}_{\mathrm{AGNDXX}}=\left(\frac{\mathrm{REFxx}-\mathrm{AGNDxx}}{5 \mathrm{k} \Omega}\right)
$$

## CUSTOM OUTPUT VOLTAGE RANGE

If the voltage at the REFxx input is higher than the voltage at the AGNDxx input, the AGNDxx inputs can be offset by any voltage within the supply rails. One way to achieve this is to add positive offset to AGNDxx by selecting the reference voltage and the voltage at AGNDxx such that the resulting output voltages do not come within $\pm 0.5 \mathrm{~V}$ of the supply rails. Another way is to digitally offset AGNDxx by connecting one DAC output to one or more AGNDxx inputs. Note that a DAC output should not be connected to its own AGNDxx input.

The relationship between the reference, AGNDxx and output voltage is shown in table V .

Table V - Relationship between Reference, AGNDxx and Output
POSITIVE
\(\left.$$
\begin{array}{lccc} & \begin{array}{c}\text { BIPOLAR OPERATION } \\
\text { (AGNDxx = 0 V) }\end{array}
$$ \& \begin{array}{c}POSITIVE <br>
UNIPOLAR OPERATION <br>

(AGND=REFxx/2)\end{array} \& CUSTOM OPERATION\end{array}\right]\)| AGNDTER |
| :--- |

Figure 2 - Typical Interface Circuit (shown for unipolar operation)


## PACKAGE OUTLINE

44L PLCC

|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| SYMBOL | MIN |  | MAX |  |
| MIN |  | MAX |  |  |
| A | 0.5 typ |  | 12.70 typ |  |
| B | 0.650 | 0.655 | 16.51 | 16.64 |
| C | 0.685 | 0.695 | 17.40 | 17.65 |
| D | 0.165 | 0.180 | 4.19 | 4.57 |
| E | 0.100 | 0.110 | 2.54 | 2.79 |
| F | 0.020 |  | 0.51 |  |
| G | 0.05 typ |  | 0.66 | 0.81 |
| H | 0.026 | 0.032 | 0.33 | 0.53 |
| I | 0.013 | 0.021 | 14.99 | 16.00 |
| J | 0.590 | 0.630 | 0.23 | 0.28 |
| K | 0.145 | 0.156 |  |  |



## PIN ASSIGNMENTS



## PIN FUNCTIONS

| Name | Function |
| :--- | :--- |
| $\overline{\text { CLR }}$ | Clear input (active low). Driving this asynchronous <br> input low sets the content of all latches to 1000hex. <br> All DAC outputs are reset to AGNDxx. |
| AGNDCD | Analog ground for DAC C and DAC D. |
| REFCD | Reference voltage input for DAC C and DAC C. <br> Bypass to AGNDCD with a 0.1 to $1 \mu \mathrm{~F}$ capacitor. |
| $\mathrm{V}_{\text {SS }}$ | Negative power supply, -5 V (two pins). Connect <br> both pins to the supply voltage. Bypass each pin to <br> the system analog ground with a $0.1 \mu \mathrm{~F}$ capacitor. |
| $V_{\text {OUTD }}$ | DAC D output voltage. |
| $V_{\text {OUTC }}$ | DAC C output voltage. |
| $V_{\text {OUTB }} \mathrm{B}$ | DAC B output voltage. |
| $V_{\text {OUTA }}$ | DAC A output voltage. |


| Name | Function |
| :---: | :---: |
| $\overline{\mathrm{V} D}$ | Positive power supply, +5 V (two pins). Connect both pins to the supply voltage. Bypass each pin to the system analog ground with a $0.1 \mu \mathrm{~F}$ capacitor. |
| REFAB | Reference voltage input for DAC A and DAC B. Bypass to AGNDAB with a 0.1 to $1 \mu \mathrm{~F}$ capacitor. |
| AGNDAB | Analog ground for DAC A and DAC B. |
| $\overline{\overline{L D A B}}$ | Load input (active low). Driving this asynchronous input low transfers the contents of the input latches $A$ and $B$ to the respective DAC latches. |
| $\overline{\overline{\text { LDCD }}}$ | Load input (active low). Driving this asynchronous input low transfers the contents of the input latches C and D to the respective DAC latches. |
| $\overline{\overline{C S}}$ | Chip select (active low). |
| $\overline{\mathrm{WR}}$ | Write input (active low). $\overline{\text { WR }}$ along with $\overline{\mathrm{CS}}$ load data into the DAC input latch selected by A0-A2. |
| A2 | Address bit 2. |
| A1 | Address bit 1. |
| A0 | Address bit 0. |
| D12-D0 | Data bits 12-0. (D0 = LSB) |
| $\overline{\overline{L D E F}}$ | Load input (active low). Driving this asynchronous input low transfers the contents of the input latches $E$ and $F$ to the respective DAC latches. |
| $\overline{\overline{\text { LDGH }}}$ | Load input (active low). Driving this asynchronous input low transfers the contents of the input latches G and H to the respective DAC latches. |
| GND | Digital ground. |
| AGNDGH | Analog ground for DAC G and DAC H. |
| REFGH | Reference voltage input for DAC G and DAC H. Bypass to AGNDGH with a 0.1 to $1 \mu \mathrm{~F}$ capacitor. |
| $\mathrm{V}_{\text {OUT }} \mathrm{H}$ | DAC H output voltage. |
| $\mathrm{V}_{\text {OUT }} \mathrm{G}$ | DAC G output voltage. |
| $\mathrm{V}_{\text {OUT }} \mathrm{F}$ | DAC F output voltage. |
| $\mathrm{V}_{\text {OUT }} \mathrm{E}$ | DAC E output voltage. |
| REFEF | Reference voltage input for DAC E and DAC F. Bypass to AGNDEF with a 0.1 to $1 \mu \mathrm{~F}$ capacitor. |
| AGNDEF | Analog ground for DAC E and DAC F. |

ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :--- |
| SPT5400SCP | 0 to $+70^{\circ} \mathrm{C}$ | 44 L PLCC |

Signal Processing Technologies, Inc. reserves the right to change products and specifications without notice. Permission is hereby expressly granted to copy this literature for informational purposes only. Copying this material for any other use is strictly prohibited.
WARNING - LIFE SUPPORT APPLICATIONS POLICY - SPT products should not be used within Life Support Systems without the specific written consent of SPT. A Life Support System is a product or system intended to support or sustain life which, if it fails, can be reasonably expected to result in significant personal injury or death.

Signal Processing Technologies believes that ultrasonic cleaning of its products may damage the wire bonding, leading to device failure. It is therefore not recommended, and exposure of a device to such a process will void the product warranty.

