

# 32 Mbit (2Mb x16, Dual Bank, Page) Flash Memory and 2 Mbit (128K x16) SRAM, Multiple Memory Product

# FEATURES SUMMARY

- SUPPLY VOLTAGE
  - $V_{DDF} = V_{DDS} = 1.65V$  to 2.2V
  - V<sub>PPF</sub> = 12V for Fast Program (optional)
- ACCESS TIME: 100,120ns
- LOW POWER CONSUMPTION
- ELECTRONIC SIGNATURE
  - Manufacturer Code: 20h
  - Top Device Code, M36DR232A: 00A0h
  - Bottom Device Code, M36DR232B: 00A1h

### **FLASH MEMORY**

- 32 Mbit (2Mb x16) BOOT BLOCK
  - Parameter Blocks (Top or Bottom Location)
- PROGRAMMING TIME
  - 10µs typical
  - Double Word Programming Option
- ASYNCRONOUS PAGE MODE READ
  - Page width: 4 Word
  - Page Mode Access Time: 35ns
- DUAL BANK OPERATION
  - Read within one Bank while Program or Erase within the other
  - No Delay between Read and Write Operations
- BLOCK PROTECTION ON ALL BLOCKS
   WPF for Block Locking
- COMMON FLASH INTERFACE
  - 64 bit Security Code

### SRAM

- 2 Mbit (128K x 16 bit)
- LOW V<sub>DDS</sub> DATA RETENTION: 1V
- POWER DOWN FEATURES USING TWO CHIP ENABLE INPUTS



# DESCRIPTION

The M36DR232 is a multichip memory device containing a 32 Mbit boot block Flash memory and a 4 Mbit of SRAM. The device is offered in a Stacked LFBGA66 (0.8 mm pitch) package.

The two components are <u>dis</u>tinguished by use with three <u>chip</u> enable inputs: EF for the Flash memory and, E1S and E2S for the SRAM. The two components are also separately power supplied and grounded.

#### Figure 2. Logic Diagram



### **Table 1. Signal Names**

| A0-A16           | Address Inputs                                            |
|------------------|-----------------------------------------------------------|
| A17-A20          | Address Inputs for Flash Chip only                        |
| DQ0-DQ15         | Data Input/Output                                         |
| V <sub>DDF</sub> | Flash Power Supply                                        |
| V <sub>PPF</sub> | Flash Optional Supply Voltage for Fast<br>Program & Erase |
| V <sub>SSF</sub> | Flash Ground                                              |
| V <sub>DDS</sub> | SRAM Power Supply                                         |
| V <sub>SSS</sub> | SRAM Ground                                               |
| NC               | Not Connected Internally                                  |
| Flash control    | unctions                                                  |
| EF               | Chip Enable input                                         |
| GF               | Output Enable input                                       |
| WF               | Write Enable input                                        |
| RPF              | Reset input                                               |
| WPF              | Write Protect input                                       |
| SRAM control     | functions                                                 |
| E1S, E2S         | Chip Enable input                                         |
| GS               | Output Enable input                                       |
| ws               | Write Enable input                                        |
| UBS              | Upper Byte Enable input                                   |
| LBS              | Lower Byte Enable input                                   |



| _ | #1  | #2  | 1                  | 2           | 3           | 4        | 5         | 6                | 7                | 8                | #3   | #4 |
|---|-----|-----|--------------------|-------------|-------------|----------|-----------|------------------|------------------|------------------|------|----|
|   |     | NC  | A20                | A11         | A15         | A14      | A13       | A12              | VSSF             | NC               | NC 🗕 | NC |
|   |     |     | A16                | A8          | A10         | A9       | DQ15      | WS               | DQ14             | DQ7              |      |    |
|   |     |     | $\overline{WF}$    | NC          |             |          | DQ13      | DQ6              | DQ4              | DQ5              |      |    |
|   |     |     | V <sub>SSS</sub> , | RPF         |             |          | DQ12      | E2S              | V <sub>DDS</sub> | V <sub>DDF</sub> |      |    |
|   |     |     | WPF                | VPPF        | A19         | (DQ11)   |           | DQ10             | DQ2              | DQ3              |      |    |
|   |     |     | LBS                | UBS         | GS          |          | DQ9       | DQ8              | DQ0              | DQ1              |      |    |
|   |     |     | A18                | A17         | A7          | A6       | A3        | A2               | A1               | E1S              |      |    |
|   |     | NC  | NC                 | A5          | A4          | AO       |           | V <sub>SSF</sub> | GF               | NC               | NC 🗕 | nc |
|   | *** | ``' | · · _ /            | · · · · · · | · · · · · · | <u> </u> | · · _ · · | · · · · · ·      | ``'              | ``'              | ``'  | `` |

Figure 3. LFBGA Connections (Top view through package)

| Symbol                         | Parameter                                    | Value                                        | Unit |
|--------------------------------|----------------------------------------------|----------------------------------------------|------|
| T <sub>A</sub>                 | Ambient Operating Temperature <sup>(3)</sup> | -40 to 85                                    | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias                       | -40 to 125                                   | °C   |
| T <sub>STG</sub>               | Storage Temperature                          | -55 to 150                                   | °C   |
| V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltage                      | -0.2 to V <sub>DD</sub> <sup>(4)</sup> + 0.3 | V    |
| V <sub>DDF</sub>               | Flash Chip Supply Voltage                    | -0.5 to 2.7                                  | V    |
| V <sub>DDS</sub>               | SRAM Chip Supply Voltage                     | -0.2 to 2.6                                  | V    |
| V <sub>PPF</sub>               | Program Voltage                              | -0.5 to 13.0                                 | V    |

# Table 2. Absolute Maximum Ratings <sup>(1)</sup>

Note: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

2. Minimum voltage may undershoot to -2V during transition and for less than 20ns.

3. Depends on range.

4.  $V_{DD} = V_{DDS} = V_{DDF}$ .

#### Figure 4. Functional Block Diagram



57

4/46

#### SIGNAL DESCRIPTIONS

See Figure 2 and Table 1.

Address Inputs (A0-A16). Addresses A0 to A16 are common inputs for the Flash chip and the SRAM chip. The address inputs for the Flash memory are latched during a write operation on the falling edge of the Flash Chip Enable (EF) or Write Enable (WF), while address inputs for the SRAM array are latched during a write operation on the falling edge of the SRAM Chip Enable lines (E1S or E2S) or Write Enable (WS).

Address Inputs (A17-A20). Address A17 to A20 are address inputs for the Flash chip. They are latched during a write operation on the falling edge of Flash Chip Enable (EF) or Write Enable (WF).

Data Input/Outputs (DQ0-DQ15). The input is data to be programmed in the Flash or SRAM memory array or a command to be written to the C.I. of the Flash chip. Both are latched on the rising edge of Flash Chip Enable (EF) or Write Enable (WF) and, SRAM Chip Enable lines (E1S or E2S) or Write Enable (WS). The output is data from the Flash memory or SRAM array, the Electronic Signature Manufacturer or Device codes or the Status register Data Polling bit DQ7, the Toggle Bits DQ6 and DQ2, the Error bit DQ5 or the Erase Timer bit DQ3. Outputs are valid when Flash Chip Enable (EF) and Output Enable (GF) or SRAM Chip Enable lines (E1S or E2S) and Output Enable ( $\overline{GS}$ ) are active. The output is high impedance when the both the Flash chip and the SRAM chip are deselected or the outputs are disabled and when Reset ( $\overline{RPF}$ ) is at a V<sub>IL</sub>.

**Flash Chip Enable (EF).** The Chip Enable input for Flash activates the memory control logic, input buffers, decoders and sense amplifiers.  $\overrightarrow{EF}$  at V<sub>IH</sub> deselects the memory and reduces the power consumption to the standby level and output do Hi-Z.  $\overrightarrow{EF}$  can also be used to control writing to the command<u>register</u> and to the Flash memory array, while  $\overrightarrow{WF}$  remains at V<sub>IL</sub>. It is not allowed to set  $\overrightarrow{EF}$ at V<sub>IL</sub>,  $\overrightarrow{E1S}$  at V<sub>IL</sub> and  $\overrightarrow{E2S}$  at V<sub>IH</sub> at the same time.

**Flash Write Enable (WF).** The Write Enable input controls writing to the Command Register of the Flash chip and Address/D<u>ata</u> latches. Data are latched on the rising edge of WF.

**Flash Output Enable (GF).** The Output Enable gates the outputs through the data buffers <u>during a read</u> operation of the Flash chip. When GF and WF are High the outputs are High impedance.

**Flash Reset/Power Down Input (RPF).** The RPF input provides hardware reset of the memory (without affecting the Configuration Register status), and/or Power Down functions, depending on the Configuration Register status. Reset/Power Down of the memory is achieved by pulling RPF to V<sub>IL</sub> for at least t<sub>PLPH</sub>. When the reset pulse is giv-

en, if the memory is in Read, Erase Suspend Read or Standby, it will output <u>new</u> valid data in  $t_{PHQ7V1}$ after the rising edge of RPF. If the memory is in Erase or Program modes, the operation will be aborted and the reset recovery will take a maximum of  $t_{PLQ7V}$ . The memory will recover from Power Down (<u>when</u> enabled) in  $t_{PHQ7V2}$  after the rising edge of RPF. See Tables 1, 26 and Figure 11.

**Flash Write Protect (WPF).** Write Protect is an input to protect or unprotect the two lockable <u>pa</u>rameter blocks of the Flash memory. When WPF is at  $V_{IL}$ , the lockable blocks are protected. Program <u>or er</u>ase operations are not achievable. When WPF is at  $V_{IH}$ , the lockable blocks are unprotected and they can be programmed or erased (refer to Table 17).

**SRAM Chip Enable (E1S, E2S).** The Chip Enable inputs for SRAM activate the memory control logic, input buffers and decoders. E1S at  $V_{IH}$  or E2S at  $V_{IL}$  deselects the memory and reduces the power consumption to the standby level. E1S and E2S can also be used to <u>control</u> writing to the SRAM memory array, while WS remains at  $V_{IL}$ . It is not allowed to set EF at  $V_{IL}$ , E1S at  $V_{IL}$  and E2S at  $V_{IH}$  at the same time.

**SRAM Write Enable (WS).** The Write Enable in-<u>put</u> controls writing to the SRAM memory array. WS is active low.

**SRAM Output Enable (GS).** The Output Enable gates the outputs through the data buffers during a read operation of the SRAM chip. GS is active low.

**SRAM Upper Byte Enable (UBS).** <u>Enable</u> the upper bytes for SRAM (DQ8-DQ15). UBS is active low.

**SRAM Lower Byte Enable (LBS).** <u>Ena</u>ble the lower bytes for SRAM (DQ0-DQ7). LBS is active low.

**V<sub>DDF</sub> Supply Voltage (1.65V to 2.2V).** Flash memory power supply for all operations (Read, Program and Erase).

**V<sub>PPF</sub> Programming Voltage (11.4V to 12.6V).** Used to provide high voltage for fast factory programming. High voltage on V<sub>PPF</sub> pin is required to use the Double Word Program instruction. It is also possible to perform word program or erase instructions with V<sub>PPF</sub> pin grounded.

**V<sub>DDS</sub> Supply Voltage (1.65V to 2.2V).** SRAM power supply for all operations (Read, Program).

**V**<sub>SSF</sub> and V<sub>SSS</sub> Ground. V<sub>SSF</sub> and V<sub>SSS</sub> are the reference for all voltage measurements respectively in the Flash and SRAM chips.

| Tab          | Table 3. Main Operation Modes |                             |                             |     |                 |     |                                          |     |                            |                 |            |                         |                       |
|--------------|-------------------------------|-----------------------------|-----------------------------|-----|-----------------|-----|------------------------------------------|-----|----------------------------|-----------------|------------|-------------------------|-----------------------|
| C            | Dperation<br>Mode             | EF                          | GF                          | WF  | RPF             | WPF | VPPF                                     | E1S | E2S                        | GS              | ws         | UBS, LBS <sup>(1)</sup> | DQ15-DQ0              |
|              | Read                          | VIL                         | VIL                         | VIH | VIH             | х   | Don't care                               |     | SR/                        | Data<br>Output  |            |                         |                       |
| ≥            | Write                         | VIL                         | VIH                         | VIL | VIH             | VIH | V <sub>CCF</sub> or<br>V <sub>PPFH</sub> |     | SRAM must be disabled      |                 | Data Input |                         |                       |
| Flash Memory | Block<br>Locking              | VIL                         | х                           | х   | VIH             | VIL | Don't care                               |     | SR/                        | AM mu           | st be c    | lisabled                | х                     |
| Flast        | Standby                       | VIH                         | Х                           | Х   | VIH             | Х   | Don't care                               |     | Any SI                     | RAM n           | node is    | allowable               | Hi-Z                  |
|              | Reset                         | Х                           | Х                           | Х   | VIL             | Х   | Don't care                               |     | Any SI                     | RAM n           | node is    | allowable               | Hi-Z                  |
|              | Output<br>Disable             | VIL                         | V <sub>IH</sub>             | VIH | V <sub>IH</sub> | х   | Don't care                               |     | Any SRAM mode is allowable |                 |            |                         | Hi-Z                  |
|              | Read                          |                             | Flash must be disabled      |     |                 |     |                                          |     | VIH                        | V <sub>IL</sub> | VIH        | V <sub>IL</sub>         | Data out<br>Word Read |
|              | Write                         | Flash must be disabled      |                             |     |                 |     | VIL                                      | VIH | VIH                        | VIL             | VIL        | Data in<br>Word Write   |                       |
|              | Standby/                      |                             | Any Flash mode is allowable |     |                 |     | VIH                                      | Х   | Х                          | Х               | Х          | Hi-Z                    |                       |
| Σ            | Power                         |                             |                             |     |                 |     | Х                                        | VIL | Х                          | Х               | Х          | Hi-Z                    |                       |
| SRAM         | Down                          |                             |                             |     |                 |     |                                          | Х   | Х                          | Х               | Х          | VIH                     | Hi-Z                  |
|              |                               |                             |                             |     |                 |     |                                          | VIH | Х                          | Х               | Х          | Х                       | Hi-Z                  |
|              | Data<br>Retention             |                             | Any Flash mode is allowable |     |                 |     | Х                                        | VIL | Х                          | Х               | Х          | Hi-Z                    |                       |
|              |                               |                             |                             |     |                 |     | Х                                        | Х   | Х                          | Х               | VIH        | Hi-Z                    |                       |
|              | Output<br>Disable             | Any Flash mode is allowable |                             |     |                 |     | VIL                                      | VIH | VIH                        | VIH             | х          | Hi-Z                    |                       |

# Table 3. Main Operation Modes

Note:  $X = V_{IL}$  or  $V_{IH}$ ,  $V_{PPFH} = 12V \pm 5\%$ . 1. If UBS and LBS are tied together the bus is at 16 bit. For an 8 bit bus configuration use UBS and LBS separately.

**A7/** 

# FLASH MEMORY COMPONENT

# Organization

The Flash Chip is organized as 2Mb x16 bits. A0-A20 are the address lines, DQ0-DQ15 are the Data Input/Output. Memory control is provided by Chip Enable EF, Output Enable GF and Write Enable WF inputs.

Reset RPF is used to reset all the memory circuitry and to set the chip in power down mode if this function is enabled by a proper setting of the Configuration Register. Erase and Program operations are controlled by an internal Program/Erase Controller (P/E.C.). Status Register data output on DQ7 provides a Data Polling signal, DQ6 and DQ2 provide Toggle signals and DQ5 provides error bit to indicate the state of the P/E.C operations.

#### Memory Blocks

The device features asymmetrically blocked architecture. The Flash Chip has an array of 71 blocks and is divided into two banks A and B, providing Dual Bank operations. While programming or erasing in Bank A, read operations are possible into Bank B or vice versa. The memory also features an erase suspend allowing to read or program in another block within the same bank. Once suspended the erase can be resumed. The Bank Size and Sectorization are summarized in Table 4. Parameter Blocks are located at the top of the memory address space for the Top version, and at the bottom for the Bottom version. The memory maps are shown in Tables 5, 6, 7 and 8.

The Program and Erase operations are managed automatically by the P/E.C. Block protection against Program or Erase provides additional data security. All blocks are protected at Power Up. Instructions are provided to protect or unprotect any block in the application. A second register locks the protection status while WPF is low (see Block Locking description). The Reset command does not affect the configuration of unprotected blocks and the Configuration Register status.

#### **Device Operations**

The following operations can be performed using the appropriate bus cycles: Read Array (Random, and Page Modes), Write command, Output Disable, Standby, Reset/Power Down and Block Locking. See Table 9.

**Read.** Read operations are used to output the contents of the Memory Array, the Electronic Signature, the Status Register, the CFI, the Block Protection Status or the Configuration Register status. Read operation of the memory array is performed in asynchronous page mode, that provides fast access time. Data is internally read and stored in a page buffer. The page has a size of 4 words

and is addressed by A0-A1 address inputs. Read operations of the Electronic Signature, the Status Register, the CFI, the Block Protection Status, the Configuration Register status and the Security Code are performed as single asynchronous read cycles (Random Read). Both Chip Enable EF and Output Enable GF must be at  $V_{IL}$  in order to read the output of the memory.

**Write.** Write operations are used to give Instruction Commands to the memory or to latch Input Data to be programmed. A write operation is initiated when Chip Enable EF and Write Enable WF are at  $V_{IL}$  with Output Enable GF at  $V_{IH}$ . Addresses are latched on the falling edge of WF or EF whichever occurs last. Commands and Input Data are latched on the rising edge of WF or EF whichever occurs first. Noise pulses of less than 5ns typical on EF, WF and GF signals do not start a write cycle.

**Dual Bank Operations.** The Dual Bank allows to read data from one bank of memory while a program or erase operation is in progress in the other bank of the memory. Read and Write cycles can be initiated for simultaneous operations in different banks without any delay. Status Register during Program or Erase must be monitored using an address within the bank being modified.

**Output Disable.** The data outpu<u>ts</u> are high impedance when the Output Enable GF is at V<sub>IH</sub> with Write Enable WF at V<sub>IH</sub>.

**Standby.** The memory is in standby when Chip Enable EF is at  $V_{IH}$  and the P/E.C. is idle. The power consumption is reduced to the standby level and the outputs are high impedance, independent of the Output Enable GF or Write Enable WF inputs.

Automatic Standby. When in Read mode, after 150ns of bus inactivity and when CMOS levels are driving the addresses, the chip automatically enters a pseudo-standby mode where consumption is reduced to the CMOS standby value, while outputs still drive the bus.

**Power Down.** The memory is in Power Down when the <u>Config</u>uration Register is set for Power Down and RPF is at  $V_{IL}$ . The power consumption is reduced to the Power Down level, and Outputs are in <u>high</u> impedance, in<u>dependent</u> of the <u>Chip</u> Enable EF, Output Enable GF or Write Enable WF inputs.

**Block Locking.** Any combination of blocks can be temporarily protected against Program or Erase by setting the lock register and pulling WPF to  $V_{IL}$  (see Block Lock instruction).

### Table 4. Bank Size and Sectorization

|        | Bank Size | Parameter Blocks    | Main Blocks           |
|--------|-----------|---------------------|-----------------------|
| Bank A | 4 Mbit    | 8 blocks of 4 KWord | 7 blocks of 32 KWord  |
| Bank B | 28 Mbit   | -                   | 56 blocks of 32 KWord |

# Table 5. Bank A, Top Boot Block Addresses M36DR232A

| #  | Size<br>(KWord) | Address Range   |
|----|-----------------|-----------------|
| 0  | 4               | 1FF000h-1FFFFFh |
| 1  | 4               | 1FE000h-1FEFFFh |
| 2  | 4               | 1FD000h-1FDFFFh |
| 3  | 4               | 1FC000h-1FCFFFh |
| 4  | 4               | 1FB000h-1FBFFFh |
| 5  | 4               | 1FA000h-1FAFFFh |
| 6  | 4               | 1F9000h-1F9FFFh |
| 7  | 4               | 1F8000h-1F8FFFh |
| 8  | 32              | 1F0000h-1F7FFFh |
| 9  | 32              | 1E8000h-1EFFFFh |
| 10 | 32              | 1E0000h-1E7FFFh |
| 11 | 32              | 1D8000h-1DFFFFh |
| 12 | 32              | 1D0000h-1D7FFFh |
| 13 | 32              | 1C8000h-1CFFFFh |
| 14 | 32              | 1C0000h-1C7FFFh |

# Table 6. Bank B, Top Boot Block Addresses M36DR232A

| #  | Size<br>(KWord) | Address Range   |
|----|-----------------|-----------------|
| 0  | 32              | 1B8000h-1BFFFFh |
| 1  | 32              | 1B0000h-1B7FFFh |
| 2  | 32              | 1A8000h-1AFFFFh |
| 3  | 32              | 1A0000h-1A7FFFh |
| 4  | 32              | 198000h-19FFFFh |
| 5  | 32              | 190000h-197FFFh |
| 6  | 32              | 188000h-18FFFFh |
| 7  | 32              | 180000h-187FFFh |
| 8  | 32              | 178000h-17FFFFh |
| 9  | 32              | 170000h-177FFFh |
| 10 | 32              | 168000h-16FFFFh |
| 11 | 32              | 160000h-167FFFh |
| 12 | 32              | 158000h-15FFFFh |
| 13 | 32              | 150000h-157FFFh |
| 14 | 32              | 148000h-14FFFFh |
| 15 | 32              | 140000h-147FFFh |
| 16 | 32              | 138000h-13FFFFh |

| 17 | 32 | 130000h-137FFFh |
|----|----|-----------------|
| 18 | 32 | 128000h-12FFFFh |
| 19 | 32 | 120000h-127FFFh |
| 20 | 32 | 118000h-11FFFFh |
| 21 | 32 | 110000h-117FFFh |
| 22 | 32 | 108000h-10FFFFh |
| 23 | 32 | 100000h-107FFFh |
| 24 | 32 | 0F8000h-0FFFFFh |
| 25 | 32 | 0F0000h-0F7FFFh |
| 26 | 32 | 0E8000h-0EFFFFh |
| 27 | 32 | 0E0000h-0E7FFFh |
| 28 | 32 | 0D8000h-0DFFFFh |
| 29 | 32 | 0D0000h-0D7FFFh |
| 30 | 32 | 0C8000h-0CFFFFh |
| 31 | 32 | 0C0000h-0C7FFFh |
| 32 | 32 | 0B8000h-0BFFFFh |
| 33 | 32 | 0B0000h-0B7FFFh |
| 34 | 32 | 0A8000h-0AFFFFh |
| 35 | 32 | 0A0000h-0A7FFFh |
| 36 | 32 | 098000h-09FFFFh |
| 37 | 32 | 090000h-097FFFh |
| 38 | 32 | 088000h-08FFFFh |
| 39 | 32 | 080000h-087FFFh |
| 40 | 32 | 078000h-07FFFFh |
| 41 | 32 | 070000h-077FFFh |
| 42 | 32 | 068000h-06FFFFh |
| 43 | 32 | 060000h-067FFFh |
| 44 | 32 | 058000h-05FFFFh |
| 45 | 32 | 050000h-057FFFh |
| 46 | 32 | 048000h-04FFFFh |
| 47 | 32 | 040000h-047FFFh |
| 48 | 32 | 038000h-03FFFFh |
| 49 | 32 | 030000h-037FFFh |
| 50 | 32 | 028000h-02FFFFh |
| 51 | 32 | 020000h-027FFFh |
| 52 | 32 | 018000h-01FFFFh |
| 53 | 32 | 010000h-017FFFh |
| 54 | 32 | 008000h-00FFFFh |
| 55 | 32 | 000000h-007FFFh |
|    | •  |                 |



# Table 7. Bank B, Bottom Boot Block Addresses M36DR232B

| #  | Size<br>(KWord) | Address Range   |
|----|-----------------|-----------------|
| 55 | 32              | 1F8000h-1FFFFFh |
| 54 | 32              | 1F0000h-1F7FFFh |
| 53 | 32              | 1E8000h-1EFFFFh |
| 52 | 32              | 1E0000h-1E7FFFh |
| 51 | 32              | 1D8000h-1DFFFFh |
| 50 | 32              | 1D0000h-1D7FFFh |
| 49 | 32              | 1C8000h-1CFFFFh |
| 48 | 32              | 1C0000h-1C7FFFh |
| 47 | 32              | 1B8000h-1BFFFFh |
| 46 | 32              | 1B0000h-1B7FFFh |
| 45 | 32              | 1A8000h-1AFFFFh |
| 44 | 32              | 1A0000h-1A7FFFh |
| 43 | 32              | 198000h-19FFFFh |
| 42 | 32              | 190000h-197FFFh |
| 41 | 32              | 188000h-18FFFFh |
| 40 | 32              | 180000h-187FFFh |
| 39 | 32              | 178000h-17FFFFh |
| 38 | 32              | 170000h-177FFFh |
| 37 | 32              | 168000h-16FFFFh |
| 36 | 32              | 160000h-167FFFh |
| 35 | 32              | 158000h-15FFFFh |
| 34 | 32              | 150000h-157FFFh |
| 33 | 32              | 148000h-14FFFFh |
| 32 | 32              | 140000h-147FFFh |
| 31 | 32              | 138000h-13FFFFh |
| 30 | 32              | 130000h-137FFFh |
| 29 | 32              | 128000h-12FFFFh |
| 28 | 32              | 120000h-127FFFh |
| 27 | 32              | 118000h-11FFFFh |
| 26 | 32              | 110000h-117FFFh |
| 25 | 32              | 108000h-10FFFFh |
| 24 | 32              | 100000h-107FFFh |
| 23 | 32              | 0F8000h-0FFFFFh |
| 22 | 32              | 0F0000h-0F7FFFh |
| 21 | 32              | 0E8000h-0EFFFFh |
| 20 | 32              | 0E0000h-0E7FFFh |
| 19 | 32              | 0D8000h-0DFFFFh |

| 32 | 0D0000h-0D7FFFh                                                                 |
|----|---------------------------------------------------------------------------------|
| 32 | 0C8000h-0CFFFFh                                                                 |
| 32 | 0C0000h-0C7FFFh                                                                 |
| 32 | 0B8000h-0BFFFFh                                                                 |
| 32 | 0B0000h-0B7FFFh                                                                 |
| 32 | 0A8000h-0AFFFFh                                                                 |
| 32 | 0A0000h-0A7FFFh                                                                 |
| 32 | 098000h-09FFFFh                                                                 |
| 32 | 090000h-097FFFh                                                                 |
| 32 | 088000h-08FFFFh                                                                 |
| 32 | 080000h-087FFFh                                                                 |
| 32 | 078000h-07FFFFh                                                                 |
| 32 | 070000h-077FFFh                                                                 |
| 32 | 068000h-06FFFFh                                                                 |
| 32 | 060000h-067FFFh                                                                 |
| 32 | 058000h-05FFFFh                                                                 |
| 32 | 050000h-057FFFh                                                                 |
| 32 | 048000h-04FFFFh                                                                 |
| 32 | 040000h-047FFFh                                                                 |
|    | 32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>3 |

# Table 8. Bank A, Bottom Boot Block Addresses M36DR232B

| #  | Size<br>(KWord) | Address Range   |
|----|-----------------|-----------------|
| 14 | 32              | 038000h-03FFFFh |
| 13 | 32              | 030000h-037FFFh |
| 12 | 32              | 028000h-02FFFFh |
| 11 | 32              | 020000h-027FFFh |
| 10 | 32              | 018000h-01FFFFh |
| 9  | 32              | 010000h-017FFFh |
| 8  | 32              | 008000h-00FFFFh |
| 7  | 4               | 007000h-007FFFh |
| 6  | 4               | 006000h-006FFFh |
| 5  | 4               | 005000h-005FFFh |
| 4  | 4               | 004000h-004FFFh |
| 3  | 4               | 003000h-003FFFh |
| 2  | 4               | 002000h-002FFFh |
| 1  | 4               | 001000h-001FFFh |
| 0  | 4               | 000000h-000FFFh |

# Table 9. User Bus Operations <sup>(1)</sup>

| Operation          | EF              | GF  | WF  | RPF             | WPF             | DQ0-DQ15   |
|--------------------|-----------------|-----|-----|-----------------|-----------------|------------|
| Write              | VIL             | VIH | VIL | VIH             | VIH             | Data Input |
| Output Disable     | V <sub>IL</sub> | VIH | VIH | VIH             | VIH             | Hi-Z       |
| Standby            | VIH             | Х   | Х   | VIH             | VIH             | Hi-Z       |
| Reset / Power Down | Х               | Х   | Х   | VIL             | VIH             | Hi-Z       |
| Block Locking      | V <sub>IL</sub> | Х   | Х   | V <sub>IH</sub> | V <sub>IL</sub> | Х          |

Note: 1. X = Don't care.

# Table 10. Read Electronic Signature (AS and Read CFI instructions)

| Code              | Device    | EF  | GF  | WF  | A0  | A1  | A2-A7 | Other<br>Addresses | DQ0-DQ7 | DQ8-DQ15 |
|-------------------|-----------|-----|-----|-----|-----|-----|-------|--------------------|---------|----------|
| Manufacturer Code |           | VIL | VIL | VIH | VIL | VIL | 0     | Don't Care         | 20h     | 00h      |
| Device Code       | M36DR232A | VIL | VIL | VIH | VIH | VIL | 0     | Don't Care         | A0h     | 00h      |
| Device Code       | M36DR232B | VIL | VIL | VIH | VIH | VIL | 0     | Don't Care         | A1h     | 00h      |

# Table 11. Read Block Protection (AS and Read CFI instructions)

| Block Status      | EF              | GF  | WF              | A0              | A1  | A2-A7 | Other<br>Addresses | A12-A20       | DQ0 | DQ1 | DQ2-DQ15 |
|-------------------|-----------------|-----|-----------------|-----------------|-----|-------|--------------------|---------------|-----|-----|----------|
| Protected Block   | $V_{IL}$        | VIL | VIH             | $V_{\text{IL}}$ | VIH | 0     | Don't Care         | Block Address | 1   | 0   | 0000h    |
| Unprotected Block | $V_{\text{IL}}$ | VIL | $V_{\text{IH}}$ | $V_{\text{IL}}$ | VIH | 0     | Don't Care         | Block Address | 0   | 0   | 0000h    |
| Locked Block      | $V_{\text{IL}}$ | VIL | $V_{\text{IH}}$ | $V_{\text{IL}}$ | VIH | 0     | Don't Care         | Block Address | Х   | 1   | 0000h    |

# Table 12. Read Configuration Register (AS and Read CFI instructions)

| able 12. Read Configuration Register (AS and Read CFI instructions) |     |     |     |     |     |       |                 |      |                      |
|---------------------------------------------------------------------|-----|-----|-----|-----|-----|-------|-----------------|------|----------------------|
| RPF Function                                                        | EF  | GF  | WF  | A0  | A1  | A2-A7 | Other Addresses | DQ10 | DQ0-DQ9<br>DQ11-DQ15 |
| Reset                                                               | VIL | VIL | VIH | VIH | VIH | 0     | Don't Care      | 0    | Don't Care           |
| Reset/Power Down                                                    | VIL | VIL | VIH | VIH | VIH | 0     | Don't Care      | 1    | Don't Care           |

#### INSTRUCTIONS AND COMMANDS

Seventeen instructions are defined (see Table 15), and the internal P/E.C. automatically handles all timing and verification of the Program and Erase operations. The Status Register Data Polling, Toggle, Error bits can be read at any time, during programming or erase, to monitor the progress of the operation.

Instructions, made up of one or more commands written in cycles, can be given to the Program/ Erase Controller through a Command Interface (C.I.). The C.I. latches commands written to the memory. Commands are made of address and data sequences. Two Coded Cycles unlock the Command Interface. They are followed by an input command or a confirmation command. The Coded Sequence consists of writing the data AAh at the address 555h during the first cycle and the data 55h at the address 2AAh during the second cycle.

Instructions are composed of up to six cycles. The first two cycles input a Coded Sequence to the Command Interface which is common to all instructions (see Table 15). The third cycle inputs the instruction set-up command. Subsequent cycles output the addressed data, Electronic Signature, Block Protection, Configuration Register Status or CFI Query for Read operations. In order to give additional data protection, the instructions for Block Erase and Bank Erase require further command inputs. For a Program instruction, the fourth command cycle inputs the address and data to be programmed. For a Double Word Programming instruction, the fourth and fifth command cycles input the address and data to be programmed. For a Block Erase and Bank Erase instructions, the fourth and fifth cycles input a further Coded Sequence before the Erase confirm command on the sixth cycle. Any combination of blocks of the same memory bank can be erased. Erasure of a memory block may be suspended, in order to read data from another block or to program data in another block, and then resurned. When power is first applied the command interface is reset to Read Array.

Command sequencing must be followed exactly. Any invalid combination of commands will reset the device to Read Array. The increased number of cycles has been chosen to ensure maximum data security.

| Hex Code | Command                                                                                       |
|----------|-----------------------------------------------------------------------------------------------|
| 00h      | Bypass Reset                                                                                  |
| 10h      | Bank Erase Confirm                                                                            |
| 20h      | Unlock Bypass                                                                                 |
| 30h      | Block Erase Resume/Confirm                                                                    |
| 40h      | Double Word Program                                                                           |
| 60h      | Block Protect, or<br>Block Unprotect, or<br>Block Lock, or<br>Write Configuration Register    |
| 80h      | Set-up Erase                                                                                  |
| 90h      | Read Electronic Signature, or<br>Block Protection Status, or<br>Configuration Register Status |
| 98h      | CFI Query                                                                                     |
| A0h      | Program                                                                                       |
| B0h      | Erase Suspend                                                                                 |
| F0h      | Read Array/Reset                                                                              |

**Read/Reset (RD) Instruction.** The Read/Reset instruction consists of one write cycle giving the command F0h. It can be optionally preceded by the two Coded Cycles. Subsequent read operations will read the memory array addressed and output the data read.

**CFI Query (RCFI) Instruction.** Common Flash Interface Query mode is entered writing 98h at address 55h. The CFI data structure gives information on the device, such as the sectorization, the command set and some electrical specifications. Table 18, 19, 20 and 21 show the addresses used to retrieve each data. The CFI data structure contains also a security area; in this section, a 64 bit unique security number is written, starting at address 80h. This area can be accessed only in read mode by the final user and there are no ways of changing the code after it has been written by ST. Write a read instruction (RD) to return to Read mode.

Auto Select (AS) Instruction. This instruction uses two Coded Cycles followed by one write cycle giving the command 90h to address 555h for command set-up. A subsequent read will output the Manufacturer or the Device Code (Electronic Signature), the Block Protection status or the Configuration Register status depending on the levels of A0 and A1 (see Table 10, 11 and 12). A7-A2 must be at V<sub>IL</sub>, while other address input are ignored.

**A7** 

The bank address is don't care for this instruction. The Electronic Signature can be read from the memory allowing programming equipment or applications to automatically match their interface to the characteristics of Flash Chip. The Manufacturer Code is output when the address lines A0 and A1 are at  $V_{IL}$ , the Device Code is output when A0 is at  $V_{IH}$  with A1 at  $V_{IL}$ .

The codes are output on DQ0-DQ7 with DQ8-DQ15 at 00h. The AS instruction also allows the access to the Block Protection Status. After giving the AS instruction, A0 is set to  $V_{IL}$  with A1 at  $V_{IH}$ , while A12-A20 define the address of the block to be verified. A read in these conditions will output a 01h if the block is protected and a 00h if the block is not protected.

The AS Instruction finally allows the access to the Configuration Register status if both A0 and A1 are set to  $V_{IH}$ . If DQ10 is '0' only the Reset function is active as RPF is set to  $V_{IL}$  (default at power-up). If DQ10 is '1' both the Reset and the Power Down functions will be achieved by pulling RPF to  $V_{IL}$ . The other bits of the Configuration Register are reserved and must be ignored. A reset command puts the device in read array mode.

Write Configuration Register (CR) Instruction. This instruction uses two Coded Cycles followed by one write cycle giving the command 60h to address 555h. A further write cycle giving the command 03h writes the contents of address bits A0-A15 to the 16 bits configuration register. Bits written by inputs A0-A9 and A11-A15 are reserved for future use. Address input A10 defines the status of the Reset/Power Down functions. It must be set to V<sub>IL</sub> to enable only the Reset function and to V<sub>IH</sub> to enable also the Power Down function. At Power Up all the Configuration Register bits are reset to '0'.

**Enter Bypass Mode (EBY) Instruction.** This instruction uses the two Coded cycles followed by one write cycle giving the command 20h to address 555h for mode set-up. Once in Bypass mode, the device will accept the Exit Bypass (XBY) and Program or Double Word Program in Bypass mode (PGBY, DPGBY) commands. The Bypass mode allows to reduce the overall programming time when large memory arrays need to be programmed.

**Exit Bypass Mode (XBY) Instruction.** This instruction uses two write cycles. The first inputs to the memory the command 90h and the second inputs the Exit Bypass mode confirm (00h). After the XBY instruction, the device resets to Read Memory Array mode.

**Program in Bypass Mode (PGBY) Instruction.** This instruction uses two write cycles. The Program command A0h is written to any Address on the first cycle and the second write cycle latches the Address on the falling edge of  $\overline{WF}$  or  $\overline{EF}$  and the Data to be written on the rising edge and starts the P/E.C. Read operations within the same bank output the Status Register bits after the programming has started. Memory programming is made only by writing '0' in place of '1'. Status bits DQ6 and DQ7 determine if programming is on-going and DQ5 allows verification of any possible error.

**Program (PG) Instruction.** This instruction uses four write cycles. The Program command A0h is written to address 555h on the third cycle after two Coded Cycles. A fourth write operation latches the Address and the Data to be written and starts the P/E.C. Read operations within the same bank output the Status Register bits after the programming has started. Memory programming is made only by writing '0' in place of '1'. Status bits DQ6 and DQ7 determine if programming is on-going and DQ5 allows verification of any possible error. Programming at an address not in blocks being erased is also possible during erase suspend.

Double Word Program (DPG) Instruction. This feature is offered to improve the programming throughput, writing a page of two adjacent words in parallel. High voltage (11.4V to 12.6V) on VPP pin is required. This instruction uses five write cycles. The double word program command 40h is written to address 555h on the third cycle after two Coded Cycles. A fourth write cycle latches the address and data to be written to the first location. A fifth write cycle latches the new data to be written to the second location and starts the P/E.C.. Note that the two locations must have the same address except for the address bit A0. The Double Word Program can be executed in Bypass mode (DPG-BY) to skip the two coded cycles at the beginning of each command.

**Block Protect (BP), Block Unprotect (BU), Block Lock (BL) Instructions.** All blocks are protected at power-up. Each block of the array has two levels of protection against program or erase operation. The first level is set by the Block Protect instruction; a protected block cannot be programmed or erased until a Block Unprotect instruction is given for that block. A second level of protection is set by the <u>Block</u> Lock instruction, and requires the use of the WPF pin, according to the following scheme:

- when WPF is at V<sub>IH</sub>, the Lock status is overridden and all blocks can be protected or unprotected;
- when WPF is at V<sub>IL</sub>, Lock status is enabled; the locked blocks are protected, regardless of their previous protect state, and protection status cannot be changed. Blocks that are not locked can still change their protection status, and program or erase accordingly;

 the lock status is cleared for all blocks at power up; once a block has been locked state can be cleared only with a reset command. The protection and lock status can be monitored for each block using the Autoselect (AS) instruction. Protected blocks will output a '1' on DQ0 and locked blocks will output a '1' on DQ1.

Refer to Table 14 for a list of the protection states.

**Block Erase (BE) Instruction.** This instruction uses a minimum of six write cycles. The Erase Set-up command 80h is written to address 555h on third cycle after the two Coded cycles. The Block Erase Confirm command 30h is similarly written on the sixth cycle after another two Coded cycles and an address within the block to be erased is given and latched into the memory.

Additional block Erase Confirm commands and block addresses can be written subsequently to erase other blocks in parallel, without further Coded cycles. All blocks must belong to the same bank of memory; if a new block belonging to the other bank is given, the operation is aborted. The erase will start after an erase timeout period of 100µs. Thus, additional Erase Confirm commands for other blocks must be given within this delay. The input of a new Erase Confirm command will restart the timeout period. The status of the internal timer can be monitored through the level of DQ3, if DQ3 is '0' the Block Erase Command has been given and the timeout is running, if DQ3 is '1', the timeout has expired and the P/E.C. is erasing the Block(s). If the second command given is not an erase confirm or if the Coded cycles are wrong, the instruction aborts, and the device is reset to Read Array. It is not necessary to program the block with 00h as the P/E.C. will do this automatically before erasing to FFh. Read operations within the same bank, after the sixth rising edge of WF or EF, output the status register bits.

During the execution of the erase by the P/E.C., the memory accepts only the Erase Suspend ES instruction; the Read/Reset RD instruction is accepted during the 100µs time-out period. Data Polling bit DQ7 returns '0' while the erasure is in progress and '1' when it has completed. The Toggle bit DQ6 toggles during the erase operation, and stops when erase is completed.

After completion the Status Register bit DQ5 returns '1' if there has been an erase failure. In such a situation, the Toggle bit DQ2 can be used to determine which block is not correctly erased. In the case of erase failure, a Read/Reset RD instruction is necessary in order to reset the P/E.C.

Bank Erase (BKE) Instruction. This instruction uses six write cycles and is used to erase all the blocks belonging to the selected bank. The Erase Set-up command 80h is written to address 555h on the third cycle after the two Coded cycles. The Bank Erase Confirm command 10h is similarly written on the sixth cycle after another two Coded cycles at an address within the selected bank. If the second command given is not an erase confirm or if the Coded cycles are wrong, the instruction aborts and the device is reset to Read Array. It is not necessary to program the array with 00h first as the P/E.C. will automatically do this before erasing it to FFh. Read operations within the same bank after the sixth rising edge of WF or EF output the Status Register bits. During the execution of the erase by the P/E.C., Data Polling bit DQ7 returns '0', then '1' on completion. The Toggle bit DQ6 toggles during erase operation and stops when erase is completed. After completion the Status Register bit DQ5 returns '1' if there has been an Erase Failure.

**Erase Suspend (ES) Instruction.** In a dual bank memory the Erase Suspend instruction is used to read data within the bank where erase is in progress. It is also possible to program data in blocks not being erased.

The Erase Suspend instruction consists of writing the command B0h without any specific address. No Coded Cycles are required. Erase suspend is accepted only during the Block Erase instruction execution. The Toggle bit DQ6 stops toggling when the P/E.C. is suspended within 15µs after the Erase Suspend (ES) command has been written. The device will then automatically be set to Read Memory Array mode. When erase is suspended, a Read from blocks being erased will output DQ2 toggling and DQ6 at '1'. A Read from a block not being erased returns valid data. During suspension the memory will respond only to the Erase Resume ER and the Program PG instructions. A Program operation can be initiated during erase suspend in one of the blocks not being erased. It will result in DQ6 toggling when the data is being programmed.

**Erase Resume (ER) Instruction.** If an Erase Suspend instruction was previously executed, the erase operation may be resumed by giving the command 30h, at an address within the bank being erased and without any Coded Cycle.

**\$**77

# Table 14. Protection States <sup>(1)</sup>

| Current State (2) | Program/Erase | Next State After Event <sup>(3)</sup> |           |      |                           |  |  |  |  |
|-------------------|---------------|---------------------------------------|-----------|------|---------------------------|--|--|--|--|
| (WP, DQ1, DQ0)    | Allowed       | Protect                               | Unprotect | Lock | WP transition             |  |  |  |  |
| 100               | yes           | 101                                   | 100       | 111  | 000                       |  |  |  |  |
| 101               | no            | 101                                   | 100       | 111  | 001                       |  |  |  |  |
| 110               | yes           | 111                                   | 110       | 111  | 011                       |  |  |  |  |
| 111               | no            | 111                                   | 110       | 111  | 011                       |  |  |  |  |
| 000               | yes           | 001                                   | 000       | 011  | 100                       |  |  |  |  |
| 001               | no            | 001                                   | 000       | 011  | 101                       |  |  |  |  |
| 011               | no            | 011                                   | 011       | 011  | 111 or 110 <sup>(4)</sup> |  |  |  |  |

Note: 1. All blocks are protected at power-up, so the default configuration is 001 or 101 according to WPF status.
2. Current state and Next state gives the protection status of a block. The protection status is defined by the write protect pin and by DQ1 (= 1 for a locked block) and DQ0 (= 1 for a protected block) as read in the Autoselect instruction with A1 = V<sub>IH</sub> and A0 = V<sub>IL</sub>.
3. Next state is the protection status of a block after a Protect or Unprotect or Lock command has been issued or after WPF has changed its logic value.

4. A WPF transition to  $V_{IH}$  on a locked block will restore the previous DQ0 value, giving a 111 or 110.

| Mne.              | Instr.                          | Cyc.        |                      | 1st Cyc. | 2nd Cyc.                                                | 3rd Cyc.          | 4th Cyc.                | 5th Cyc.                                                           | 6th Cyc.             |           |                 |            |  |
|-------------------|---------------------------------|-------------|----------------------|----------|---------------------------------------------------------|-------------------|-------------------------|--------------------------------------------------------------------|----------------------|-----------|-----------------|------------|--|
|                   |                                 | 1+          | Addr. <sup>(3)</sup> | х        | Road Mom                                                |                   | til a now w             | ito ovelo ie i                                                     | nitiatod             |           |                 |            |  |
| RD <sup>(4)</sup> | Read/Reset                      | 1+          | Data                 | F0h      | Read Memory Array until a new write cycle is initiated. |                   |                         |                                                                    |                      |           |                 |            |  |
| KD V              | Memory Array                    | 3+          | Addr.                | 555h     | 2AAh                                                    | 555h              | Read Memo               | ory Array until a new                                              |                      |           |                 |            |  |
|                   |                                 | 5-          | Data                 | AAh      | 55h                                                     | F0h               | write cycle             | is initiated.                                                      |                      |           |                 |            |  |
| RCFI              | CFI Query                       | 1+          | Addr.                | 55h      | Bood CEL                                                | lata until a r    | new write cy            | olo io initiato                                                    | d                    |           |                 |            |  |
| NUFI              | CFIQUEIY                        | 17          | Data                 | 98h      | Reau CFI C                                              | iala unun a i     | lew while cy            |                                                                    | u.                   |           |                 |            |  |
|                   |                                 |             | Addr.                | 555h     | 2AAh                                                    | 555h              |                         | ronic Signat                                                       |                      |           |                 |            |  |
| AS <sup>(4)</sup> | Auto Select                     | 3+          | Data                 | AAh      | 55h                                                     | 90h               |                         | Protection or Configuration<br>er Status until a new cycle<br>ted. |                      |           |                 |            |  |
| CR                | Configuration<br>Register Write | 4           | Addr.                | 555h     | 2AAh                                                    | 555h              | Configura-<br>tion Data |                                                                    |                      |           |                 |            |  |
|                   | Register write                  |             | Data                 | AAh      | 55h                                                     | 60h               | 03h                     |                                                                    |                      |           |                 |            |  |
| PG                | Program                         | 4           | Addr.                | 555h     | 2AAh                                                    | 555h              | Program<br>Address      | Read Data<br>Toggle Bit u                                          |                      |           |                 |            |  |
| PG                | i iogram                        | i iografii  | riogram              | Fiogram  | Program 4                                               | 4                 | Data                    | AAh                                                                | 55h                  | A0h       | Program<br>Data | Program co |  |
| DPG               | Double Word                     | Double Word | Double Word 5        |          | 555h                                                    | 2AAh              | 555h                    | Program<br>Address 1                                               | Program<br>Address 2 | Note 6, 7 |                 |            |  |
| Program           | 5                               | Data        | AAh                  | 55h      | 40h                                                     | Program<br>Data 1 | Program<br>Data 2       |                                                                    |                      |           |                 |            |  |
| EBY               | Enter Bypass                    | 3           | Addr.                | 555h     | 2AAh                                                    | 555h              |                         |                                                                    |                      |           |                 |            |  |
| EDI               | EBY Mode                        |             | Data                 | AAh      | 55h                                                     | 20h               | 1                       |                                                                    |                      |           |                 |            |  |

# Table 15. Instructions <sup>(1,2)</sup>

| Mne.  | Instr.                    | Cyc. |                      | 1st Cyc.        | 2nd Cyc.             | 3rd Cyc.                                       | 4th Cyc.                           | 5th Cyc.      | 6th Cyc.         |  |  |
|-------|---------------------------|------|----------------------|-----------------|----------------------|------------------------------------------------|------------------------------------|---------------|------------------|--|--|
| XBY   | Exit Bypass               | 2    | Addr.                | Х               | Х                    |                                                |                                    |               |                  |  |  |
| AD1   | Mode                      | 2    | Data                 | 90h             | 00h                  |                                                |                                    |               |                  |  |  |
| PGBY  | Program in                | 2    | Addr.                | х               | Program<br>Address   | Read Data                                      | Polling or Toggle Bit until Progra |               | til Program      |  |  |
| PGDI  | Bypass Mode               | 2    | Data                 | A0h             | Program<br>Data      | completes.                                     |                                    |               |                  |  |  |
| DPGBY | Double Word               | 3    | Addr.                | х               | Program<br>Address 1 | Program<br>Address 2                           |                                    | Noto 6 7      |                  |  |  |
| DPGDT | Program in<br>Bypass Mode | 3    | Data                 | 40h             | Program<br>Data 1    | Program<br>Data 2                              |                                    | Note 6, 7     |                  |  |  |
| BP    | Block Protect             | 4    | Addr.                | 555h            | 2AAh                 | 555h                                           | Block<br>Address                   |               |                  |  |  |
|       |                           |      | Data                 | AAh             | 55h                  | 60h                                            | 01h                                |               |                  |  |  |
| BU    | Block Unprotect           | 1    | Addr.                | 555h            | 2AAh                 | 555h                                           | Block<br>Address                   |               |                  |  |  |
|       |                           |      |                      |                 | Data                 | AAh                                            | 55h                                | 60h           | D0h              |  |  |
| BL    | Block Lock                | 4    | Addr.                | 555h            | 2AAh                 | 555h                                           | Block<br>Address                   |               |                  |  |  |
|       |                           |      | Data                 | AAh             | 55h                  | 60h                                            | 2Fh                                |               |                  |  |  |
| BE    | Block Erase               | 6+   | Addr.                | 555h            | 2AAh                 | 555h                                           | 555h                               | 2AAh          | Block<br>Address |  |  |
|       |                           |      | Data                 | AAh             | 55h                  | 80h                                            | AAh                                | 55h           | 30h              |  |  |
| BKE   | Bank Erase                | 6    | Addr.                | 555h            | 2AAh                 | 555h                                           | 555h                               | 2AAh          | Bank<br>Address  |  |  |
|       |                           |      | Data                 | AAh             | 55h                  | 80h                                            | AAh                                | 55h           | 10h              |  |  |
| FS    | ES Erase Suspend 1        |      | Addr. <sup>(3)</sup> | Х               |                      | Toggle stops                                   |                                    |               |                  |  |  |
| 20    |                           |      | Data                 | B0h             | from any B           | any Blocks not being erased then Resume Erase. |                                    |               |                  |  |  |
| ER    | Erase Resume              | 1    | Addr.                | Bank<br>Address |                      | Polling or To                                  |                                    | ntil Erase co | mpletes or       |  |  |
|       |                           |      | Data                 | 30h             |                      | uspended another time                          |                                    |               |                  |  |  |

Note: 1. Commands not interpreted in this table will default to read array mode.

2. For Coded cycles address inputs A11-A20 are don't care.

 X = Don't Care.
 The first cycles of the RD or AS instructions are followed by read operations. Any number of read cycles can occur after the command cycles.

During Erase Suspend, Read and Data Program functions are allowed in blocks not being erased.
 Program Address 1 and Program Address 2 must be consecutive addresses differing only for address bit A0.
 High voltage on V<sub>PPF</sub> (11.4V to 12.6V) is required for the proper execution of the Double Word Program instruction.

57

#### STATUS REGISTER BITS

P/E.C. status is indicated during execution by Data Polling on DQ7, detection of Toggle on DQ6 and DQ2, or Error on DQ5 bits. Any read attempt within the Bank being modified and during Program or Erase command execution will automatically output these five Status Register bits. The P/E.C. automatically sets bits DQ2, DQ5, DQ6 and DQ7. Other bits (DQ0, DQ1 and DQ4) are reserved for future use and should be masked (see Tables 17 and 16). Read attempts within the bank not being modified will output array data.

Data Polling Bit (DQ7). When Programming operations are in progress, this bit outputs the complement of the bit being programmed on DQ7. In case of a double word program operation, the complement is done on DQ7 of the last word written to the command interface, i.e. the data written in the fifth cycle. During Erase operation, it outputs a '0'. After completion of the operation, DQ7 will output the bit last programmed or a '1' after erasing. Data Polling is valid and only effective during P/E.C. operation, that is after the fourth WF pulse for programming or after the sixth WF pulse for erase. It must be performed at the address being programmed or at an address within the block being erased. See Figure 25 for the Data Polling flowchart and Figure 12 for the Data Polling waveforms. DQ7 will also flag the Erase Suspend mode by switching from '0' to '1' at the start of the Erase Suspend. In order to monitor DQ7 in the Erase Suspend mode an address within a block being erased must be provided. For a Read Operation in Suspend mode, DQ7 will output '1' if the read is attempted on a block being erased and the data value on other blocks. During Program operation in Erase Suspend Mode, DQ7 will have the same behavior as in the normal program execution outside of the suspend mode.

**Toggle Bit (DQ6).** When Programming or Erasing operations are in progress, successive attempts to read DQ6 will output complementary data. DQ6 will toggle following toggling of either GF, or EF when GF is at V<sub>IL</sub>. The operation is completed when two successive reads yield the same output data. The next read will output the bit last programmed or a '1' after erasing. The toggle bit DQ6 is valid only during P/E.C. operations, that is after the <u>four</u>th WF pulse for programming or after the sixth WF pulse for Erase. DQ6 will be set to '1' if a Read operation is attempted on an Erase Suspend block. When erase is suspended DQ6 will toggle during programming operations in a block <u>different from the block in Erase Suspend. Either</u> EF or GF toggling will cause DQ6 to toggle. See Figure 25 for Toggle Bit flowchart and Figure 13 for Toggle Bit waveforms.

**Toggle Bit (DQ2).** This toggle bit, together with DQ6, can be used to determine the device status during the Erase operations. During Erase Suspend a read from a block being erased will cause DQ2 to toggle. A read from a block not being erased will output data. DQ2 will be set to '1' during program operation and to '0' in Erase operation. After erase completion and if the error bit DQ5 is set to '1', DQ2 will toggle if the faulty block is addressed.

**Error Bit (DQ5).** This bit is set to '1' by the P/E.C. when there is a failure of programming or block erase, that results in invalid data in the memory block. In case of an error in block erase or program, the block in which the error occurred or to which the programmed data belongs, must be discarded. Other Blocks may still be used. The error bit resets after a Read/Reset (RD) instruction. In case of success of Program or Erase, the error bit will be set to '0'.

**Erase Timer Bit (DQ3).** This bit is set to '0' by the P/E.C. when the last block Erase command has been entered to the Command Interface and it is awaiting the Erase start. When the erase timeout period is finished, DQ3 returns to '1', in the range of 80µs to 120µs.

| Mode                                                   | DQ7 | DQ6    | DQ2    |
|--------------------------------------------------------|-----|--------|--------|
| Program                                                | DQ7 | Toggle | 1      |
| Erase                                                  | 0   | Toggle | N/A    |
| Erase Suspend Read<br>(in Erase Suspend<br>block)      | 1   | 1      | Toggle |
| Erase Suspend Read<br>(outside Erase Suspend<br>block) | DQ7 | DQ6    | DQ2    |
| Erase Suspend Program                                  | DQ7 | Toggle | 1      |

Á7/

#### Table 16. Polling and Toggle Bits

| DQ | Name              | Logic Level                                          | Definition                                                                                                                      | Note                                                                                                                    |
|----|-------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
|    |                   | '1'                                                  | Erase Complete or erase block in Erase Suspend.                                                                                 |                                                                                                                         |
|    | Data              | '0'                                                  | Erase On-going                                                                                                                  | Indicates the P/E.C. status, check                                                                                      |
| 7  | Data<br>Polling   | DQ                                                   | Program Complete or data of<br>non erase block during Erase<br>Suspend.                                                         | during Program or Erase, and on<br>completion before checking bits DQ5<br>for Program or Erase Success.                 |
|    |                   | DQ                                                   | Program On-going <sup>(2)</sup>                                                                                                 |                                                                                                                         |
|    |                   | '-1-0-1-0-1-0-1-'                                    | Erase or Program On-going                                                                                                       | Successive reads output                                                                                                 |
|    |                   | DQ                                                   | Program Complete                                                                                                                | complementary data on DQ6 while<br>Programming or Erase operations are                                                  |
| 6  | Toggle Bit        | '-1-1-1-1-1-1-'                                      | Erase Complete or Erase<br>Suspend on currently addressed<br>block                                                              | on-going. DQ6 remains at constant<br>level when P/E.C. operations are<br>completed or Erase Suspend is<br>acknowledged. |
| 5  | Error Bit         | '1'                                                  | Program or Erase Error                                                                                                          | This bit is set to '1' in the case of                                                                                   |
| Э  | ETIOL BIL         | '0'                                                  | Program or Erase On-going                                                                                                       | Programming or Erase failure.                                                                                           |
| 4  | Reserved          |                                                      |                                                                                                                                 |                                                                                                                         |
| 3  | Erase Time<br>Bit | '1'                                                  | Erase Timeout Period Expired                                                                                                    | P/E.C. Erase operation has started.<br>Only possible command entry is Erase<br>Suspend (ES)                             |
|    | ы                 | '0'                                                  | Erase Timeout Period On-going                                                                                                   | An additional block to be erased in parallel can be entered to the P/E.C:                                               |
| 2  | Toggle Bit        | '-1-0-1-0-1-0-1-'                                    | Erase Suspend read in the<br>Erase Suspended Block.<br>Erase Error due to the currently<br>addressed block (when DQ5 =<br>'1'). | Indicates the erase status and allows                                                                                   |
| 2  |                   | 1                                                    | Program on-going or Erase<br>Complete.                                                                                          | to identify the erased block.                                                                                           |
|    |                   | DQ Erase Suspend read on non<br>Erase Suspend block. |                                                                                                                                 |                                                                                                                         |
| 1  | Reserved          |                                                      |                                                                                                                                 |                                                                                                                         |
| 0  | Reserved          |                                                      |                                                                                                                                 |                                                                                                                         |

# Table 17. Status Register Bits <sup>(1)</sup>

Note: 1. Logic level '1' is High, '0' is Low. -0-1-0-0-0-1-1-1-0- represent bit value in successive Read operations.
2. In case of double word program DQ7 refers to the last word input.

#### POWER CONSUMPTION

#### **Power Down**

The memory provides Reset/Power Down control input RPF. The Power Down function can be activated only if the relevant Configuration Register bit is set to '1'. In this case, when the RPF signal is pulled at V<sub>SS</sub> the supply current drops to typically I<sub>DDD</sub> (see Table 24), the memory is deselected and the outputs are in high impedance.If RPF is pulled to V<sub>SS</sub> during a Program or Erase operation, this operation is aborted in  $t_{PLQTV}$  and the memory content is no longer valid (see Reset/Power Down input description).

#### **Power Up**

The memory Command Interface is reset on Power Up to Read Array. Either EF or WF must be tied to  $V_{IH}$  during Power Up to allow maximum security and the possibility to write a command on the first rising edge of WF.

#### **Supply Rails**

Normal precautions must be taken for supply voltage decoupling; each device in a system should have the V<sub>CCF</sub> rails decoupled with a 0.1µF capacitor close to the V<sub>CCF</sub> and V<sub>SS</sub> pins. The PCB trace widths should be sufficient to carry the required V<sub>CCF</sub> program and erase currents.



#### **COMMON FLASH INTERFACE (CFI)**

The Common Flash Interface (CFI) specification is a JEDEC approved, standardised data structure that can be read from the Flash memory device. CFI allows a system software to query the flash device to determine various electrical and timing parameters, density information and functions supported by the device. CFI allows the system to easily interface to the Flash memory, to learn about its features and parameters, enabling the software to configure itself when necessary.

Tables 18, 19, 20, and 21 show the address used to retrieve each data.

The CFI data structure gives information on the device, such as the sectorization, the command set and some electrical specifications. Tables 18, 19, 20, and 21 show the addresses used to retrieve each data. The CFI data structure contains also a security area; in this section, a 64 bit unique security number is written, starting at address 81h. This area can be accessed only in read mode and there are no ways of changing the code after it has been written by ST. Write a read instruction to return to Read mode. Refer to the CFI Query instruction to understand how the M36DR232 enters the CFI Query mode.

| Offset | Sub-section Name                                  | Description                                                              |
|--------|---------------------------------------------------|--------------------------------------------------------------------------|
| 00h    | Reserved                                          | Reserved for algorithm-specific information                              |
| 10h    | CFI Query Identification String                   | Command set ID and algorithm data offset                                 |
| 1Bh    | System Interface Information                      | Device timing & voltage information                                      |
| 27h    | Device Geometry Definition                        | Flash device layout                                                      |
| Ρ      | Primary Algorithm-specific Extended Query table   | Additional information specific to the Primary<br>Algorithm (optional)   |
| А      | Alternate Algorithm-specific Extended Query table | Additional information specific to the Alternate<br>Algorithm (optional) |

#### Table 18. Query Structure Overview

Note: The Flash memory display the CFI data structure when CFI Query command is issued. In this table are listed the main sub-sections detailed in Tables 19, 20 and 21. Query data are always presented on the lowest order data outputs.

| Offset  | Data                          | Description                                                                |  |
|---------|-------------------------------|----------------------------------------------------------------------------|--|
| 00h     | 0020h                         | Manufacturer Code                                                          |  |
| 01h     | 00A0h - top<br>00A1h - bottom | Device Code                                                                |  |
| 02h-0Fh | reserved                      | Reserved                                                                   |  |
| 10h     | 0051h                         | Query Unique ASCII String "QRY"                                            |  |
| 11h     | 0052h                         | Query Unique ASCII String "QRY"                                            |  |
| 12h     | 0059h                         | Query Unique ASCII String "QRY"                                            |  |
| 13h     | 0002h                         | Primary Algorithm Command Set and Control Interface ID code 16 bit ID code |  |
| 14h     | 0000h                         | defining a specific algorithm                                              |  |
| 15h     | offset = $P = 0040h$          | Address for Drimony Algorithm sytended Query table                         |  |
| 16h     | 0000h                         | Address for Primary Algorithm extended Query table                         |  |
| 17h     | 0000h                         | Alternate Vendor Command Set and Control Interface ID Code second vendor   |  |
| 18h     | 0000h                         | - specified algorithm supported (note: 0000h means none exists)            |  |
| 19h     | value = A = 0000h             | Address for Alternate Algorithm extended Query table                       |  |
| 1Ah     | 0000h                         | note: 0000h means none exists                                              |  |

#### Table 19. CFI Query Identification String

Note: 1. Query data are always presented on the lowest - order data outputs (DQ7-DQ0) only. DQ8-DQ15 are '0'.

| Offset | Data  | Description                                                                                                                                                                     |
|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1Bh    | 0017h | V <sub>CCF</sub> Logic Supply Minimum Program/Erase or Write voltage         bit 7 to 4       BCD value in volts         bit 3 to 0       BCD value in 100 millivolts           |
| 1Ch    | 0022h | V <sub>CCF</sub> Logic Supply Maximum Program/Erase or Write voltage<br>bit 7 to 4 BCD value in volts<br>bit 3 to 0 BCD value in 100 millivolts                                 |
| 1Dh    | 0000h | VPPF [Programming] Supply Minimum Program/Erase voltagebit 7 to 4HEX value in voltsbit 3 to 0BCD value in 100 millivoltsNote: This value must be 0000h if no VPP pin is present |
| 1Eh    | 00C0h | VPPF [Programming] Supply Maximum Program/Erase voltagebit 7 to 4HEX value in voltsbit 3 to 0BCD value in 100 millivoltsNote: This value must be 0000h if no VPP pin is present |
| 1Fh    | 0004h | Typical timeout per single byte/word program (multi-byte program count = 1), $2^n \mu s$ (if supported; 0000h = not supported)                                                  |
| 20h    | 0000h | Typical timeout for maximum-size multi-byte program or page write, $2^n \mu s$ (if supported; 0000h = not supported)                                                            |
| 21h    | 000Ah | Typical timeout per individual block erase, 2 <sup>n</sup> ms<br>(if supported; 0000h = not supported)                                                                          |
| 22h    | 0000h | Typical timeout for full chip erase, 2 <sup>n</sup> ms<br>(if supported; 0000h = not supported)                                                                                 |
| 23h    | 0004h | Maximum timeout for byte/word program, 2 <sup>n</sup> times typical (offset 1Fh) (0000h = not supported)                                                                        |
| 24h    | 0000h | Maximum timeout for multi-byte program or page write, 2 <sup>n</sup> times typical (offset 20h) (0000h = not supported)                                                         |
| 25h    | 0004h | Maximum timeout per individual block erase, 2 <sup>n</sup> times typical (offset 21h)<br>(0000h = not supported)                                                                |
| 26h    | 0000h | Maximum timeout for chip erase, 2 <sup>n</sup> times typical (offset 22h)<br>(0000h = not supported)                                                                            |

# Table 20. CFI Query System Interface Information

| Offset Word<br>Mode | Data      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|---------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 27h                 | 0016h     | Device Size = 2 <sup>n</sup> in number of bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 28h                 | 0001h     | Flack Davies laterface Orde description Asymphysics (4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 29h                 | 0000h     | Flash Device Interface Code description: Asynchronous x16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 2Ah                 | 0000h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 2Bh                 | 0000h     | Maximum number of bytes in multi-byte program or page = $2^{n}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 2Ch                 | 0002h     | Number of Erase Block Regions within device<br>bit 7 to $0 = x =$ number of Erase Block Regions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                     |           | <ul> <li>Note:1. x = 0 means no erase blocking, i.e. the device erases at once in "bulk."</li> <li>2. x specifies the number of regions within the device containing one or more contiguous Erase Blocks of the same size. For example, a 128KB device (1Mb) having blocking of 16KB, 8KB, four 2KB, two 16KB, and one 64KB is considered to have 5 Erase Block Regions. Even though two regions both contain 16KB blocks, the fact that they are not contiguous means they are separate Erase Block Regions.</li> <li>3. By definition, symmetrically block devices have only one blocking region.</li> </ul> |  |  |  |  |
| M36DR232A           | M36DR232A | Erase Block Region Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 2Dh                 | 003Eh     | bit 31 to $16 = z$ , where the Erase Block(s) within this Region are (z) times 256 bytes in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 2Eh                 | 0000h     | size. The value $z = 0$ is used for 128 byte block size.<br>e.g. for 64KB block size, $z = 0100h = 256 \Rightarrow 256 \Rightarrow 256 = 64K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 2Fh                 | 0000h     | bit 15 to $0 = y$ , where $y+1 = N$ umber of Erase Blocks of identical size within the Erase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 30h                 | 0001h     | Block Region:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 31h                 | 0007h     | e.g. y = D15-D0 = FFFFh => y+1 = 64K blocks [maximum number]<br>y = 0 means no blocking (# blocks = y+1 = "1 block")                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 32h                 | 0000h     | Note: $y = 0$ value must be used with number of block regions of one as indicated<br>by $(x) = 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 33h                 | 0020h     | $\mathcal{S}_{\mathcal{S}}(\mathcal{N}) = \mathcal{S}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 34h                 | 0000h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| M36DR232B           | M36DR232B |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 2Dh                 | 0007h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 2Eh                 | 0000h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 2Fh                 | 0020h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 30h                 | 0000h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 31h                 | 003Eh     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 32h                 | 0000h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 33h                 | 0000h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 34h                 | 0001h     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

# Table 21. Device Geometry Definition



### SRAM COMPONENT

### **Device Operations**

The following operations can be performed using the appropriate bus cycles: Read Array, Write Array, Output Disable, Power Down (see Table 3).

**Read.** Read operations are used to output the contents of the SRAM Array. The <u>SRAM</u> is in Read mode whenever <u>W</u>rite Enable (WS) is at  $V_{IH}$  with <u>Output Enable (GS) at  $V_{IL}$ , and both Chip Enables (E1S and E2S) and UBS, LBS combinations are asserted.</u>

Valid data will be available at the output pins within  $t_{AVQV}$  after the last stable address, providing GS is Low, E1S is Low and E2S is High. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter ( $t_{E1LQV}$ ,  $t_{E2HQV}$ , or  $t_{GLQV}$ ) rather than the address. Data out may be indeterminate at  $t_{E1LQX}$ ,  $t_{E2HQX}$  and  $t_{GLQX}$ , but data lines will always be valid at  $t_{AVQV}$  (see Table 31, Figures 16 and 17).

**Write.** Write operations are used to write data in the <u>SRAM</u>. The <u>S</u>RAM is in Write mode whenever the WS and E1S pins are at  $V_{IL}$ , with E2S at  $V_{IH}$ . Either the Chip Enable inputs (E1S and E2S) or the Write Enable input (WS) must be de-asserted during address transitions for subsequent write cycles. Write begins with the concurrence of both Chip Enables being active with WS at  $V_{IL}$ . A Write begins at the latest transition among E1S going to  $V_{IL}$ , E2S going to  $V_{IH}$  and WS going to  $V_{IL}$ . Therefore, address setup time is referenced to Write Enable and both Chip Enables as  $t_{AVWL}$ ,  $t_{AVE1L}$  and  $t_{AVE2H}$  respectively, and is determined by the latter

occurring edge. The Write cycle can be terminated by the rising edge of E1S, the rising edge of WS or the falling edge of E2S, whichever occurs first. If the Output is enabled ( $\overline{E1S}=V_{IL}$ ,  $E2S=V_{IH}$  and  $\overline{GS}=V_{IL}$ ), then WS will return the outputs to high impedance within  $t_{WLQZ}$  of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for  $t_{DVWH}$ before the rising edge of Write Enable, or for  $t_{DVE1H}$  before the rising edge of E1S or for  $t_{DVE2L}$ before the falling edge of E2S, whichever occurs first, and remain valid for  $t_{WHDX}$ ,  $t_{E1HAX}$  or  $t_{E2LAX}$ (see Table 32, Figure 19, 21, 23).

**Standby/Power-Down.** The SRAM chip has a Chip Enable power-down feature which invokes an automatic standby mode (see Table 31, Figure 18) whenever either Chip Enable is de-asserted (E1S= $V_{IH}$  or E2S= $V_{IL}$ ).

#### **Data Retention**

The SRAM data retention performances as V<sub>CCS</sub> go down to V<sub>DR</sub> are described in Table 33 and Figure 23, 24. In E1S controlled data retention mode, minimum standby current mode is entered when  $E1S \ge V_{CCS} - 0.2V$  and  $E2S \le 0.2V$  or  $E2S \ge V_{CCS} - 0.2V$ . In E2S controlled data retention mode, minimum standby current mode is entered when  $E2S \le 0.2V$ .

**Output Disable.** The data outputs <u>are</u> high impedance when the <u>Output Enable</u> (GS) is at  $V_{IH}$  with Write Enable (WS) at  $V_{IH}$ .



### **Table 22. AC Measurement Conditions**

| Input Rise and Fall Times             | ≤ 4ns                |
|---------------------------------------|----------------------|
| Input Pulse Voltages                  | 0 to V <sub>DD</sub> |
| Input and Output Timing Ref. Voltages | V <sub>DD</sub> /2   |

### Figure 5. AC Measurement Waveform





Note: V<sub>DD</sub> means V<sub>DDF</sub> = V<sub>DDS</sub>

# Table 23. Device Capacitance <sup>(1)</sup> (T<sub>A</sub> = 25 °C, f = 1 MHz)

| Symbol           | Parameter Test Condition |                       | Min | Max | Unit |
|------------------|--------------------------|-----------------------|-----|-----|------|
| C <sub>IN</sub>  | Input Capacitance        | $V_{IN} = 0V$         |     | 10  | pF   |
| C <sub>OUT</sub> | Output Capacitance       | V <sub>OUT</sub> = 0V |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

57



23/46

Table 24. DC Characteristics (T<sub>A</sub> = -40 to  $85^{\circ}$ C; V<sub>DDF</sub> = V<sub>DDS</sub> = 1.65V to 2.2V)

| Symbol                           | Parameter                              | Device          | Test Condition                                                                                                                                                                                                           | Min                  | Тур | Max                  | Unit |
|----------------------------------|----------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|------|
| ILI                              | Input Leakage<br>Current               | Flash &<br>SRAM | $0V \le V_{IN} \le V_{DD}$                                                                                                                                                                                               |                      |     | ±2                   | μA   |
| I <sub>LO</sub>                  | Output Leakage<br>Current              | Flash &<br>SRAM | $0V \le V_{OUT} \le V_{DD}$                                                                                                                                                                                              |                      |     | ±10                  | μA   |
|                                  | Vac Standby                            | Flash           | EF = V <sub>DDF</sub> ± 0.2V<br>V <sub>DDF</sub> = V <sub>DD</sub> max                                                                                                                                                   |                      | 15  | 50                   | μA   |
| I <sub>DDS</sub>                 | V <sub>DD</sub> Standby<br>Current     | SRAM            | $\label{eq:bound} \begin{split} \overline{E1S} \geq V_{DDS} & -0.2V, \ E2S \leq V_{DDS} - 0.2V, \\ V_{IN} \geq V_{DDS} - 0.2V \\ or \ V_{IN} \leq V_{DDS} - 0.2V, \ f=0 \end{split}$                                     |                      | 10  | 50                   | μA   |
| IDDD                             | Supply Current<br>(Reset)              | Flash           | $\overline{RPF} = V_{SSF} \pm 0.2V$                                                                                                                                                                                      |                      | 2   | 10                   | μA   |
| I <sub>DD</sub>                  | Supply Current                         | SRAM            | $\begin{split} I_{IO} &= 0 \text{ mA}, \overline{E1S} = V_{IL}, E2S = \overline{WS} = V_{IH}, \\ V_{IN} &= V_{IL} \text{ or } V_{IH}, V_{DDS} = V_{DD} \text{ max}, \\ \text{ cycle time } = 1 \mu \text{s} \end{split}$ |                      | 1   | 2                    | mA   |
| טטי                              | Supply Current                         | SIXAM           | $\begin{split} I_{IO} &= 0 \text{ mA, } \overline{E1S} = V_{IL}, \text{ E2S} = \overline{WS} = V_{IH}, \\ V_{IN} &= V_{IL} \text{ or } V_{IH}, V_{DDS} = V_{DD} \text{ max}, \\ & \text{min cycle time} \end{split}$     |                      | 3   | 7                    | mA   |
| I <sub>DDR</sub>                 | Supply Current<br>(Read)               | Flash           | $\overline{\text{EF}} = \text{V}_{\text{IL}}, \overline{\text{GF}} = \text{V}_{\text{IH}}, \text{ f} = 5 \text{ MHz}$                                                                                                    |                      | 10  | 20                   | mA   |
| I <sub>DDW</sub>                 | Supply Current<br>(Program)            | Flash           | Program in progress                                                                                                                                                                                                      |                      | 10  | 20                   | mA   |
| IDDWD                            | Supply Current<br>(Dual Bank)          | Flash           | Program/Erase in progress in one bank<br>Read in the other bank                                                                                                                                                          |                      | 20  | 40                   | mA   |
| I <sub>DDE</sub>                 | Supply Current<br>(Erase)              | Flash           | Erase in progress                                                                                                                                                                                                        |                      | 10  | 20                   | mA   |
| I <sub>DDES</sub> <sup>(1)</sup> | Supply Current<br>(Erase Suspend)      | Flash           | Erase Suspend in progress                                                                                                                                                                                                |                      |     | 50                   | μA   |
| I <sub>DDWS</sub> <sup>(1)</sup> | Supply Current<br>(Program<br>Suspend) | Flash           | Program Suspend in progress                                                                                                                                                                                              |                      |     | 50                   | μA   |
| lana                             | Program Current                        | Floop           | $V_{PPF} \le V_{DDS}$                                                                                                                                                                                                    |                      | 0.2 | 5                    | μA   |
| I <sub>PPS</sub>                 | (Standby)                              | Flash           | $V_{PPF} = 12V \pm 0.6V$                                                                                                                                                                                                 |                      | 100 | 400                  | μA   |
| 1                                | Program Current                        | Floop           | $V_{PPF} \le V_{DDS}$                                                                                                                                                                                                    |                      | 0.2 | 5                    | μA   |
| I <sub>PPR</sub>                 | (Read)                                 | Flash           | $V_{PPF} = 12V \pm 0.6V$                                                                                                                                                                                                 |                      | 100 | 400                  | μA   |
| IPPW                             | Program Current<br>(Program)           | Flash           | V <sub>PPF</sub> = 12V ± 0.6V<br>Program in progress                                                                                                                                                                     |                      | 5   | 10                   | mA   |
| IPPE                             | Program Current<br>(Erase)             | Flash           | V <sub>PPF</sub> = 12V ± 0.6V<br>Program in progress                                                                                                                                                                     |                      | 5   | 10                   | mA   |
| VIL                              | Input Low Voltage                      | Flash &<br>SRAM |                                                                                                                                                                                                                          | -0.5                 |     | 0.4                  | V    |
| VIH                              | Input High<br>Voltage                  | Flash &<br>SRAM |                                                                                                                                                                                                                          | 1.4                  |     | V <sub>DD</sub> +0.2 | V    |
| V <sub>OL</sub>                  | Output Low<br>Voltage                  | Flash &<br>SRAM | $V_{DDF} = V_{DDS} = V_{DD} min$<br>$I_{OL} = 100 \mu A$                                                                                                                                                                 |                      |     | 0.2                  | V    |
| V <sub>OH</sub>                  | Output High<br>Voltage                 | Flash &<br>SRAM | $V_{DDF} = V_{DDS} = V_{DD} min$<br>$I_{OH} = -100 \mu A$                                                                                                                                                                | V <sub>DD</sub> -0.1 |     |                      | V    |

**A7/** 

| Symbol           | Parameter                                           | Device | Test Condition | Min  | Тур | Max  | Unit |
|------------------|-----------------------------------------------------|--------|----------------|------|-----|------|------|
| V <sub>PPL</sub> | Program Voltage<br>(Program or<br>Erase operations) | Flash  |                | 1.65 |     | 2.2  | V    |
| Vpph             | Program Voltage<br>(Program or<br>Erase operations) | Flash  |                | 11.4 |     | 12.6 | V    |
| Vpplk            | Program Voltage<br>(Program and<br>Erase lock-out)  | Flash  |                |      |     | 1    | V    |

Note: 1. IDDES and IDDWS are specified with device deselected. If device is read while in erase suspend, current draw is sum of IDDES and IDDR. If the device is read while in program suspend, current draw is the sum of IDDWS and IDDR.

# Table 25. Flash Read AC Characteristics

 $(TA = -40 \text{ to } 85^{\circ}\text{C}; V_{DDF} = 1.65\text{V to } 2.2\text{V})$ 

|                                  |                  | Alt Parameter                              |                                                   |     |     |     |     |      |
|----------------------------------|------------------|--------------------------------------------|---------------------------------------------------|-----|-----|-----|-----|------|
| Symbol                           | Alt              |                                            | Test Condition                                    | 100 |     | 120 |     | Unit |
|                                  |                  |                                            |                                                   | Min | Max | Min |     |      |
| t <sub>AVAV</sub>                | t <sub>RC</sub>  | Address Valid to Next Address<br>Valid     | $\overline{EF} = V_{IL},  \overline{GF} = V_{IL}$ | 100 |     | 120 |     | ns   |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to Output Valid<br>(Random)  | $\overline{EF} = V_{IL},  \overline{GF} = V_{IL}$ |     | 100 |     | 120 | ns   |
| t <sub>AVQV1</sub>               | tPAGE            | Address Valid to Output Valid<br>(Page)    | $\overline{EF} = V_{IL},  \overline{GF} = V_{IL}$ |     | 35  |     | 45  | ns   |
| taxqx                            | tон              | Address Transition to Output<br>Transition | $\overline{EF} = V_{IL},  \overline{GF} = V_{IL}$ | 0   |     | 0   |     | ns   |
| t <sub>EHQX</sub>                | t <sub>OH</sub>  | Chip Enable High to Output<br>Transition   | $\overline{GF} = V_{IL}$                          | 0   |     | 0   |     | ns   |
| t <sub>EHQZ</sub> <sup>(1)</sup> | t <sub>HZ</sub>  | Chip Enable High to Output Hi-Z            | $\overline{GF} = V_{IL}$                          |     | 25  |     | 35  | ns   |
| t <sub>ELQV</sub> <sup>(2)</sup> | t <sub>CE</sub>  | Chip Enable Low to Output Valid            | $\overline{GF} = V_{IL}$                          |     | 100 |     | 120 | ns   |
| t <sub>ELQX</sub> <sup>(1)</sup> | t <sub>LZ</sub>  | Chip Enable Low to Output<br>Transition    | $\overline{GF} = V_{IL}$                          | 0   |     | 0   |     | ns   |
| tGHQX                            | tон              | Output Enable High to Output Transition    | $\overline{EF} = V_{IL}$                          | 0   |     | 0   |     | ns   |
| t <sub>GHQZ</sub> <sup>(1)</sup> | tDF              | Output Enable High to Output<br>Hi-Z       | $\overline{EF} = V_{IL}$                          |     | 25  |     | 35  | ns   |
| t <sub>GLQV</sub> <sup>(2)</sup> | tOE              | Output Enable Low to Output<br>Valid       | $\overline{EF} = V_{IL}$                          |     | 25  |     | 35  | ns   |
| t <sub>GLQX</sub> <sup>(1)</sup> | tolz             | Output Enable Low to Output Transition     | $\overline{EF} = V_{IL}$                          | 0   |     | 0   |     | ns   |

Note: 1. Sampled only, not 100% tested.

2.  $\overline{\text{GF}}$  may be delayed by up to  $t_{\text{ELQV}}$  -  $t_{\text{GLQV}}$  after the falling edge of  $\overline{\text{EF}}$  without increasing  $t_{\text{ELQV}}$ 

57

# Figure 7. Flash Read AC Waveforms



26/46



# Table 26. Flash Write AC Characteristics, Write Enable Controlled (T\_A = -40 to 85 °C; V\_{DDF} = 1.65V to 2.2V

|                    |                  |                                                |     | Flash |     |     |      |  |
|--------------------|------------------|------------------------------------------------|-----|-------|-----|-----|------|--|
| Symbol             | Alt              | Parameter                                      | 100 |       | 120 |     | Unit |  |
|                    |                  |                                                | Min | Мах   | Min | Max |      |  |
| t <sub>AVAV</sub>  | t <sub>WC</sub>  | Address Valid to Next Address Valid            | 100 |       | 120 |     | ns   |  |
| tAVWL              | t <sub>AS</sub>  | Address Valid to Write Enable Low              | 0   |       | 0   |     | ns   |  |
| t <sub>DVWH</sub>  | t <sub>DS</sub>  | Input Valid to Write Enable High               | 50  |       | 50  |     | ns   |  |
| tELWL              | tcs              | Chip Enable Low to Write Enable Low            | 0   |       | 0   |     | ns   |  |
| t <sub>GHWL</sub>  |                  | Output Enable High to Write Enable Low         | 0   |       | 0   |     | ns   |  |
| t <sub>PLQ7V</sub> |                  | RPF Low to Reset Complete During Program/Erase |     | 15    |     | 15  | μs   |  |
| <b>t</b> VDHEL     | tvcs             | V <sub>CCF</sub> High to Chip Enable Low       | 50  |       | 50  |     | μs   |  |
| tWHDX              | t <sub>DH</sub>  | Write Enable High to Input Transition          | 0   |       | 0   |     | ns   |  |
| twhen              | tCH              | Write Enable High to Chip Enable High          | 0   |       | 0   |     | ns   |  |
| twhgl              | tOEH             | Write Enable High to Output Enable Low         | 30  |       | 30  |     | ns   |  |
| t <sub>WHWL</sub>  | t <sub>WPH</sub> | Write Enable High to Write Enable Low          | 30  |       | 30  |     | ns   |  |
| t <sub>WLAX</sub>  | t <sub>AH</sub>  | Write Enable Low to Address Transition         | 50  |       | 50  |     | ns   |  |
| t <sub>WLWH</sub>  | t <sub>WP</sub>  | Write Enable Low to Write Enable High          | 50  |       | 50  |     | ns   |  |

# Figure 9. Flash Write AC Waveforms, WF Controlled



57

Note: 1. Address are latched on the falling edge of  $\overline{\text{WF}}$ , Data is latched on the rising edge of  $\overline{\text{WF}}$ .

28/46

| Table 27. Flash Write AC Characteristics, Chip Enable Controlled                  |
|-----------------------------------------------------------------------------------|
| $(T_A = -40 \text{ to } 85 \text{ °C}; V_{DDF} = 1.65 \text{V to } 2.2 \text{V})$ |

| Symbol             |                  | Parameter                                      |     | Flash |     |     |      |  |
|--------------------|------------------|------------------------------------------------|-----|-------|-----|-----|------|--|
|                    | Alt              |                                                |     | 100   |     | 20  | Unit |  |
|                    |                  |                                                | Min | Мах   | Min | Max |      |  |
| t <sub>AVAV</sub>  | t <sub>WC</sub>  | Address Valid to Next Address Valid            | 100 |       | 120 |     | ns   |  |
| tAVEL              | t <sub>AS</sub>  | Address Valid to Chip Enable Low               | 0   |       | 0   |     | ns   |  |
| <b>t</b> DVEH      | t <sub>DS</sub>  | Input Valid to Chip Enable High                | 50  |       | 50  |     | ns   |  |
| t <sub>EHDX</sub>  | t <sub>DH</sub>  | Chip Enable High to Input Transition           | 0   |       | 0   |     | ns   |  |
| t <sub>EHEL</sub>  | t <sub>CPH</sub> | Chip Enable High to Chip Enable Low            | 30  |       | 30  |     | ns   |  |
| t <sub>EHGL</sub>  | t <sub>OEH</sub> | Chip Enable High to Output Enable Low          | 30  |       | 30  |     | ns   |  |
| tehwh              | t <sub>WH</sub>  | Chip Enable High to Write Enable High          | 0   |       | 0   |     | ns   |  |
| t <sub>ELAX</sub>  | t <sub>AH</sub>  | Chip Enable Low to Address Transition          | 50  |       | 50  |     | ns   |  |
| t <sub>ELEH</sub>  | t <sub>CP</sub>  | Chip Enable Low to Chip Enable High            | 50  |       | 50  |     | ns   |  |
| <b>t</b> GHEL      |                  | Output Enable High Chip Enable Low             | 0   |       | 0   |     | ns   |  |
| t <sub>PLQ7V</sub> |                  | RPF Low to Reset Complete During Program/Erase |     | 15    |     | 15  | μs   |  |
| tvdhwl             | t <sub>VCS</sub> | V <sub>CCF</sub> High to Write Enable Low      | 50  |       | 50  |     | μs   |  |
| t <sub>WLEL</sub>  | t <sub>WS</sub>  | Write Enable Low to Chip Enable Low            | 0   |       | 0   |     | ns   |  |

# Figure 10. Flash Write AC Waveforms, EF Controlled



Note: Address are latched on the falling edge of  $\overline{EF}$ , Data is latched on the rising edge of  $\overline{EF}$ .

# Table 28. Flash Read and Write AC Characteristics, RPF Related

| $(T_A = -40 \text{ to } 85^\circ \text{C}; \text{V}_{\text{DD}})$ | F = 1.65V  to  2.2V) |
|-------------------------------------------------------------------|----------------------|
|-------------------------------------------------------------------|----------------------|

|                     |                 | Parameter                                         | Test Condition |     |     |     |     |      |
|---------------------|-----------------|---------------------------------------------------|----------------|-----|-----|-----|-----|------|
| Symbol              | Alt             |                                                   |                | 100 |     | 120 |     | Unit |
|                     |                 |                                                   |                | Min | Max | Min | Max |      |
| t <sub>PHQ7V1</sub> |                 | RPF High to Data Valid (Read Mode)                |                |     | 150 |     | 150 | ns   |
| tphq7v2             |                 | RPF High to Data Valid<br>(Power Down enabled)    |                |     | 50  |     | 50  | μs   |
| <b>t</b> PLPH       | t <sub>RP</sub> | RPF Pulse Width                                   |                | 100 |     | 100 |     | ns   |
| t <sub>PLQ7V</sub>  |                 | RPF Low to Reset Complete<br>During Program/Erase |                |     | 15  |     | 15  | μs   |

# Figure 11. Flash Read and Write AC Waveforms, RPF Related



**A7/** 

| $T_A = -40$ to as C, $v_{DDF} = 1.03$ to 2.2v, $v_{PFF} = v_{DDF}$ unless otherwise specified) |         |                    |      |                                  |        |  |  |
|------------------------------------------------------------------------------------------------|---------|--------------------|------|----------------------------------|--------|--|--|
| Parameter                                                                                      | Min     | Max <sup>(1)</sup> | Тур  | Typical after<br>100k W/E Cycles | Unit   |  |  |
| Parameter Block (4 KWord) Erase (Preprogrammed)                                                |         | 2.5                | 0.15 | 0.4                              | S      |  |  |
| Main Block (32 KWord) Erase (Preprogrammed)                                                    |         | 10                 | 1    | 3                                | s      |  |  |
| Bank Erase (Preprogrammed, Bank A)                                                             |         |                    | 2    | 6                                | s      |  |  |
| Bank Erase (Preprogrammed, Bank B)                                                             |         |                    | 10   | 30                               | s      |  |  |
| Chip Program <sup>(2)</sup>                                                                    |         |                    | 20   | 25                               | s      |  |  |
| Chip Program (DPG, V <sub>PP</sub> = 12V) <sup>(2)</sup>                                       |         |                    | 10   |                                  | s      |  |  |
| Word Program                                                                                   |         | 200                | 10   | 10                               | μs     |  |  |
| Program/Erase Cycles (per Block)                                                               | 100,000 |                    |      |                                  | cycles |  |  |

Table 29. Flash Program, Erase Times and Program, Erase Endurance Cycles  $(T_A = -40 \text{ to } 85^{\circ}\text{C}; V_{DDF} = 1.65\text{V to } 2.2\text{V}, V_{PPF} = V_{DDF} \text{ unless otherwise specified})$ 

Note: 1. Max values refer to the maximum time allowed by the internal algorithm before error bit is set. Worst case conditions program or erase should perform significantly better.

2. Excludes the time needed to execute the sequence for program instruction.

# Table 30. Flash Data Polling and Toggle Bits AC Characteristics <sup>(1)</sup> $(T_A = -40 \text{ to } 85 \text{ }^\circ\text{C}; \text{ V}_{DDF} = 1.65 \text{V to } 2.2 \text{V})$

| Symbol             | Parameter                                                                       | Fla | Unit |      |
|--------------------|---------------------------------------------------------------------------------|-----|------|------|
| Symbol             | Farameter                                                                       | Min | Max  | Onit |
| trucru             | Chip Enable High to DQ7 Valid (Program, EF Controlled)                          | 10  | 200  | μs   |
| tehq7V             | Chip Enable High to DQ7 Valid (Block Erase, EF Controlled)                      | 1   | 10   | S    |
| t <sub>EHOV</sub>  | Chip Enable High to Output Valid (Program)                                      |     | 200  | μs   |
| 'EHQV              | Chip Enable High to Output Valid (Block Erase)                                  | 1   | 10   | s    |
| t <sub>Q7VQV</sub> | Q7 Valid to Output Valid (Data Polling)                                         |     | 0    | ns   |
|                    | Write Enable High to DQ7 Valid (Program, WF Controlled)                         | 10  | 200  | μs   |
| twhq7∨             | Write Enable High to DQ7 Valid (Block Erase, $\overline{\text{WF}}$ Controlled) | 1   | 10   | s    |
| t <sub>WHQV</sub>  | Write Enable High to Output Valid (Program)                                     | 10  | 200  | μs   |
| *VVHQV             | Write Enable High to Output Valid (Block Erase)                                 | 1   | 10   | S    |

Note: 1. All other timings are defined in Read AC Characteristics table.





Figure 13. Flash Data Toggle DQ6, DQ2 AC Waveforms

33/46





Figure 15. Flash Data Toggle Flowchart



# Table 31. SRAM Read AC Characteristics ( $T_A = -40$ to $85^{\circ}C$ ; $V_{DDS} = 1.65V$ to 2.2V)

| Symbol /                       | Alt              | Parameter                                                | SRAM |     | Unit |
|--------------------------------|------------------|----------------------------------------------------------|------|-----|------|
|                                |                  | Parameter                                                | Min  | Max | Unit |
| t <sub>AVAV</sub>              | t <sub>RC</sub>  | Read Cycle Time                                          | 70   |     | ns   |
| t <sub>AVQV</sub>              | t <sub>AA</sub>  | Address Valid to Output Valid                            |      | 70  | ns   |
| t <sub>AXQX</sub>              | tон              | Address Transition to Output Transition                  | 10   |     | ns   |
| t <sub>BHQZ</sub>              | t <sub>BHZ</sub> | UBS, LBS Disable to Hi-Z Output                          |      | 25  | ns   |
| t <sub>BLQV</sub>              | t <sub>BA</sub>  | UBS, LBS Access Time                                     |      | 70  | ns   |
| t <sub>BLQX</sub>              | t <sub>BLZ</sub> | UBS, LBS Enable to Low-Z Output                          | 5    |     | ns   |
| t <sub>E1HQZ</sub>             | t <sub>HZ1</sub> | Chip Enable 1 High to Output Hi-Z                        |      | 25  | ns   |
| t <sub>E1LQV</sub>             | t <sub>CO1</sub> | Chip Enable 1 Low to Output Valid                        |      | 70  | ns   |
| t <sub>E1LQX</sub>             | t <sub>LZ1</sub> | Chip Enable 1 Low to Output Transition                   | 10   |     | ns   |
| t <sub>E2HQV</sub>             | t <sub>CO2</sub> | Chip Enable 2 High to Output Valid                       |      | 70  | ns   |
| t <sub>E2HQX</sub>             | t <sub>LZ2</sub> | Chip Enable 2 High to Output Transition                  | 10   |     | ns   |
| t <sub>E2LQZ</sub>             | t <sub>HZ2</sub> | Chip Enable 2 Low to Output Hi-Z                         |      | 25  | ns   |
| t <sub>GHQZ</sub>              | t <sub>OHZ</sub> | Output Enable High to Output Hi-Z                        |      | 25  | ns   |
| tGLQV                          | t <sub>OE</sub>  | Output Enable Low to Output Valid                        |      | 35  | ns   |
| t <sub>GLQX</sub>              | t <sub>OLZ</sub> | Output Enable Low to Output Transition                   | 5    |     | ns   |
| t <sub>PD</sub> <sup>(1)</sup> |                  | Chip Enable 1 High or Chip Enable 2 Low to Power<br>Down | 70   |     | ns   |
| t <sub>PU</sub> <sup>(1)</sup> |                  | Chip Enable 1 Low or Chip Enable 2 High to Power Up      | 0    |     | ns   |

Note: 1. Sampled only. Not 100% tested.





Note:  $\overline{E1S}$  = Low, E2S = High,  $\overline{GS}$  = Low,  $\overline{WS}$  = High.



# Figure 17. SRAM Read AC Waveforms, E1S, E2S or GS Controlled

Note: Write Enable  $(\overline{WS})$  = High.





# Table 32. SRAM Write AC Characteristics

 $(T_A = -40 \text{ to } 85^{\circ}\text{C}; V_{DDS} = 1.65\text{V to } 2.2\text{V})$ 

| Symbol Alt                                 | Alt                                                        | lt Deremeter                             | SR  | SRAM    |    |  |
|--------------------------------------------|------------------------------------------------------------|------------------------------------------|-----|---------|----|--|
| Alt Alt                                    |                                                            | Parameter                                | Min | Min Max |    |  |
| t <sub>AVAV</sub>                          | t <sub>WC</sub>                                            | Write Cycle Time                         | 70  |         | ns |  |
| t <sub>AVE1L</sub>                         | t <sub>AS</sub> (1)                                        | Address Valid to Chip Enable 1 Low       | 0   |         | ns |  |
| t <sub>AVE2H</sub>                         | t <sub>AS</sub> (1)                                        | Address Valid to Chip Enable 2 High      | 0   |         | ns |  |
| t <sub>AVWH</sub>                          | t <sub>AW</sub>                                            | Address Valid to Write Enable High       | 60  |         | ns |  |
| t <sub>AVWL</sub>                          | t <sub>AS</sub> <sup>(1)</sup>                             | Address Valid to Write Enable Low        | 0   |         | ns |  |
| t <sub>BLWH</sub>                          | t <sub>BW</sub>                                            | UBS, LBS Valid to End of Write           | 60  |         | ns |  |
| t <sub>DVE1H</sub>                         | t <sub>DW</sub>                                            | Input Valid to Chip Enable 1 High        | 40  |         | ns |  |
| t <sub>DVE2L</sub>                         | t <sub>DW</sub>                                            | Input Valid to Chip Enable 2 Low         | 40  | 40      |    |  |
| t <sub>DVWH</sub>                          | t <sub>DW</sub>                                            | Input Valid to Write Enable High         | 40  |         | ns |  |
| t <sub>E1HAX</sub>                         | t <sub>WR</sub> (2)                                        | Chip Enable 1 High to Address Transition | 0   | 0       |    |  |
| t <sub>E1LWH</sub> ,<br>t <sub>E2HWH</sub> | t <sub>CW</sub> <sup>(3)</sup>                             | Chip Select to End of Write              | 60  | 60      |    |  |
| t <sub>E2LAX</sub>                         | t <sub>WR</sub> <sup>(2)</sup>                             | Chip Enable 2 Low to Address Transition  | 0   | 0       |    |  |
| tGHQZ                                      | tGHZ                                                       | Output Enable Higt to Output Hi-Z        | 0   | 0 25    |    |  |
| t <sub>WHAX</sub>                          | t <sub>WR</sub> <sup>(2)</sup>                             | Write Enable High to Address Transition  | 0   | 0       |    |  |
| t <sub>WHDX</sub>                          | t <sub>DH</sub>                                            | Write Enable High to Input Transition    | 0   |         | ns |  |
| t <sub>WHQX</sub>                          | t <sub>OW</sub>                                            | Write Enable High to Output Transition   | 5   | 5       |    |  |
| twlqz                                      | t <sub>WHZ</sub>                                           | Write Enable Low to Output Hi-Z          | 0   | 0 25    |    |  |
| twLwH                                      | WH t <sub>WP</sub> <sup>(4)</sup> Write Enable Pulse Width |                                          | 50  |         | ns |  |

Note: 1.  $t_{AS}$  is measured from the address valid to the beginning of write.

t<sub>AS</sub> is measured from the address valid to the beginning of write.
 t<sub>WR</sub> is measured from the end or write to the address change. t<sub>WR</sub> applied in case a write ends as E1S or WS going high.
 t<sub>CW</sub> is measured from E1S going low end of write.
 A Write occurs during the overlap (t<sub>WP</sub>) of low E1S and low WS. A write begins when E1S goes low and WS goes low with asserting UBS or LBS for single byte operation or simultaneously asserting UBS and LBS for double byte operation. A write ends at the earliest transition when E1S goes high and WS goes high. The t<sub>WP</sub> is measured from the beginning of write to the end of write.



# Figure 19. SRAM Write AC Waveforms, $\overline{WS}$ Controlled with $\overline{GS}$ Low

Note: Output Enable  $(\overline{GS})$  = Low.







Figure 21. SRAM Write Cycle Waveform, UBS and LBS Controlled





# Table 33. SRAM Low V<sub>CCS</sub> Data Retention Characteristics <sup>(1, 2)</sup>

 $(T_A = -40 \text{ to } 85^{\circ}\text{C}; V_{DDS} = 1.65\text{V to } 2.2\text{V})$ 

| Symbol            | Parameter                       | Test Condition                                                                                                                                                       | Min             | Мах | Unit |
|-------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|
| I <sub>DDDR</sub> | Supply Current (Data Retention) | $\label{eq:VDDS} \begin{array}{l} V_{DDS} = 1.0V, \ \overline{E1S} \geq V_{DDS} - 0.2V, \\ E2S \geq V_{DDS} - 0.2V \ \text{or} \ E2S \leq 0.2V, \ f = 0 \end{array}$ |                 | 25  | μA   |
| V <sub>DR</sub>   | Supply Voltage (Data Retention) | $\overline{\text{E1S}} \ge V_{\text{DDS}} - 0.2\text{V}, \text{E2S} \le 0.2\text{V}, \text{f} = 0$                                                                   | 1               | 2.3 | V    |
| t <sub>CDR</sub>  | Chip Disable to Power Down      | $\overline{\text{E1S}} \ge V_{\text{CCS}} - 0.2\text{V}, \text{E2S} \le 0.2\text{V}, \text{f} = 0$                                                                   | 0               |     | ns   |
| t <sub>R</sub>    | Operation Recovery Time         |                                                                                                                                                                      | t <sub>RC</sub> |     | ns   |

Note: 1. All other Inputs V<sub>IH</sub>  $\leq$  V<sub>DD</sub>- 0.2V or V<sub>IL</sub>  $\leq$  0.2V. 2. Sampled only. Not 100% tested.

# Figure 23. SRAM Low V<sub>DDS</sub> Data Retention AC Waveforms, E1S Controlled



Figure 24. SRAM Low V<sub>DDS</sub> Data Retention AC Waveforms, E2S Controlled



#### Table 34. Ordering Information Scheme



C = Cypress's SRAM

Devices are shipped from the factory with the memory content bits erased to '1'.

#### Table 35. Daisy Chain Ordering Scheme

| Example:                   | M36DR232 | -ZA T |
|----------------------------|----------|-------|
| Device Type                |          |       |
| M36DR232                   |          |       |
| Daisy Chain                |          |       |
| -ZA = LFBGA66: 0.8mm pitch |          |       |
| Option                     |          |       |

T = Tape & Reel Packing

For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you.

# Table 36. Revision History

| Date          | Version | Revision Details                                                                                                                              |
|---------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| December 2000 | -01     | First Issue                                                                                                                                   |
| 6-March-2001  | -02     | Document type: from Preliminary Data to Data Sheet                                                                                            |
| 26-July-2001  | -03     | Document Restructured<br>DC Characteristics Table updated (Table 24)<br>SRAM Write AC Waveforms, WS Controlled with GS High added (Figure 20) |
| 19-Nov-2001   | -04     | LFBGA66 mechanical data updated (Table 37)                                                                                                    |



| Symbol | millimeters |       |       | inches |        |        |  |
|--------|-------------|-------|-------|--------|--------|--------|--|
|        | Тур         | Min   | Max   | Тур    | Min    | Max    |  |
| А      |             |       | 1.400 |        |        | 0.0551 |  |
| A1     |             | 0.250 |       |        | 0.0098 |        |  |
| A2     |             |       | 1.100 |        |        | 0.0433 |  |
| b      | 0.400       | 0.350 | 0.450 | 0.0157 | 0.0138 | 0.0177 |  |
| D      | 12.000      | -     | -     | 0.4724 | -      | -      |  |
| D1     | 5.600       | -     | -     | 0.2205 | -      | -      |  |
| D2     | 8.800       | -     | -     | 0.3465 | -      | -      |  |
| ddd    |             |       | 0.100 |        |        | 0.0039 |  |
| E      | 8.000       | -     | -     | 0.3150 | -      | -      |  |
| E1     | 5.600       | -     | -     | 0.2205 | -      | -      |  |
| е      | 0.800       | -     | -     | 0.0315 | -      | -      |  |
| FD     | 1.600       | -     | -     | 0.0630 | -      | -      |  |
| FE     | 1.200       | -     | -     | 0.0472 | -      | -      |  |
| SD     | 0.400       | -     | -     | 0.0157 | -      | -      |  |
| SE     | 0.400       | -     | -     | 0.0157 | -      | -      |  |

#### Table 37. Stacked LFBGA66 - 8 x 8 ball array, 0.8 mm pitch, Package Mechanical Data

### Figure 25. Stacked LFBGA66 - 8 x 8 ball array, 0.8 mm pitch, Bottom View Package Outline



Note: Drawing is not to scale.







Figure 27. Stacked LFBGA66 Daisy Chain - PCB Connections proposal (Top view through package)

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners.

© 2001 STMicroelectronics - All Rights Reserved

STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco -Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

www.st.com

